# **Project 1: Memory Hierarchies**

Team 7: Ian Freeman, Nick Schwartz, Anna Brandl, Jingyao Tang, Xinrui Yu

## Warm-Up

| Kernel                        | Arithmetic Intensity<br>(FLOPs/byte) |
|-------------------------------|--------------------------------------|
| Y[j] += Y[j] + A[j][i] * B[i] | 3/32                                 |
| s += A[i] * A[i]              | 1/4                                  |
| s += A[i] * B[i]              | 1/8                                  |
| Y[j] += A[j] + C * B[i]       | 1/12                                 |

## Part 1: Matrix – Matrix Multiplication

- 1. Code is uploaded to the team GitHub: <a href="https://github.com/cmse822/project-1-seven-c-s">https://github.com/cmse822/project-1-seven-c-s</a>
- 2. For a given matrix size N, the total number of floating-point operations performed by this operator is:

$$nn(2n-1) = 2n^3 - n^2$$

- 3. Performance in Mflop/s of the matrix-matrix multiplication for N = 100 \*only tested using one core
  - Architecture #1 HPCC Intel 18: 1685.78 Mflop/s
  - Architecture #2 HPCC Intel 16: 1852.14 Mflop/s
- 4. Theoretical Peak Performance:

| Architecture  | Clock<br>Speed | Cache Size /<br>Layout                                                  | Theoretical Peak<br>Performance                                                                         | Comparison                                                                                                                                            |  |
|---------------|----------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| HPCC Intel 18 | 2.40 GHz       | L1d cache: 32K<br>L1i cache: 32K<br>L2 cache: 1024K<br>L3 cache: 28160K | 20 Cores<br>2.40 GHz<br>TPP: 48 Gflop/s for the<br>entire system (all cores)<br>One core: 2.4 Gflop/s   | The theoretical performance is higher than the performance calculated in number 3. When comparing one core to one core, the performances are similar. |  |
| HPCC Intel 16 | 2.40 GHz       | L1d cache: 32K<br>L1i cache: 32K<br>L2 cache: 256K<br>L3 cache: 35840K  | 14 Cores<br>2.40 GHz<br>TPP: 33.6 Gflop/s for the<br>entire system (all cores)<br>One core: 2.4 Gflop/s | For example: HPCC Intel 18 has a theoretical peak performance for one core of 2.4 Gflop/s and the actual performance was 1.685 Gflop/s.               |  |

Talking with the TA: Theoretical Peak Performance = Clock Speed \* # of Cores \* 1 (given)

### 5. Plots Measuring Gflop/s vs. N:

#### **HPCC Intel 18**



#### **HPCC Intel 16**



## Explanation of measured performance:



Our graphs above show drops at the orange, green and red lines that represent the cache level changes. The orange lines are L1, green lines are L2, and red lines are L3.

These occur at different spots depending on the cache sizes of each of the architectures.

The cache sizes in megabytes were calculated using the approximation  $\frac{8n^2}{10^6} \cdot 3$  (8 bytes per float,  $n^2$  floats per matrix, 3 matrices per calculation).

## Part 2: The Roofline Model

- 1. Reviewing reference materials.
- 2. Cloning CS Roofline Toolkit & modify the Config file for each machine's architecture.
- 3. Running ERT in serial mode & reporting bandwidth and peak performances for the following:

| Architecture     | Metric              | L1           | L2           | L3            | DRAM          | Ridge Point                                                                                     |
|------------------|---------------------|--------------|--------------|---------------|---------------|-------------------------------------------------------------------------------------------------|
| HPCC Intel       | Bandwidth           | 88.0 GB/s    | 62.3 GB/s    | 34.2 GB/s     | 18.3 GB/s     | Always where the diagonal red lines meet the horizonal blue line. $L1:\sim 0.15$ $L2:\sim 0.22$ |
|                  | Peak<br>Performance | 13.2 Gflop/s | 13.5 Gflop/s | 13.5 Gflop/s  | 12.81 Gflop/s | L3: ~ 0.4<br>DRAM: ~ 0.7                                                                        |
| HPCC Intel<br>16 | Bandwidth           | 86.2 GB/s    | 70.3 GB/s    | 27.9 GB/s     | 17.1 GB/s     | Always where the diagonal red lines meet the horizonal blue line. $L1:\sim 0.15$ $L2:\sim 0.18$ |
|                  | Peak<br>Performance | 12.6 Gflop/s | 12.6 Gflop/s | 12.55 Gflop/s | 11.97 Gflop/s | L3: ~ 0.45<br>DRAM: ~ 0.7                                                                       |

Talking with the TA: Performance Calculation: <a href="https://crd.lbl.gov/assets/pubs\_presos/parlab08-roofline-talk.pdf">https://crd.lbl.gov/assets/pubs\_presos/parlab08-roofline-talk.pdf</a> // Slide 12



4. Considering the Four FP kernels in "Roofline: An Insightful Visual Performance Model for Floating-Point Programs and Multicore Architectures":

| Kernel   | Performance on Platforms                                   | Optimization<br>Strategy                                                                    | Graphs                                                                                         |  |
|----------|------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| SpMV     | HPCC Intel 18: Limited by the L3 bandwidth  HPCC Intel 16: | Have the code only utilize the L1 and L2 cache size to minimize the amount of cache misses. | Empirical Roofline Graph (Results.dev18.01/Run.001)                                            |  |
| •        | Limited by the L3 bandwidth                                |                                                                                             | SpMV Stencil  LBMHD 3-D FFT  13.5 GFLQPs/sec (FP64 Maximum)                                    |  |
| TDMID    | HPCC Intel 18:<br>Limited by the<br>CPU                    | Use more cores if possible.                                                                 | GFLOPs / sec                                                                                   |  |
| Limi     | HPCC Intel 16:<br>Limited by the<br>CPU                    |                                                                                             | 0.1<br>0.01 0.25 0.5 11.07 1.64 10 100<br>FLOPs / Byte                                         |  |
| Stencil  | HPCC Intel 18:<br>Limited by the<br>DRAM                   | Avoid using the DRAM and stay within the caches.                                            | Four kernels perform on the HPCC Intel 18  Empirical Roofline Graph (Results.dev16.01/Run.001) |  |
| Stencii  | HPCC Intel 16:<br>Limited by the<br>DRAM                   |                                                                                             | SpMV Stencil LBMHD 3-D FFT 12.6 GFLOPs/sec (FP64 Maximum)                                      |  |
|          | HPCC Intel 18:<br>Limited by the<br>CPU                    | Use more cores if possible.                                                                 | GFLOPs / Sec.                                                                                  |  |
| 3D - FFT | HPCC Intel 16:<br>Limited by the<br>CPU                    |                                                                                             | 0.1<br>0.01 0.1 0.25 0.5 1.1.07 1.64 10 100                                                    |  |
|          |                                                            |                                                                                             | FLOPs / Byte  Four kernels perform on the HPCC Intel 16                                        |  |

# 5. Considering the four kernels given in the warm-up above:

| Kernel                        | Performance on Platforms                                                                 | Optimization Strategy                                                                       | Graphs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Y[j] += Y[j] + A[j][i] * B[i] | HPCC Intel 18: Limited by the L1 bandwidth.  HPCC Intel 16: Limited by the L1 bandwidth. | Design the code so that it utilizes the L1 cache as much as possible.                       | Empirical Roofline Graph (Results.dev18.01/Run.001)  100  113.5 GFLOPs/sec (FP64 Maximum)  113.5 GFLOPs/sec (FP64 Maximum)  113.5 GFLOPs/sec (FP64 Maximum)  113.5 GFLOPs/sec (FP64 Maximum)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| s += A[i] * A[i]              | HPCC Intel 18: Limited by the L3 bandwidth.  HPCC Intel 16: Limited by the L3 bandwidth. | Have the code only utilize the L1 and L2 cache size to minimize the amount of cache misses. | Empirical Roofline Graph (Results dev18.01.Flun.001)  100  113.5 GFLOPe/sec (FP64 Maximum)  11.6 GFLOPe/sec (FP64 Maximum)  11.7 GFLOPe/sec (FP64 Maximum)  11.7 GFLOPe/sec (FP64 Maximum)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| s += A[i] * B[i]              | HPCC Intel 18: Limited by the L1 bandwidth.  HPCC Intel 16: Limited by the L1 bandwidth. | Design the code so that it utilizes the L1 cache as much as possible.                       | Empirical Rodfine Graph (Results dev18 01 FRun.001)  100  113.5 GFLOPs/sec (FP64 Maximum)  113.5 GFLOPs/sec (FP64 Maximum)  113.5 GFLOPs/sec (FP64 Maximum)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Y[j] += A[j] + C * B[i]       | HPCC Intel 18: Limited by the L1 bandwidth.  HPCC Intel 16: Limited by the L1 bandwidth. | Design the code so that it utilizes the L1 cache as much as possible.                       | Empirical Rodfine Graph (Results dev18.01/Run.001)  10  11.5 GPLOPs/sec (FP64 Maximum)  10.01  1.7 FLOPs / Byte  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1.00  1 |

## 6. Comparison of results from roofline model to the matrix-matrix multiplication operation:

The roofline model found our ideal peak performance to be 12.6 Gflop/s for Intel 16 and 13.5 Gflop/s for Intel 18. However, we found our peak performance to be 1.685 Gflop/s for Intel 18 and 1.852 Gflop/s for Intel 16. This discrepancy likely stems from our matrix multiplication code, which was not maximally optimized or parallelized. Additionally, the roofline model finds the upper bound on performance by using the peak bandwidth and peak performance. Our performance is lower than the roofline's peak because ours is limited by bandwidth. We found consistent performance drops after each cache filled, and after our matrices reach L3 cache size, we are limited by DRAM. These dips are explained by peak bandwidth limitations from each memory architecture.