## **CPU Instruction Opcode Bit Encoding**

The remainder of this Appendix presents the opcode bit encoding for the CPU instruction set (ISA and extensions), as implemented by the R4000. Figure A-2 lists the R4000 Opcode Bit Encoding.



Figure A-2 R4000 Opcode Bit Encoding

| 1816 COPz rt     |        |      |       |      |   |   |       |   |
|------------------|--------|------|-------|------|---|---|-------|---|
| 2019             | 0      | 1    | 2     | 3    | 4 | 5 | 6     | 7 |
| 0                | BCF    | BCT  | BCFL  | BCTL | γ | γ | γ     | γ |
| 1                | γ      | γ    | γ     | γ    | γ | γ | γ     | γ |
| 2                | γ      | γ    | γ     | γ    | γ | γ | γ     | γ |
| 3                | γ      | γ    | γ     | γ    | γ | γ | γ     | γ |
|                  |        |      |       |      |   |   |       |   |
| 2 0 CP0 Function |        |      |       |      |   |   |       |   |
| 5 3              | 0      | 1    | 2     | 3    | 4 | 5 | 6     | 7 |
| 0 0              | φ      | TLBR | TLBWI | φ    | φ | φ | TLBWR | φ |
| 1                | TLBP   | φ    | φ     | φ    | φ | φ | φ     | φ |
| 2                | Ψ      | φ    | φ     | φ    | φ | φ | φ     | φ |
| 3                | ERET χ | φ    | φ     | φ    | φ | φ | φ     | φ |
| 0                | φ      | φ    | φ     | φ    | φ | φ | φ     | φ |
| 1                | φ      | φ    | φ     | φ    | φ | φ | φ     | φ |
| 2                | φ      | φ    | φ     | φ    | φ | φ | φ     | φ |
| 3                | φ      | φ    | φ     | φ    | φ | φ | φ     | φ |
|                  |        |      |       |      |   |   |       |   |

Figure A-2 (cont.) R4000 Opcode Bit Encoding

## Key:

- \* Operation codes marked with an asterisk cause reserved instruction exceptions in all current implementations and are reserved for future versions of the architecture.
- y Operation codes marked with a gamma cause a reserved instruction exception. They are reserved for future versions of the architecture.
- $\delta$  Operation codes marked with a delta are valid only for R4000 processors with CP0 enabled, and cause a reserved instruction exception on other processors.
- $\phi$   $\;$  Operation codes marked with a phi are invalid but do not cause reserved instruction exceptions in R4000 implementations.
- ξ Operation codes marked with a xi cause a reserved instruction exception on R4000 processors.
- $\chi$  Operation codes marked with a chi are valid only on R4000.
- ε Operation codes marked with epsilon are valid when the processor is operating either in the Kernel mode or in the 64-bit non-Kernel (User or Supervisor) mode. These instructions cause a reserved instruction exception if 64-bit operation is not enabled in User or Supervisor mode.