

# 44-Pin DIO Header

(Bottom)



MODE1 and MODE2 states are latched when CPU\_RESET# is deasserted

MODE1 and MODE2 have 4.7K resistor pull-ups on TS-7500

Console always is enabled after power up (or reset) but can be switched to DIO after done booting

Reboot# pin (DIO\_09) defaults to DIO But can be switched to Reset function

| Mode 1 Mode 2 |   | Mode 2 | TS-7500<br>Boots from |
|---------------|---|--------|-----------------------|
|               | 1 | 1      | SPI Flash             |
|               | 0 | 1      | SD card               |
|               | 1 | 0      | Off-board Flash       |
|               | 0 | 0      | Reserved              |

0 0 also boots from off-board Flash, but may be changed in the future

Pull-up and pull-down resistors

are 6 to 30K ohms

SPI bus default to DIO But can be switched to SPI function

## FPGA with 5000 LUTs

XP2-5 has: 5K LUTS 2 PLLs 9 blocks of 1Kx18 Block RAM 12 18x18 Multipliers 100 I/O with 144 pin package "instant ON" = about 1.5 mS input PLL clock = 10 MHz min

Date May 30, 2009

Sheet 2 of 4

Title: TS-7500 FPGA, DIO Header, JTAG

Designer RLM

Rev:



All I/O lines are tri-stated during power cycling

### Micro SD Card Socket

# 64 Mbyte DDR1 SDRAM





# 4MB Serial Flash



#### DDR RAM Notes

The DDR clock differential pair is the most critical trace on the entire board

The data lines in each byte lane can be swapped on the RAM chip for optimal layout Example: D0 and D5 can be swapped, but not D7 and D8

The trace length of each data line (in a single byte lane) and the respective QS and DM signals must be matched to within 2.5 mm

Address and Command signals can be grouped together, but must be isolated from data and  $M_DSQ$  and  $M_DM$  signals (by at least .5 mm)

Or run them on different layer





Technologic Systems Date May 30, 2009

Title: TS-7500 RAM, SD Card, RTC, Flash

Rev: Designer RLM Sheet 3 of 4

RN5-A 2.2K





## **USB** Device Port





## **USB Host Ports**



## 1.8V Regulator



# 2.5V Regulator



|                                          | Technologic Systems |          |     | May 3 | 0, 20 | 009 |   |  |
|------------------------------------------|---------------------|----------|-----|-------|-------|-----|---|--|
| Title: TS-7500 Power Supplies, USB Ports |                     |          |     |       |       |     |   |  |
|                                          | Rev:                | Designer | RLM | Sheet | 4     | of  | 4 |  |