## Homework assignment #2

Due: Wednesday, April. 19, 23:59

Total points: 100

## **Questions**

1. We look at how software techniques can extract instruction-level parallelism (ILP) in a common vector loop. The following loop is the so-called DAXPY loop (double-precision aX plus Y) and is the central operation in Gaussian elimination. The following code implements the DAXPY operation, Y = aX + Y, for a vector length 100. Initially, R1 is set to the base address of array X and R2 is set to the base address of Y:

|      | DADDIU        | R4,R1,#800 | ; R1 = upper bound for X                                                                  |
|------|---------------|------------|-------------------------------------------------------------------------------------------|
| foo: | L.D           | F2,0(R1)   | ; (F2) = X(i)                                                                             |
|      | MUL.D         | F4,F2,F0   | ; (F4) = a*X(i)                                                                           |
|      | L.D           | F6,0(R2)   | $\mathbf{;(F6)}=\mathbf{Y(i)}$                                                            |
|      | ADD.D         | F6,F4,F6   | $\mathbf{;} (\mathbf{F6}) = \mathbf{a}^* \mathbf{X}(\mathbf{i}) + \mathbf{Y}(\mathbf{i})$ |
|      | S.D           | F6,0(R2)   | $\mathbf{Y}(\mathbf{i}) = \mathbf{a}^* \mathbf{X}(\mathbf{i}) + \mathbf{Y}(\mathbf{i})$   |
|      | <b>DADDIU</b> | R1,R1,#8   | ; increment X index                                                                       |
|      | <b>DADDIU</b> | R2,R2,#8   | ; increment Y index                                                                       |
|      | DSLTU         | R3,R1,R4   | ; test: continue loop?                                                                    |
|      | <b>BNEZ</b>   | R3,foo     | ; loop if needed                                                                          |

Assume the functional unit latencies as shown in the table below. Assume a one-cycle delayed branch that resolves in the ID stage. Assume that results are fully bypassed.

| Instruction Producing<br>Result  | Instruction using result | Latency in clock cycles |
|----------------------------------|--------------------------|-------------------------|
| FP Multiply                      | FP ALU op                | 7                       |
| FP Add                           | FP ALU op                | 4                       |
| FP Multiply                      | FP Store                 | 5                       |
| FP Add                           | FP Store                 | 4                       |
| Integer operations and all loads | Any                      | 2                       |

- A. Assume a single-issue pipeline. Show how the loop would look both unscheduled by the compiler and after compiler scheduling for both floating-point operation and branch delays, including any stalls or idle clock cycles. What is the execution time (in cycles) per element of the result vector, Y, unscheduled and scheduled? How much faster must the clock be for processor hardware alone to match the performance improvement achieved by the scheduling compiler? (Neglect any possible effects of increased clock speed on memory system performance.) (20 points)
- B. Assume a single-issue pipeline. Unroll the loop as many times as necessary to schedule it without any stalls, collapsing the loop overhead instructions. How many times must the loop be unrolled? Show the instruction schedule. What is the execution time per element of the result? (20 points)

2. We will look at how variations on Tomasulo's algorithm perform when running the loop from Question 1. The functional units (FUs) are described in the table below.

| FU Type       | Cycles in EX | Number of FUs | Number of reservation station |
|---------------|--------------|---------------|-------------------------------|
| Integer       | 1            | 1             | 4                             |
| FP adder      | 10           | 1             | 3                             |
| FP Multiplier | 15           | 1             | 2                             |

#### Assume the following:

- Functional units are not pipelined.
- There is no forwarding between functional units; results are communicated by the common data bus (CDB).
- The execution stage (EX) does both the effective address calculation and the memory access for loads and stores. Thus, the pipeline is IF/ID/IS/EX/WB.
- Loads require one clock cycle.
- The issue (IS) and write-back (WB) result stages each require one clock cycle.
- There are five load buffer slots and five store buffer slots.
  Assume that the Branch on Not Equal to Zero (BNEZ) instruction requires one clock cycle.
- A. For this problem use the single-issue Tomasulo MIPS pipeline of Figure 3.6 (*in the textbook*) with the pipeline latencies from the table above. Show the number of stall cycles for each instruction and what clock cycle each instruction begins execution (i.e., enters its first EX cycle) for three iterations of the loop. How many cycles does each loop iteration take? Report your answer in the form of a table with the following column headers:
  - Iteration (loop iteration number)
  - Instruction
  - Issues (cycle when instruction issues)
  - Executes (cycle when instruction executes)
  - Memory access (cycle when memory is accessed)
  - Write CDB (cycle when result is written to the CDB)
  - Comment (description of any event on which the instruction is waiting)

Show three iterations of the loop in your table. You may ignore the first instruction (20 points)

B. Repeat part (a) but this time assume a two-issue Tomasulo algorithm and a fully pipelined floating-point unit (FPU). (20 points)

3. An (m,n) correlating branch predictor uses the behavior of the most recent m executed branches to choose from  $2^m$  predictors, each of which is an n-bit predictor. A two-level local predictor works in a similar fashion, but only keeps track of the past behavior of each individual branch to predict future behavior. (10 points)

There is a design trade-off involved with such predictors: Correlating predictors require little memory for history which allows them to maintain 2-bit predictors for a large number of individual branches (reducing the probability of branch instructions reusing the same predictor), while local predictors require substantially more memory to keep history and are thus limited to tracking a relatively small number of branch instructions. For this problem, consider a (1,2) correlating predictor that can track four branches (requiring 16 bits) versus a (1,2) local predictor that can track two branches using the same amount of memory. For the following branch outcomes, provide each prediction, the table entry used to make the prediction, any updates to the table as a result of the prediction, and the final misprediction rate of each predictor. Assume that all branches up to this point have been taken. Initialize each predictor to the following:

| Correlating predictor |        |              |                           |
|-----------------------|--------|--------------|---------------------------|
| Entry                 | Branch | Last outcome | Prediction                |
| 0                     | 0      | T            | T with one misprediction  |
| 1                     | 0      | NT           | NT                        |
| 2                     | 1      | T            | NT                        |
| 3                     | 1      | NT           | T                         |
| 4                     | 2      | T            | T                         |
| 5                     | 2      | NT           | T                         |
| 6                     | 3      | T            | NT with one misprediction |
| 7                     | 3      | NT           | NT                        |

| Local predictor |        |                           |                          |
|-----------------|--------|---------------------------|--------------------------|
| Entry           | Branch | Last 2 outcomes (right is | Prediction               |
|                 |        | most recent)              |                          |
| 0               | 0      | T, T                      | T with one misprediction |
| 1               | 0      | T, NT                     | NT                       |
| 2               | 0      | NT, T                     | NT                       |
| 3               | 0      | NT, NT                    | T                        |
| 4               | 1      | T, T                      | T                        |
| 5               | 1      | T, NT                     | T with one misprediction |
| 6               | 1      | NT, T                     | NT                       |
| 7               | 1      | NT, NT                    | NT                       |

| Branch PC (word address) | Outcome |
|--------------------------|---------|
| 454                      | T       |
| 543                      | NT      |
| 777                      | NT      |
| 543                      | NT      |
| 777                      | NT      |
| 454                      | T       |
| 777                      | NT      |
| 454                      | T       |
| 543                      | T       |

#### [CS510] Computer Architecture, Spring 2017, Prof. Soontae Kim

- 4. Consider a branch-target buffer that has penalties of zero, two, and three clock cycles for correct conditional branch prediction, incorrect prediction, and a buffer miss, respectively. Consider a branch-target buffer design that distinguishes conditional and unconditional branches, storing the target address for a conditional branch and the target instruction for an unconditional branch.
  - A. What is the penalty in clock cycles when an unconditional branch is found in the buffer? (**5 points**)
  - B. Determine the improvement from branch folding for unconditional branches. Assume a 90% hit rate, an unconditional branch frequency of 5%, and a two-cycle penalty for a buffer miss. How much improvement is gained by this enhancement? How high must the hit rate be for this enhancement to provide a performance gain? (5 points)

# Grading

- 1. You will be given 0 point for any kind of cheating.
- 2. Please give detailed process that how you solved it. Otherwise, no points will be charged.

## **Submission**

- 1. Submit your homework (hardcopy) into HW box prepared near room #922 in N1 building.
- 2. Late submissions will not be accepted. Please keep the submission deadline.

If you have questions about this homework assignment, please send email to TA

(jesung.kim@kaist.ac.kr, jw.park@kaist.ac.kr)