## CS510 Computer Architecture

Lecture 03: MIPS CPU Design

Soontae Kim
Spring 2017
School of Computing, KAIST

## **MIPS64 (64-bit)**

#### **Instruction Categories:**

- Load/Store.
- Computational.
- Jump and Branch.
- Floating Point (using coprocessor).
- Memory Management.
- Special.

#### **5 Addressing Modes:**

- Register direct (arithmetic).
- Immedate (arithmetic).
- Base register + immediate offset (loads and stores).
- PC relative (branches).
- Pseudodirect (jumps)

#### **Operand Sizes:**

• 1, 2, 4, 8 bytes.

#### Registers

R0 - R31

PC

HI

LO

#### Instruction Encoding: 3 Instruction Formats, all 32 bits wide.

| ОР | rs          | rt | rd   | sa     | funct |
|----|-------------|----|------|--------|-------|
| OP | rs          | rt | immo | ediate |       |
| ОР | jump target |    |      |        |       |

<sup>\*</sup> MIPS (Microprocessor without interlocked pipeline stage)

#### An Instruction Set Example: MIPS64

- A RISC-type 64-bit instruction set architecture based on instruction set design considerations of Appendix A:
  - Use general-purpose registers with a load/store architecture to access memory.
  - Reduced number of addressing modes: displacement (offset size of 16 bits), immediate (16 bits).
  - Data sizes: 8 (byte), 16 (half word), 32 (word), 64 (double word) bit integers and 32-bit or 64-bit IEEE 754 floating-point numbers.
  - Use fixed instruction encoding (32 bits) for performance.
  - 32 64-bit general-purpose integer registers GPRs, R0, ...., R31.
     R0 always has a value of zero.
  - Separate 32 64-bit floating point registers FPRs: F0, F1 ... F31
     When holding a 32-bit single-precision number, half of the FPR is not used.

separate integer and floating register = to fix the instruciton encoding 32 bit

## **MIPS64 Instruction Format**



Opcode rs rt Immediate

Encodes: Loads and stores of bytes, words, half words, double words. All immediates ( $rt \leftarrow rs$  op immediate) Conditional branch instructions Jump register, jump and link register (rs = destination, immediate = 0)

J - Type instruction 6 26
Opcode Offset added to PC

Jump, and jump and link

#### **MIPS Addressing Modes/Instruction Formats**

All instructions 32 bits wide



#### **MIPS64 Instructions: Load and Store**

| LD R1,30(R2)<br>LW R1, 60(R2) | Load double word<br>Load word | $\begin{array}{c} \textbf{Regs[R1]} \leftarrow_{64} & \textbf{Mem[30+Regs[R2]]} \\ \textbf{the lenghth of the data being transferred} & \textbf{mean 32 bit extend} \\ \textbf{Regs[R1]} \leftarrow_{64} & (\textbf{Mem[60+Regs[R2]]}_0)^{32} \ \# \\ \textbf{selection of a bit from a field(most-signifiant bit starting at 0)} \\ \textbf{Mem[60+Regs[R2]]} \\ \textbf{signed extend 4 byte + original 4 byte} \end{array}$ |
|-------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LB R1, 40(R3)                 | Load byte                     | $Regs[R1] \leftarrow_{64} (Mem[40+Regs[R3]]_0)^{56} \#\#$                                                                                                                                                                                                                                                                                                                                                                      |
|                               |                               | $\mathbf{Mem[40+Regs[R3]]}$                                                                                                                                                                                                                                                                                                                                                                                                    |
| LBU R1, 40(R3)                | Load byte unsigned            | $Regs[R1] \leftarrow_{64} 0^{56} \# Mem[40 + Regs[R3]]$                                                                                                                                                                                                                                                                                                                                                                        |
| LH R1, 40(R3)                 | Load half word                | $Regs[R1] \leftarrow_{64} (Mem[40 + Regs[R3]]_0)^{48} \#\#$                                                                                                                                                                                                                                                                                                                                                                    |
|                               |                               | Mem[40 + Regs[R3]]                                                                                                                                                                                                                                                                                                                                                                                                             |
| L.S F0, 50(R3)                | <b>Load FP single</b>         | $Regs[F0] \leftarrow_{64} Mem[50+Regs[R3]] \#\# 0^{32}$                                                                                                                                                                                                                                                                                                                                                                        |
| L.D F0, 50(R2)                | <b>Load FP double</b>         | $Regs[F0] \leftarrow_{64} Mem[50+Regs[R2]]$                                                                                                                                                                                                                                                                                                                                                                                    |
| SD R3,500(R4)                 | Store double word             | $Mem [500+Regs[R4]] \leftarrow_{64} Reg[R3]$                                                                                                                                                                                                                                                                                                                                                                                   |
| SW R3,500(R4)                 | <b>Store word</b>             | $Mem [500+Regs[R4]] \leftarrow_{32} Reg[R3]$                                                                                                                                                                                                                                                                                                                                                                                   |
| S.S F0, 40(R3)                | <b>Store FP single</b>        | Mem [40, Regs[R3]] $\leftarrow_{32}$ Regs[F0] $_{031}$                                                                                                                                                                                                                                                                                                                                                                         |
| S.D F0,40(R3)                 | <b>Store FP double</b>        | $Mem[40+Regs[R3]] \leftarrow{64} Regs[F0]$                                                                                                                                                                                                                                                                                                                                                                                     |
|                               |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SH R3, 502(R2)                | Store half                    | $Mem[502+Regs[R2]] \leftarrow_{16} Regs[R3]_{4863}$                                                                                                                                                                                                                                                                                                                                                                            |
| SB R2, 41(R3)                 | Store byte                    | $Mem[41 + Regs[R3]] \leftarrow_8 Regs[R2]_{5663}$                                                                                                                                                                                                                                                                                                                                                                              |
|                               |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                |

# MIPS64 Instructions: Arithmetic/Logical

DADDU R1, R2, R3 Add unsigned  $Regs[R1] \leftarrow Regs[R2] + Regs[R3]$ 

DADDI R1, R2, #3 Add immediate  $Regs[R1] \leftarrow Regs[R2] + 3$ 

LUI R1, #42 Load upper immediate Regs[R1]  $\leftarrow$  0<sup>32</sup> ##42 ## 0<sup>16</sup> 32bit upper 16bit immediate set

DSLL R1, R2, #5 Shift left logical Regs[R1]  $\leftarrow$  Regs [R2] <<5

DSLT R1, R2, R3 Set less than if (regs[R2] < Regs[R3])

Regs [R1]  $\leftarrow$  1 else Regs[R1]  $\leftarrow$  0

## MIPS64 Instructions: Control-Flow

J name Jump  $PC_{36..63} \leftarrow name$ 

JAL name Jump and link  $\frac{1}{\text{Regs}[31]} \leftarrow \text{PC+4}$ ;  $\frac{1}{\text{PC}}_{36..63} \leftarrow \text{name}$ ;

 $((PC+4)-2^{27}) \le name < ((PC+4)+2^{27})$ 

JALR R2 Jump and link register Regs[R31]  $\leftarrow$  PC+4; PC  $\leftarrow$  Regs[R2]

JR R3 Jump register  $PC \leftarrow Regs[R3]$ 

BEQZ R4, name Branch equal zero if  $(Regs[R4] == 0) PC_{46.63} \leftarrow name;$ 

 $((PC+4)-2^{17}) \le name < ((PC+4)+2^{17})$ 

BNEZ R4, Name Branch not equal zero if (Regs[R4] != 0) PC  $_{46..63}$   $\leftarrow$  name

 $((PC+4) - 2^{17}) \le name < ((PC+4) + 2^{17})$ 

MOVZ R1,R2,R3 Conditional move if zero

if (Regs[R3] == 0)  $Regs[R1] \leftarrow Regs[R2]$ 

## MIPS R-Type (ALU) Instruction Fields

R-Type: All ALU instructions that use three registers

|                | 1st operand    | 2nd operand    | Destination       |               |                 |
|----------------|----------------|----------------|-------------------|---------------|-----------------|
| OP             | rs             | rt             | rd                | shamt         | funct           |
| 6 bits [31:26] | 5 bits [25:21] | 5 bits [20:16] | 5 bits<br>[15:11] | 5 bits [10:6] | 6 bits<br>[5:0] |

- op: Opcode, basic operation of the instruction.
  - For R-Type op = 0
- rs: The first register source operand.
- rt: The second register source operand.
- rd: The register destination operand.
- shamt: Shift amount used in constant shift operations.

funct: Function, selects the specific variant of operation in the op field.

**Funct field value examples:** Add = 32 Sub = 34 AND = 36 OR = 37 NOR = 39 Rs, rt, rd are register specifier fields

**Independent RTN:** register transfer notation

Instruction Word  $\leftarrow$  Mem[PC]  $R[rd] \leftarrow R[rs]$  funct R[rt] $PC \leftarrow PC + 4$ 



#### **MIPS ALU I-Type Instruction Fields**

I-Type ALU instructions that use two registers and an immediate value Loads/stores, conditional branches.

|                                           |                   | 1st operand    | Destination    | 2nd operand              |
|-------------------------------------------|-------------------|----------------|----------------|--------------------------|
|                                           | OP                | rs             | rt             | Immediate (imm16)        |
|                                           | 6 bits<br>[31:26] | 5 bits [25:21] | 5 bits [20:16] | 16 bits imm16 [15:0]     |
| op: Opcode, operation of the instruction. |                   |                |                |                          |
| rs. The register source operand           |                   |                |                | Instruction Word / Mem[P |

• rs: The register source operand.

rt: The result destination register.

Instruction Word ← Mem[PC]
R[rt] ← R[rs] + imm16
PC ← PC + 4

immediate: Constant second operand for ALU instruction.



#### MIPS Load/Store I-Type Instruction Fields



- op: Opcode, operation of the instruction.
  - For load word op = 35, for store word op = 43.
- rs: The register containing memory base address.
- rt: For loads, the destination register. For stores, the source register of value to be stored.
- address: 16-bit memory address offset in bytes added to base register.



#### **MIPS Branch I-Type Instruction Fields**



- rs: The first register being compared
- rt: The second register being compared.
- address: 16-bit memory address branch target offset in words added to PC to form branch address.



## **MIPS J-Type Instruction Fields**

J-Type: Include jump j, jump and link jal



- op: Opcode, operation of the instruction.
  - Jump j op = 2
  - Jump and link jal op = 3
- jump target: jump memory address in words.

Jump memory address in bytes equal to instruction field jump target x 4

**Examples:** 

Jump

j 10000

Jump and link

jal 10000

**Effective 32-bit jump address:** 

PC(31-28)##jump\_target##00



**Independent RTN for j:** 

Instruction Word ← Mem[PC]
PC ← PC + 4

PC  $\leftarrow$  PC(31-28)##jump\_target##00

#### **Overview of MIPS Instruction Micro-operations**

- All instructions go through these common steps:
  - Send program counter to instruction memory and <u>fetch the instruction</u>. (*fetch*)
     Instruction ← Mem[PC]
  - <u>Update the program counter</u> to point to next instruction  $PC \leftarrow PC + 4$
  - Read one or two registers, using instruction fields. (decode)
- Additional instruction execution actions (execution) depend on the instruction in question, but similarities exist:
  - All instruction classes (except J type) use the ALU after reading the registers:
    - Memory reference instructions use it for address calculation.
    - Arithmetic and logic instructions (R-Type), use it for the specified operation.
    - Branches use it for comparison.
- Additional execution steps where instruction classes differ:
  - Memory reference instructions: Access memory for a load or store and write load data to register.
  - Arithmetic and logic instructions: Write ALU result back in register.
  - Branch instructions: Change next instruction address based on comparison.

#### A Single Cycle MIPS CPU Design

**Design target:** A single-cycle per instruction MIPS CPU design

All micro-operations of an instruction are to be carried out in a single CPU clock cycle. Cycles Per Instruction = CPI = 1



## R-Type Example: Micro-Operation Sequence For ADD





Fetch the instruction — Common Increment PC Steps

Add register rs to register rt, result in register rd

## **Initial Datapath Components**

Three components needed by: Instruction Fetch: Instruction  $\leftarrow$  Mem[PC]



Two state elements (memory) needed to store and access instructions:

- 1 **Instruction memory:** 
  - Only read access (by user code). No read control signal needed.
- 2 Program counter (PC): 32-bit register.
- Written at end of every clock cycle (edge-triggered): No write control signal.
- 3 32-bit Adder: To compute the the next instruction address (PC + 4).

## **More Datapath Components**

#### **ISA Register File**

#### Main 32-bit ALU



#### a. Registers

#### **Register File:**

- Contains all ISA registers.
- Two read ports and one write port.
- · Register writes by asserting write control signal
- Clocking Methodology: Writes are edge-triggered.
  - Thus can read and write to the same register in the same clock cycle.

#### b. ALU

Zero = Zero flag = 1 When ALU result equals zero

## Register File Details

- Register File consists of 32 registers:
  - Two 32-bit output busses:
     busA and busB
  - One 32-bit input bus: busW





- RA (number) selects the register to put on busA (data):

$$busA = R[RA]$$

- RB (number) selects the register to put on busB (data):

$$busB = R[RB]$$

RW (number) selects the register to be written via busW (data) when Write Enable is 1

Write Enable:  $R[RW] \leftarrow busW$ 

- Clock input (CLK)
  - The CLK input is a factor ONLY during write operations.
  - During read operation, it behaves as a combinational logic block:
    - RA or RB valid => busA or busB valid after "access time."

## **Idealized Memory**

Write Enable | Address

Data In | DataOut | 32 | 32 |

- Memory (idealized)
  - One input bus: Data In.
  - One output bus: Data Out.
- Memory word is selected by:
  - Address selects the word to put on Data Out bus.
  - Write Enable = 1: address selects the memory word to be written via the Data In bus.
- Clock input (CLK):
  - The CLK input is a factor ONLY during write operation,
  - During read operation, this memory behaves as a combinational logic block:
    - Address valid => Data Out valid after "access time."
- <u>Ideal Memory = Short access time.</u>

**Compared to other components**