### CS510 Computer Architecture

Lecture 8: Dynamic Branch Prediction

Soontae Kim
Spring 2017
School of Computing, KAIST

## **Instruction Dependencies**

- Determining instruction dependencies (<u>dependence analysis</u>) is important for pipeline scheduling and to determine the amount of instruction level parallelism (ILP) in the program to be exploited.
- <u>Instruction Dependence Graph:</u> A directed graph where nodes represent instructions and edges represent instruction dependencies.
- If two instructions are <u>independent</u> or <u>parallel</u> (no dependencies between them exist), they can be executed simultaneously in the pipeline without causing stalls (no pipeline hazards); assuming the pipeline has sufficient resources (no structural hazards).
- Instructions that are dependent are not parallel and cannot be reordered by the compiler or hardware.
- Instruction dependencies are classified as:
  - Data dependencies
  - Name dependencies +
  - Control dependencies

Name: Register or Memory Location

# **Control Dependencies**

- Determines the ordering of an instruction with respect to a branch instruction.
- Every instruction in a program except those in the very first basic block of the program is control dependent on some set of branches.
- An instruction which is control dependent on a branch <u>cannot be moved before</u> <u>the branch</u> so that its execution is no longer controlled by the branch.
- An instruction which is not control dependent on the branch cannot be moved so that its execution is controlled by the branch (in the then portion)
- Example of control dependence in the then part of an if statement:

two properties critical to program correctness: exception behavior, data flow

### Reduction of Control Hazards Stalls with Dynamic Branch Prediction

- So far we have dealt with control hazards in instruction pipelines by:
  - Assuming that the branch will not be taken (i.e stall cycles when branch is taken).
  - Branch delay slot and canceling branch delay slot. (ISA support needed)
  - Reducing the branch penalty by resolving the branch early in the pipeline
    - Branch penalty if branch is taken = stage resolved 1
  - Compiler-based static branch prediction encoded in branch instructions
    - Prediction is based on program profile or branch direction
    - ISA support needed.

## How to further reduce the impact of branches on pipelined processor performance? branch solve early 1. branch detection (taken or not taken) 2. branch target address

- **Dynamic Branch Prediction:** 
  - Hardware-based schemes that utilize run-time behavior of branches to make dynamic predictions:
- Branch Target Buffer (BTB):
  - To provide branch target addresses fast in the fetch stage

### **Dynamic Branch Prediction**

- Use the run-time behavior of branches to make more accurate predictions than possible using static prediction.
- Some of the proposed dynamic branch prediction mechanisms include:
  - One-level or Bimodal: Uses a Branch History Table (BHT), a table of usually two-bit saturating counters which is indexed by a portion of the branch instruction address (low-order address bits). (First proposed mid 1980s)
  - Two-Level Adaptive Branch Prediction. (First proposed early 1990s),
  - Hybrid or Tournament Predictors: Uses a combination of two or more (usually two) branch prediction mechanisms (1993). single
- To reduce the stall cycles resulting from correctly predicted taken branches to zero cycles, a Branch Target Buffer (BTB) that includes the addresses of conditional branches that were taken along with their targets is added to the fetch stage.

### **Branch Target Buffer (BTB)**

- Effective branch prediction requires the <u>target address of the branch at an early pipeline stage.</u>
- One can use <u>additional adders</u> to calculate the target, as soon as the branch instruction is decoded. This would mean that one has to wait until <u>the ID stage</u> and target instruction would be fetched with a one-cycle penalty (this was done in the enhanced MIPS pipeline)
- To avoid this problem one can use <u>a Branch Target Buffer (BTB)</u>, where the addresses of taken branch instructions are stored together with their target addresses. taken (taken)
- Some designs store n prediction bits as well, implementing a combined BTB and Branch history Table (BHT).
- Instructions are fetched from the target address stored in the BTB in case the branch is predicted-taken and found in BTB. After the branch has been resolved the BTB is updated. If a branch is encountered for the first time a new entry is created in BTB once it is resolved.
- Branch Target Instruction Cache (BTIC): A variation of BTB which caches also the branch target instruction in addition to its address. This eliminates the need to fetch the target instruction from the instruction cache or from memory.

### Basic Branch Target Buffer (BTB)



A branch-target buffer.



One more stall to update BTB Penalty = 1 + 1 = 2 cycles

taken branch , branch가 address

© 2007 Elsevier, Inc. All rights reserved.

# Branch Penalty Cycles Using A Branch-Target Buffer (BTB)

**Base Pipeline Taken Branch Penalty = 1 cycle** 

| No                    | Not Taken  | Not Taken     | 0              |
|-----------------------|------------|---------------|----------------|
| Instruction in buffer | Prediction | Actual branch | Penalty cycles |
| Yes                   | Taken      | Taken         | 0              |
| Yes                   | Taken      | Not taken     | / 2            |
| No                    | Not Taken  | Taken         | / 2            |

Assuming one more stall cycle to update BTB Penalty = 1 + 1 = 2 cycles

Penalties for all possible combinations of whether the branch is in the buffer and what it actually does, assuming we store only taken branches in the buffer.

### **Basic Dynamic Branch Prediction**

- Simplest method: (One-Level or Bimodal)
  - A branch prediction buffer or Branch History Table (BHT) indexed by low-order address bits of the branch instruction.
  - Each buffer location (or BHT entry) contains one bit indicating whether the corresponding branch was recently taken Low-order bits **BHT Entry: One Bit** of Branch 0 = NT = Not Taken• e.g 0 = not taken, 1 = takenInst. Address 1 = T = Taken Always mispredicts in first and last loop iterations. initial not taken first loop? I mispredicted is loop? I mispredicted is loop. To improve prediction accuracy, two-bit prediction is used:
- - Prediction must miss twice before it is changed.
  - Two-bit prediction is a specific case of n-bit saturating counter incremented when the branch is taken and decremented when the branch is not taken.
  - Two-bit prediction counters are usually used based on observations that the performance of two-bit BHT prediction is comparable to that of n-bit predictors.

### One-Level Bimodal Branch Predictors Decode History Table (DHT)



Number of bits needed =  $2 \times 4k = 8k$  bits Common one-level implementation

### One-Level Bimodal Branch Predictors Branch History Table (BHT)



Not a common one-level implementation

Basic Dynamic Two-Bit Branch Prediction:



The states in a two-bit prediction scheme.

predict predict not taken -> predict taken (taken, taken) predict taken -> predict not taken (not taken, not taken)

**Dynamic Branch Prediction: Example** 

**BNEZ** 

**BNEZ** 

R1, L1

; branch **b1** (d!=0)

; d==0, so d=1

**DADDIU** R1, R0, #1 **DADDIU** 

R3, R1, # -1

R3, L2

; branch **b2** (d!=1)

L2:

L1:

Possible execution sequences for a code fragment.

| Initial value |       |            | Value of d |       |           |
|---------------|-------|------------|------------|-------|-----------|
| of d          | d==0? | <b>b</b> 1 | before b2  | d==1? | <b>b2</b> |
| 0             | Yes   | Not taken  | 1          | Yes   | Not taken |
| 1             | No    | Taken      | 1          | Yes   | Not taken |
| 2             | No    | Taken      | 2          | No    | Taken     |

Behavior of a one-bit predictor initialized to not taken.

| d=? | b1<br>prediction | b1<br>action | New b1 prediction | b2<br>prediction | b2<br>action | New b2<br>prediction |
|-----|------------------|--------------|-------------------|------------------|--------------|----------------------|
| 2   | NT               | T            | T                 | NT               | T            | T                    |
| 0   | T                | NT           | NT                | T                | NT           | NT                   |
| 2   | NT               | T            | T                 | NT               | T            | T                    |
| 0   | T                | NT           | NT                | T                | NT           | NT                   |

8 miss predict

**One level (0,1)** 

#14

One Level with one-bit table entries: NT = 0 = Not Taken

T = 1 = Taken

## **Correlating Branches**

Recent branches are possibly correlated: The behavior of recently executed branches affects prediction of current branch.

#### **Example:**

Branch <u>B3</u> is <u>correlated</u> with branches B1, B2. If <u>B1, B2 are</u> <u>both not taken, then B3 will be taken</u>. Using only the behavior of one branch cannot detect this behavior.

### **Correlating Two-Level Dynamic Branch Predictors**

- Improve branch prediction by looking not only at the history of the branch in question but also at those of other branches.
- Uses two levels of branch history:

Branch History Register (BHR)

Last
Branch
0 =Not taken
1 = Taken

- First level (global):
  - Record the global pattern or history of the m most recently executed branches as taken or not taken. Usually an m-bit shift register.
- Second level (per branch address):
  - 2<sup>m</sup> prediction tables, each table entry has <u>n bit saturating counter.</u>
  - The branch history pattern from first level is used to select the proper branch prediction table at the second level.
  - The low N bits of the branch instruction address are used to select the correct prediction entry within the selected table, thus each of the  $2^m$  tables has  $2^N$  entries and each entry is a n-bit counter.
  - Total number of bits needed for second level =  $2^m \times 2^N \times n$  bits
- In general, the notation: (m,n) predictor means:
  - Record last m branches to select from 2<sup>m</sup> history tables.
  - Each second level table uses n-bit counters (each table entry has n bits).
- Basic two-bit single-level Bimodal BHT is then a (0,2) predictor.



A (2,2) branch-prediction buffer uses a two-bit global history to choose from among four predictors for each branch address.

**Dynamic Branch Prediction:** Example (continued)

**BNEZ DADDIU DADDIU** 

R1, L1 R1, R0, #1 ; branch b1 (d!=0) ; d==0, so d=1

R3, R1, # -1

**BNEZ** R3, L2 ; branch b2 (d!=1)

L1:

**L2:** 

| Initial value<br>of d | d==0? | b1        | Value of d<br>before b2 | d==1? | <b>b2</b> |
|-----------------------|-------|-----------|-------------------------|-------|-----------|
| 0                     | Yes   | Not taken | 1                       | Yes   | Not taken |
| 1                     | No    | Taken     | 1                       | Yes   | Not taken |
| 2                     | No    | Taken     | 2                       | No    | Taken     |

|     | The action of the one-bit predictor with one bit of correlation, initialized to not taken/not taken. |            |                   |               |           |                   |  |
|-----|------------------------------------------------------------------------------------------------------|------------|-------------------|---------------|-----------|-------------------|--|
| d=? | b1 prediction                                                                                        | b1 action  | New b1 prediction | b2 prediction | b2 action | New b2 prediction |  |
| 2   | NT/NT second value                                                                                   | nd level T | T/NT              | NT/ <b>NT</b> | Т         | NT/T              |  |
| 0   | T/NT                                                                                                 | NT         | T/NT              | NT/T          | NT        | NT/T              |  |
| 2   | T/NT                                                                                                 | T          | T/NT              | NT/T          | Т         | NT/T              |  |
| 0   | T/NT                                                                                                 | NT         | T/NT              | NT/T          | NT        | NT/T              |  |

