Week 3-1 COMP3211/COMP9211

# PIPELINED PROCESSOR (I) https://tutorcs.com

Lecturer: Hui Annie Guo WeChat: cstutorcs

h.guo@unsw.edu.au

K17-501F

#### Lecture overview

- Topics
  - Pipelining datapath
  - Pipelining szigtrolent Project Exam Help

https://tutorcs.com

Suggested reading
 WeChat: cstutorcs
 H&P Chapter 4.5 – 4.6

#### Pipelining: example

Pipelined laundry



#### MIPS pipelined datapath

#### Five stages:

- 1. IF: Instruction fetch from memory
- ID: Instructionedecode& registerregad
- EX: Execute operation or calculate address <a href="https://tutorcs.com">https://tutorcs.com</a>
  MEM: Access memory operand
- WB: Write West that backut to register

#### MIPS ISA is designed for pipelining

- All instructions are 32-bits
  - Easier to fetch in one cycle
  - cf. x86: 1- to 17-byte instructions
- · Few and regislamins truction from hats
  - Can decode and read registers in one step
- Load/store addressing
  - Can calculate a deliber of the stage of th
    - Since ALU available
- Alignment of memory operands
  - Memory access takes "one cycle"
- Most resources are available

#### Pipelined instruction execution

time(cc) Inst. # 2 7 8 1 3 4 5 6 Inst. i IF ID EX MEM **WB** Inst. i+1 EX MEM **WB** ID Inst. i+2 **WB** Inst. i+3 **MEM** EX **WB** 

- In each cycle, mewanstruction fetched and begins 5 cycle execution
- Ideally, the pipeline completes one instruction every clock cycle
  - Namely, 5 times faster if Tpipe = (1/5)\*Tsc

#### Create pipeline stages (1)

- Partition the single cycle datapath into sections. Each section forms a pipeline stage
- Considerations

  - Assignment Project Exam Help

    Try to balance the stages for similar stage delays
    - To reduce the classic control of the c
  - Try to make data flow in the same direction
    - To avoid pipeline hazards
      - Will be covered later
  - Make sure the correct data to be used for each instruction in the pipeline
    - For correct functions

#### Partition the SC datapath

- Try to balance the stages for a small clock cycle time
  - The function of each section is already specified IF, ID, Ex, Mem, WB
  - But we can tune the partition for a better solution



#### Partition the SC datapath

Try to make data flow in the same direction

IF 
$$\rightarrow$$
 ID  $\rightarrow$  Ex $\rightarrow$  Mem  $\rightarrow$  WB



#### Partitioned five stages



# Stage representation



#### **Execution timing diagram**

- Example 1: using major component to represent each stage
  - The right half of a register (memory) is highlighted as it is read and the left half is highlighted as it is written Assignment Project Exam Help



#### **Execution timing diagram**

Example 2: using operation to represent each stage



#### Create pipeline stages (2)

 To retain the values of an instruction to be used in other stages, the values must be saved in registers.



#### Notes on the pipelined datapath

- The registers inserted between the pipeline stages are called pipeline stage register, or simply pipeline register.
- Each pipelinieregister is harmed lafter the two stages separated by that register
  - E.g. The register separating IF and ID stages is called the IF/ID/register stutores
- All instructions advance from one stage to the next stage
  - in one clock cycle

#### Notes on the pipelined datapath (cont.)

- The write back stage does not need a separate register since the register file is updated at the end of that stage
  - · A separate register wether the Feath dank.
- An example of pipeline execution is given in the following slides.

WeChat: cstutorcs

#### Pipelined LW execution: IF stage



#### Pipelined LW execution: ID stage



#### Pipelined LW execution: Ex stage



#### Pipelined LW execution: Mem stage



# Pipelined LW Execution: WB stage



#### Notes on pipelined LW execution

- The previous five slides show the active portions of the datapath as a load instruction progresses through the pipeline
- The operations of the five stages are as follows: https://tutorcs.com
- Instruction fetch.
  WeChat: cstutorcs
  The instruction is read from memory pointed by PC and is stored in IF/ID. PC is incremented by 4 and written back ready for the next instruction. The new PC value is stored in IF/ID for instructions such as BEQ.
  - We store all data that may be needed by subsequent stages.

#### Notes on pipelined LW execution (cont.)

- Instruction decode and register file read
  - The immediate field is retrieved from IF/ID and sign extended;
  - The two source registers are read;
  - else that may be needed by the instruction in the next clock cycle.
- Execution or address calculation
  - The value in register 1 and the sign-extended immediate value from ID/EX are added by ALU and the result is placed in the EX/MEM register.
- Memory access
  - Data memory is read using the address from EX/MEM; The read data is loaded into the MEM/WB register.
- Write back
  - The data from MEM/WB is written to the register file.

#### Pipelined SW execution: IF stage



# Pipelined SW execution: ID stage



#### Pipelined SW execution: Ex stage



sw rt, const(rs) # Mem(rs+const) ← rt

# Pipelined SW execution: Mem stage



# Pipelined SW execution: WB stage



#### Notes on SW instruction execution

- The first three stages are identical to those for the load instruction, but the last two stages operate differently
  - Memory ssignment Project Exam Help
    - The data is written to memory. In order to make the data available during the Mem stage it had to be placed into the EX/MEM register during the EX stage.
  - Write back
    - For this instruction, nothing happens in the write back stage.

#### Bug in the write back stage?



#### Corrected design

 Carry the destination register info through the pipeline as well!



# **Key points**

- To pass something from an early pipe stage to a later pipe stage, the information must be placed in the pipeline register; otherwise the information will be placed in the pipeline register; otherwise the information enters that pipeline stage.
- Each logical component of the datapath such as instruction memory, register read ports, ALU, data memory, and register write port can be used only within a single pipeline stage; otherwise we would have a structural hazard.
  - To be covered later

#### Pipelined control

- Add control to the pipelined datapath just like we did to the single cycle datapath:
  - 1. Label control points
  - 2. Determine the control settings for each stage for all instructions://tutorcs.com
  - 3. Design control logic to implement the control
    - To handle sequenting to the first of the fir

Control points in the pipelined datapath



#### Notes on pipeline control

- Since each control signal is associated with a component that is active only in one pipeline stage, we group control signals for stages

  - ID stageExtOphttps://tutorcs.com
  - Ex stage WeChat: cstutorcs
    - RegDst, ALUOp, and ALUSrc
  - Mem stage
    - Branch, MemRead, and MemWrite
  - Write back
    - MemtoReg and RegWrite

# Recall: Control Unit of single cycle processor

 We can use the same design for pipelined Assignment Project Exam Help datapath

https://tutorcs.com



## Pipelining the control signals

- The control signals are generated in ID stage
- These control signals are then used in the following stages as the instruction moves down the pipeline



### Putting it all together: pipelined processor



## Example of pipeline execution

How are the following instructions executed?

```
Assignment $\frac{100}{2000}$($1)\text{E}\text{xam Help sub $11, $2, $3} \\
https://tufl?rc$4,$5m \\
or $13, $6, $7
\text{WeChat: cstutores}
```

EXECUTION example: clock cycle 1/9



Execution example: clock cycle 3/9



EXECUTION example: clock cycle 4/9



Execution example: clock cycle 5/9



Execution example: Clock cycle 6/9



EXECUTION example: Clock cycle 7/9



# Execution example: clock cycle 8/9



# EXECUTION example: Clock cycle 9/9



### In-class exercise

#### Given stage delays as below

- 100ps for register read or write
- 200ps for other stages

#### Compare the speniarre of the pipelined datapath with

- single-cycle datapath tutorcs.com
- multi-cycle datapath WeChat: cstutorcs

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register<br>write | Total time used |
|----------|-------------|---------------|--------|---------------|-------------------|-----------------|
| lw       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps           |
| sw       | 200ps       | 100 ps        | 200ps  | 200ps         |                   | 700ps           |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps            | 600ps           |
| beq      | 200ps       | 100 ps        | 200ps  |               |                   | 500ps           |

# Pipeline speedup

- If all stages are balanced
  - i.e. equal stage delay

```
Assignment Projectione Exam Help exec_time pipe https://tutorcs.com
```

WeChat: cstutorcs

- If not balanced, speedup is less
- Speedup is due to increased throughput
  - Latency (time for each instruction) does not decrease
- Any other issues?