# MULTIPROCESSOR (I) https://tutorcs.com

Lecturer: Hui Annie Guo We Chat: cstutorcs

h.guo@unsw.edu.au

K17-501F

#### Lecture overview

- Topics
  - Background
  - · Shared many mentiprojees so am Help
    - Cache coherence

https://tutorcs.com

WeChat: cstutorcs

- Suggested reading
  - H&P Chapter 6.5

# Background

- Many applications require high performance computing systems. For example
  - Scientific applications
  - · Search engines Project Exam Help
  - Machine learnings://tutorcs.com
- Big data processing
   WeChat: cstutorcs
   Increasing frequency often helps to increase performance

# **Background (cont.)**

- Power consumption is another design issue Modern computer chips are mainly made with the CMOS technology
  Assignment Project Exam Help
  With CMOS, the processor (dynamic) power
- consumptionhttps://tutorcs.com

Power = Capacitive load w/ Voltage 2 × Frequency

- Reducing load, voltage and frequency can reduce power consumption
  - See an example in the next slide

# For example

Suppose a new CPU has 85% of capacitive load of the old CPU. Its voltage and clock frequency are each reduced by 15%. How much is the piewer to reight from Fedruced?

https://tutorcs.com

$$\frac{P_{\text{new}}}{P_{\text{old}}} = \frac{C_{\text{old}} \times 0.85 \text{ We find that $5$})^2_{\text{old}} \times V_{\text{old}}^2 \times F_{\text{old}}}{C_{\text{old}} \times V_{\text{old}}^2 \times F_{\text{old}}} = 0.85^4 = 0.52$$

# **Background (cont.)**

Processor clock rate and power trend



# **Background (cont.)**

- Frequency cannot be increased arbitrarily
  - Power wall exists
    - We cannot remove more heat
- Increasing frequency becomes more and more technologically hard and costly
- How else can we improve performance?



# Multiprocessor

- A parallel processing hardware system that
  - consists of a connection of multiple low-cost processors (cores)
  - · all processois was pterfoins in Eparal Her, In ence achieving high performance https://tutorcs.com
     high throughput for independent tasks.
  - is cost effective Chat: cstutorcs
- One of four processor organization classes

# Four processor classes

- Introduced by Flynn in 1966
  - Based on the number of instruction and data streams executed in a "processor" Help
    - Single instruction, single data (SISD)
    - Single instructions wittiple data (ShMD)
    - Multiple instruction, single data (MISD)
    - Multiple instruction, habitiple data (MIMD)



COMP3211/COMP9211 Week 8-2 **10** 

#### Overview of different processor organizations



# **UMA** multiprocessor

- Bus-connected
  - Each time only one processor can use the bus
- One shared physical memory with a uniform access time. Assignment Project Exam Help
  - · All memory Idetation subave similar latencies
  - Data sharing through memory reads/writes



# **NUMA** multiprocessor

- Network-connected multiprocessors
  - Processors have faster access to local memory, slower access to "remote" memories located at other processors ent Project Exam Help



#### Cache coherence

- Shared-memory multiprocessors have cache coherence problem
  - Multiple copies of the same memory data can exist in differentseignipulation in differentseignipula
  - Update in the caches will cause an inconsistent view of memory

WeChat: cstutorcs

# Design solutions for cache coherence

- Software oriented
  - Compiler identifies the data items that may cause cache inconsistency and instructs hardware not to cache them
    - Can be suphtented towards.bumdesign
- Hardware oriented at: cstutorcs
  - Snoop-based protocol (UMA)
    - Write-update
    - Write-invalidate
  - Directory-based protocol (NUMA)

# **MESI** protocol

- Snoop-based write-invalid protocol
  - Snoop: Every time a data item is transmitted over the bus, it is broadcasted to every processor
- · Using four states for a cache line Help
  - Modified
    - The line in the raphe: has topens modified and is available only in this cache
  - Exclusive WeChat: cstutorcs
    - The line in the cache is the same as that in main memory and is not present in any other cache
  - Shared
    - The line in the cache is the same as that in main memory and also presents in other caches
  - Invalid
    - The line in the cache does not contain valid data

- Let us consider it under four scenarios
  - Read miss
  - Read hit Assignment Project Exam Help
  - Write miss
  - Write hit

https://tutorcs.com

WeChat: cstutorcs



#### Read miss

- The processor inserts a signal on the bus that alerts all other processors' cache units to snoop the transaction signment Project Exam Help
  - Case 1: If another cache exclusively has a clean copy of the line
    - The cache returns a signal indicating that it shares this line; then transitions the state of its copy from exclusive to shared
    - The initiating processor reads the line from main memory and changes the line in its cache from invalid to shared
  - Case 2: If more than one cache has a clean copy of the line
    - Each of them signals that it shares the line.
    - The initiating processor reads the line and changes the line in its cache from invalid to shared.



- Read miss (cont.)
  - The processor inserts a signal on the bus that alerts all other processors' cache units to snoop the transactionsignment Project Exam Help
    - Case 3: If another cache has a modified copy of the line
      - The cache sight another processor has a modified copy of the line.
      - The initiating to receip and waits.
      - The other processor gains access to the bus, writes the modified cache line back to main memory, and changes the state of the cache line to shared
      - The corresponding cache reads the line from main memory then changes its line from invalid to shared.
  - See some demonstrations in the next slides

#### Read miss - Case 1:

read miss

 Processor 1 wants to access data A that has been cached only in processor 2



#### Read miss - Case 2:

read miss

 Processor 1 wants to access data A that has been cached by more than one processor



#### Read miss - Case 3:

read miss

 Processor 1 wants to access data A that has been cached by one processor and also modified.





- Read hit
  - The CPU simply reads the required data.
    - There is no state change
      - · remaining medified or phared corexclusive elp



# Write miss

#### Write miss

- The processor initiates a memory read to read the line of main memory containing the missing data, then issues a signal on the bus that means readwith-intent-to-modify (RWITM). When the line is loaded, it is immediately marked modified.
  - Case1: some other cache has a modified copy of this line
    - The cache signals the initiating of 68 essor that another processor has a modified copy of the line.
    - The initiating processor surrenders the bus and waits.
    - The other processor gains access to the bus, writes the modified cache line back to main memory, and changes the state of the cache line to invalid
    - The initiating processor will again issue a signal to the bus of RWITM and then read the line from main memory, modify the line in the cache, and mark the line as modified.



- Write miss (cont.)
  - The processor initiates a memory read to read the line of main memory containing the missing data, then issuessignalton the bust that Intans readwith-intent-to-modify (RWITM). When the line is loaded, it is immediately marked modified.
    - Case2: No other cache has a modified copy of the requested line.
      - If one or more caches have a clean copy of the line, each cache invalids its copy of the line. No signal is returned. The initiating processor reads in the line and modifies it.

#### Write miss - Case 1:

Write miss

 Processor 1 wants to write data A that has been cached by processor n and also modified



#### Write miss - Case 2:

write miss

 Processor 1 wants to write data A that has been cached by some other caches.





#### Write hit

- Based on the current state of the local cache
  - Case 1 (Shared):
    - The processing the tentrile processing the proces
    - Each processor that has a shared copy of the line in its cache changes the state from shared to invalid the state from
    - The initiating processor performs the update and changes its copy of the line from shared to modified.
  - · Case 2 (Exclusive). Chat: cstutorcs
    - The processor performs the update and changes its copy of the line from exclusive to modified.
  - Case 3 (Modified):
    - The processor simply performs the update.

#### Write hit - Case 1:

write hit

 Processor 1 wants to write data A that has been cached by some other caches.



#### Write hit - Case 2:

write hit

 Processor 1 wants to write data A that has exclusively been cached.



#### Write hit - Case 3:

write hit

 Processor 1 wants to write data A that has locally been cached and also modified.



# Issues with snooping protocol

- Limited scalability
  - Due to the bottleneck formed by the bus and shared memory
- Inefficient distributed approach for tracking the state of the caches cs.com
  - Increasing communication traffic for tracking the state of the caches contains the caches contains the state of the caches contains the caches caches contains the cache contains the caches contains the cache c
    - Asking every one for a cache state of a memory block

### Directory based protocol\*

- Does not rely on broadcast, instead uses point-to-point messages sent between the processors and memories to keep caches consistent ssignment Project Exam Help
- Uses a directorystorkeep tracking of the status of memory blocks
  WeChat: cstutorcs
  • The directory holds the information of which caches
  - have a copy of a memory block
  - The participating processors query the directory to retrieve the information about a memory block and then communicate only with the related caches.

# Directory based protocol (cont.)\*

- Each processor has its own directory
- An entry in a directory consists of
  - A dirty bit Assignment Project Exam Help

    • A presence vector
  - - 1 bit for each htopes/soutterling which processors have cached copies



# Directory-based protocol (cont.)\*

- All misses sent to the block's home directory
- The home directory responses the request by
  - Finding the cache that holds the latest copy of the Assignment Project Exam Help block
  - Obtaining the pay from the sache
- Sending the copy to the requesting processor WeChat: cstutorcs
   Coherence actions are performed on the
- related directories

# Directory-based protocol – example\*

Assume the following directory at processor 3 and total 8 processors

| Directory | Address         | Dirty                  | Presence                   |
|-----------|-----------------|------------------------|----------------------------|
| P3        | Assignn<br>5004 | nent <sub>o</sub> Prog | ject 12x3415 918 lp        |
|           | 5008 http       | s://tµtor              | # processors 1,5 have data |
|           | 5012<br>We      | o<br>Chat: cs          | 00000111<br>tutores        |

- If P2 requests memory data at address 5008
  - P2 sends the request to P3
  - P3 checks the directory and sees P1 has a modified copy and requests the data from P1 for P2
  - P3 gets data back, updates directory, sends data to P2
    - Dirty: 0 Presence: 1100000