



Integrated Computer Science Progr hat: cstutorcs

Michaelmas Term 2020

Year 2

## Assignment Project Exam Help

Email: "Tutores Chileges!com

QQ: 749389476

24 August 2020 at 09.00 - 25 August 2020 at 09.00

24-hour take-home exam

https://tutorcs.com

**Prof. Michael Manzke** 

Answer Question 1 and 2. Please confirm in you answer that this is your own work and that you have not collaborated with other students.

Students who are registered with Disability Services and who are entitled to extra time in examinations will be granted 10 additional minutes per hour (i.e. a 28 hour period in which to complete the 24-hour take home exam).

## 程序代写代做 CS编程辅导

Figure 1 depicts the processor we designed. You will need this diagram for all the questions.



Figure 1 Processor block diagram



 $QQ: 749\overset{\text{(c) Jump and Branch}}{389476}$ 

Figure 2

https://tutorcs.com

Figure 3 provides you with the binary code for all the operations of the **Function Unit** and other switches (see Figure 1). You need this information to program the **micro-code** in the **Control Memory** (se连续行行 5代数 CS编程辅导

| TD     | TA         | ТВ         | MB    | FS                                                                                                                   |                                                    | MD      | RW            | MM      | MW            |      |
|--------|------------|------------|-------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------|---------------|---------|---------------|------|
| Select | Select     | Select     |       | ction                                                                                                                | Code                                               | Select  | Function      | Select  | Function      | Code |
| R[DR]  | R[SA]      | R[SB]      | 200   | A                                                                                                                    | 00000                                              | FnUt    | No write (NW) | Address | No write (NW) | 0    |
| R8     | <b>R</b> 8 | <b>R</b> 8 |       | $A+1$ $A+B$ $A+B+1$ $A+\overline{B}$ $A+\overline{B}+1$ $F=A-1$                                                      | 00001<br>00010<br>00011<br>00100<br>00101<br>00110 | Data In | Write (WR)    | PC      | Write (WR)    | 1    |
|        |            |            | WeCl  | $ \begin{array}{c} F = A \\ F = A \wedge B \\ A \downarrow F = A \oplus B \\ F = \overline{A} \\ F = B \end{array} $ | 00111<br>01000<br>0100<br>01100<br>01110<br>10000  | ccs     |               |         |               |      |
|        |            |            | Assig | nn <sup>F</sup> sr B t I                                                                                             | 11000                                              | ject    | Exam          | He      | lp            |      |

Email: tutorcs@163.com

Figure 4 depicts the layout of all the memory locations in the in the **Control Memory** (see Figure 1). You need this information to program the micro-code in the **Control Memory** (see Figure 1). Figure 3 provides with all the information for programming bit 0 to 12. These bits determine the operations and other operations in the processor's control.

| 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13     | 12     | 11     | 10     | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2      | 1 | 0      |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|--------|--------|--------|----|---|---|----|---|---|----|--------|---|--------|
|    |    |    | 1  | NΑ |    |    |    |    | MS |    | МС | L  | P  | P<br>L | T<br>D | T<br>A | T<br>B | МВ |   |   | FS |   |   | ОΜ | R<br>W | M | M<br>W |

Figure 4

1. Question, please provide an algorithmic state machine chart for the implementation of the following machine-code instructions: IF(Instruction Fetch), ADI, LD, ST, INC, NOT, and ADD. Please provide rhitro-code at the correct memory location in the Memory M that will use assessed as see below for the correct layout of you answer.

Your answer must p or the Control Memory that implements your algorithmic state n micro-code should have the following format for every memory address in the Control Memory that implements your algorithmic state machine.

For example:

WeChat: cstutorcs



**ADI** 

- a) Control Memory Address ail: tutorcs@163.com
- b) Binary code for bits 0 to 27
- c) Providing written reasons for selecting these binary values for NA, MS, MC, IL, PI, PL, TD, TA, TB, MB, FS, MD, RW, MM, and MW, 89476



LD

- a) Control Memory Address
- b) Binary code for bits 0 to 27
- c) Providing written reasons for selecting these binary values for NA, MS, MC, IL, PI, PL, TD, TA, TB, MB, FS, MD, RW, MM, and MW.
- ... continue for all states in your algorithmic state machine.

[40 marks]

Your solution must also provide **machine-code instructions** at the correct memory location in the **Memory M**. The **machine-code instructions** should have the following format. You should execute the **machine-code instructions** in the following order **D**, **NOT**, **ADI**, and **ST**. Your first machine-code instructions (**LD**) should be at address 0000 0000 0000 0101

| For example: |                      |     |
|--------------|----------------------|-----|
| 15 Opcode    | 6 5 3                | 2 0 |
| LD           | RELICIONAL PROPERTY. |     |

a) Memory M Address

b) Binary code for bits 0 to 15

c) Providing written reasons for Delecting these binary laures for the Opcode 15 to 9, 8 to 6, 5 to 3, and 2 to 0.

|    |        | A a a i a sa a a a a t | Ducia at Expans II | 1.0   |
|----|--------|------------------------|--------------------|-------|
| 15 | Opcode | Assignmena             | Project Exam H     | o dia |
|    |        |                        |                    | _     |

INC

## Email: tutorcs@163.com

- a) Memory M Address
- b) Binary code for bits 0 to 15
- c) Providing written leasure for selecting these binary Values for the Opcode 15 to 9, 8 to 6, 5 to 3, and 2 to 0.

... continue for all six reaching code in the code in

You should assume the following values for the six **machine-code instructions** (*LD*, *INC*, *ADI*, *NOT*, *ADD*, and *ST*)

- a) ADI: DR=001, SA=010, zfIR[2:0]=010
- b) *LD*: DR=111, SA=011
- c) **ST**: SA=101, SB=110
- d) INC: DR=010, SA=011
- e) *NOT*: DR=011, SA=010
- f) **ADD**: DR=101, SA=010, SB=010

[20 marks]

2. Question, this question builds on 1. Question. You must modify your algorithmic state machine chart from the 1. Question by incorporating the algorithmic state machine chart shown in figure 1 (below) for Associated Chart Shown in Figure 1 (below) for Associ



Please follow 1. Question's format for the micro-code and machine-code instructions.

Please see below Figure 5 for the correct layout of you answer. **CSTUTORS** 



Figure 5

Your answer must provide **micro-code** for the **Control Memory** that implements the <u>modified</u> **algorithmic state machine chart.** The **micro-code** should have the following format for memory addresses in the **Control Memory** that implements your **algorithmic state machine**: **IF, EXO, LRIO, and LRI1.** 

For example:



a) Control Memory Address

b) Binary code for b c) Providing written

these binary values for NA, MS, MC, IL, PI, PL, TD,

TA, TB, MB, FS, MI

LRI1

- a) Control Memory Address Chat: cstutorcs
  b) Binary code for bits 0 to 2/
- c) Providing written reasons for selecting these binary values for NA, MS, MC, IL, PI, PL, TD, TA, TB, MB, FS, MD AW, Silventin Project Exam Help

... continue for states: IF and EXO shown in your algorithmic state machine.

Email: tutorcs@163.com

QQ: 749389476

[35 marks]

https://tutorcs.com

Your solution must also provide a machine-code instruction at the correct memory location in the Memory M. The machine-code instruction should have the following format. You should execute this machine-code instructions after the ST machine-code instruction (1. Question).

15 Opcode 9 8 6 5 3 2 0

IDA(we call this instr裡on呼代写代做 CS编程辅导

a) Memory M Address

b) Binary code for b

c) Providing written to 3, and 2 to 0.

these binary values for the Opcode 15 to 9, 8 to 6, 5  $\,$ 

You should assume **Fig. 1.1.1** for the **IDA machine-code instruction**:

a) *IDA*: DR=110, SA=010

WeChat: cstutorcs

[5 marks]

## Assignment Project Exam Help

IMPORTANT!: For Question 1 and 2, you must provide written reasons for selecting the binary values for NATMS, MC, III, PL, PL, TD, TA, TB, MB, FS, MD, RW, MM, and MW for the micro-code. Also written reasons for selecting the binary values for the Opcode 15 to 9, 8 to 6, 5 to 3, and 2 to 0 for the machine-code instructions.

QQ: 749389476

https://tutorcs.com