#### **Lecture 6:**

## Assignment Project Exam Help 3

https://tutorcs.com

WeChat: cstutorcs

John Owens
Introduction to Computer Architecture
UC Davis EEC 170, Winter 2021

### **Cascading Adders**

- Cascade Full Adders to make multibit adder:
- $\blacksquare$  A+B=S



#### **But What About Performance?**

- Critical path of one bitslice is CP
- Critical path of n-bit rippled-carry adder is n\*CP
  - Thought experiment int Project Exam Halph1
  - @ 7 nm: F04 is ~2.5 ps/tutorcs.com

    Result1

    ALU
    CarryOut1

**A0** 

**B0** 

A2

- 2 gate delays \* 64b = 320 ps
- 4 GHz clock period is 250 ps
- Design Trick:
  - Throw hardware at it



CarryIn2

1-bit

CarryIn0

Result0

Result2

#### **Truth Table for Adder Bit Slice**

3 inputs (A, B, Cin); 2 outputs (Sum, Cout)

| A | В       | Cin            | Sum | Cout  |
|---|---------|----------------|-----|-------|
| 0 | 0       | 0              | 0   | 0     |
| 0 | 0       | 1              | 1   | 0     |
| 0 | 1 https | Ø/tutores.com  | 1   | 0=Cin |
| 0 | 1 WeC   | hat: estutores | 0   | 1=Cin |
| 1 | 0       | 0              | 1   | 0=Cin |
| 1 | 0       | 1              | 0   | 1=Cin |
| 1 | 1       | 0              | 0   | 1     |
| 1 | 1       | 1              | 1   | 1     |

## Carry Look Ahead (Design trick: peek)



#### **CLA vs. Ripple**



### Cascaded Carry Look-ahead (16-bit)



### Design Trick: Guess (or "Precompute")



Assignment Project Exam Help CP(2n) = CP(n) + CP(mux)



#### Carry Skip Adder: reduce worst case delay



- Just speed up the slowest case for each block
- Exercise: optimal design uses variable block sizes (why?)

#### **Adder Lessons**

- Reuse hardware if possible
  - +/- reuse is compelling argument for 2's complement
- For higher performance:
  - Look for critical path, optimize for itam Help Reorganize equations [propagate/generate / carry lookahead]
  - Precompute [carry save] WeChat: cstutorcs
  - Reduce worst-case delay [carry skip]

## **Multiply (unsigned)**

Paper and pencil example (unsigned):

```
Multiplier x 1001
1000
0000
Assignment Project Exam Help
1000
Product 01001000s://tutorcs.com
```

- $\blacksquare$  m bits x n bits = m+n bit product cstutores
- Binary makes it easy:

```
    0 => place 0 (0 x multiplicand)
    1 => place a copy (1 x multiplicand)
```

- 4 versions of multiply hardware & algorithm (see book):
  - successive refinement

## m bits x n bits ignment phitcpeaduatlp

https://tutorcs.com

# How do we storesult from a 64b x 64b multiply?

#### **Unsigned Combinational Multiplier**



#### **Unsigned Combinational Multiplier**

- At each stage shift A left (multiply it by 2)
- Use next bit of B to determine whether to addinshifted nt Project multiplicand (Stage i accumulates A \* 2i if Bps://tytorcs.com<sup>A1</sup>

Accumulate 2n bit WeChat: estud partial product at each stage

 $P_7$ Q: How much hardware for 32 bit multiplier? Critical path?  $A_2$ 

 $A_1$ 

A

 $A_2$ 

 $P_{\mu}$ 

A<sub>2</sub>

 $A_1$ 

### **Unsigned shift-add multiplier (version 1)**

 64-bit Multiplicand reg, 64-bit ALU, 64-bit Product reg, 32-bit multiplier reg



Multiplier = datapath + control

#### **Multiply Algorithm V1**



#### How can we make this more efficient?

Remember original combinational multiplier:



# Simply warp to let product move right...



Multiplicand stays still and product moves right

#### **Multiply Hardware Version 3**

- 32-bit Multiplicand reg, 32 -bit ALU, 64-bit Product reg, (0-bit Multiplier reg)
  - Your book has details on this



#### **Faster Multiplier**

- Uses multiple adders
  - Cost/performance tradeoff



- Can be pipelined
  - Several multiplications performed in parallel

#### **Motivation for Booth's Algorithm**

**Example 2**  $\times$  6 = 0010  $\times$  0110:

```
x 0110
+ 0000 Shift (0 in multiplier)
+ 0010 adducts:/intopultiplier)
+ 0010 add (1 in multiplier)
+ 0000 shift (0t:intopultiplier)
shift (0t:intopultiplier)
```

#### **Motivation for Booth's Algorithm**

ALU with add or subtract can get same result in more than one way:

```
■ 6 = 4 + 2 = -2 + 8

0110 = -00010 + 01000 = 11110 + 01000

_ Assignment Project Exam Help
```

**■** For example:

#### **Booth's Algorithm**



| Current Bi |   | Bit | to the Right Explanation | Example            | 0p   |
|------------|---|-----|--------------------------|--------------------|------|
|            | 1 | 0   | Assignme Project Exam    | p <b>qq11</b> 1000 | sub  |
|            | 1 | 1   | Middle of run of 1s      | 0001111000         | none |
|            | 0 | 1   | https:Enthopinsofom      | 0001111000         | add  |
|            | 0 | 0   | WeChat: CSTHORES         | 0001111000         | none |

- Originally for speed (when shift was faster than add)
- Replace a string of 1s in multiplier with an initial subtract when we first see a one and then later add for the bit after the last one
- Handles two's complement!

#### **Booth's Example (2 x 7)**

Big picture: Treat 7 as 8 - 1

| <b>Operation</b> | Multiplicand  | Product                    | next?                   |
|------------------|---------------|----------------------------|-------------------------|
| 0. initial value | 0010          | 0000 0111 0                | <b>10</b> -> sub        |
| 1a. P = P - m    | 0010 + 1110-> | 1110 0111 0                | shift P (sign ext)      |
| 1b.              | 001Assignmen  | t <b>Project</b> Exam Help | 11 -> nop, shift        |
| 2.               | 0010 https:// | 1111 1001 1<br>tutores.com | <b>11</b> -> nop, shift |
| 3.               | 0010          | 1111 110 <mark>0 1</mark>  | <b>01</b> -> add        |
| 4a.              | 0010 + 0010-> | 0001 1100 1                | shift                   |
| 4b.              | 0010          | 0000 1110 0                | done                    |

Blue + red = multiplier (red is 2 bits to compare); Green = arithmetic ops; Black = product

## **Booth's Example (2 x -3)**

| Operation        | Multiplicand      | Product                      | next?              |
|------------------|-------------------|------------------------------|--------------------|
| 0. initial value | 0010              | 0000 1101 0                  | 10 -> sub          |
| 1a. P = P - m    | 1110 + 1110       | 1110 110 <b>1 0</b>          | shift P (sign ext) |
| 1b.              | 0010<br>Assignmen | nt Project Exam Hel          | 01 -> add + 0010   |
| 2a.              |                   | 0001 0110 1<br>//tutorcs.com | shift P            |
| 2b.              | 0010              | oooo 1011 o<br>at: cstutorcs | 10 -> sub          |
| 3a.              | 0010              | 1110 1011 <b>0</b>           | shift              |
| 3b.              | 0010              | 1111 010 <mark>1 1</mark>    | 11 -> nop          |
| 4a.              |                   | 1111 010 <mark>1 1</mark>    | shift              |
| 4b.              | 0010              | 1111 1010 <b>1</b>           | done               |

Blue + red = multiplier (red is 2 bits to compare); Green = arithmetic ops; Black = product

### Radix-4 Modified Booth's Algorithm

| Current<br>Bits | Bit to the<br>Right | Explanation                         | Example                     | Recode |
|-----------------|---------------------|-------------------------------------|-----------------------------|--------|
| 00              | 0                   | Middle of zeros                     | 00 00 00 00 00              | 0      |
| 01              | 0                   | Single one                          | 00 00 00 01 00              | 1      |
| 10              | 0 As                | ssignmengin runjefet                | Exam <sup>1</sup> Heps      | -2     |
| 11              | 0                   | Begins run of 1s https://tutorcs.co | 00 01 11 11 00              | -1     |
| 00              | 1                   | WeChatius stustor                   | <b>℃ 6</b> 0                | 1      |
| 01              | 1                   | Ends run of 1s                      | 00 <mark>01</mark> 11 11 00 | 2      |
| 10              | 1                   | Isolated 0                          | 00 11 <u>10</u> 11 00       | -1     |
| 11              | 1                   | Middle of run                       | 00 11 <u>11</u> 11 00       | 0      |

Same insight as one-bit Booth's, simply adjust for alignment of 2 bits.

Allows multiplication 2 bits at a time.

#### **RISC-V Multiplication Support**

- Four multiply instructions:
  - mul: multiply
    - Gives the lower 64 bits of the product
  - mulh: multiply high
    - Gives the upper 64 bits of the product, assuming the operands are signed <a href="https://tutorcs.com">https://tutorcs.com</a>
  - mulhu: multiply high unsigned
    - Gives the upper 64 bits of the product, assuming the operands are unsigned
  - mulhsu: multiply high signed/unsigned
    - Gives the upper 64 bits of the product, assuming one operand is signed and the other unsigned
  - Use mulh result to check for 64-bit overflow

#### **RISC-V Support for multiply**

"If both the high and low bits of the same product are required, then the recommended code sequence is: MULH[[S]U] rdh, rs1, rs2; MUL rdl, rs1, rs2 (source register specifiers must be in same order and rdh cannot be the same as rs1 or Assignment Project Exam Help rs2). Microarchitectures can then fuse these into a single multiply operation instead of performing two separate multiplies."

WeChat: cstutorcs

#### **Multiplication Summary**

- Iterative algorithm
- Design techniques:
  - Analyze hardware—what's not in use?
  - Spend more magdware to get thigher aper for hance
  - Booth's Algorithmos.more.general (2's complement)
  - Booth's Algorithme recoding is powerful technique to think about problem in a different way
  - Booth's Algorithm—more bits at once gives higher performance

#### **RISC-V Support for divide**

- 4 instructions:
  - -{div, divu, rem, remu} rd, rs1, rs2
  - div:rs1/rs2, treat as signed
  - divu:rs1/rs2, treat as unsigned
  - rem: rs1 mod Assignasignte Project Exam Help
  - remu: rs1 mod rs2, treat as unsigned https://tutorcs.com
- "If both the quotient and remainder are required from the same division, the recommended code sequences: DIM[W]tudo;cs1, rs2; REM[U] rdr, rs1, rs2 (rdq cannot be the same as rs1 or rs2). Microarchitectures can then fuse these into a single divide operation instead of performing two separate divides."
- Overflow and division-by-zero don't produce errors
  - Just return defined results
  - Faster for the common case of no error

#### MIPS Support for multiply/divide

- Rather than target the general-purpose registers:
  - mul placed its output into two special hi and lo registers
  - div placed its divide output into lo and its rem output into
     hi Assignment Project Exam Help
  - MIPS provided mftpo: and mftpions (destination: general-purpose register)

    WeChat: cstutorcs

#### **Divide: Paper & Pencil**

```
Divisor 1000 1001010 Dividend

-1000
100
101
Assignment Project Exam Help

https://tutorcs.com Modulo result)
```

#### WeChat: cstutorcs

- See how big a number can be subtracted, creating quotient bit on each step
  - Binary => 1 \* divisor or 0 \* divisor
- Dividend = Quotient x Divisor + Remainder
- 3 versions of divide, successive refinement

#### **Divide Hardware Version 1**

64-bit Divisor reg, 64-bit ALU, 64-bit Remainder reg, 32-bit
 Quotient reg



**75** 

## **Divide Algorithm V1**

■ Takes n+1 steps for n-bit Quotient & Rem.

bit to 1.

Remainder Quotient Divisor0000 0111 0000 0010 0000

1. Subtract the Divisor register from the Remainder register, and place the result in the Remainder register.

No: < n+1 repetitions

Test

Remainder

**Start: Place Dividend in Remainder** 

Assignment Project Exam Help

2a. Shift the
Quotient register://tu to the left setting the new rightmost

2b. Restore the original value by adding the Divisor register to the Remainder register, & place the sum in the Remainder register. Also shift the Quotient register to the left, setting

Chelle Teast significant bit to 0. "restoring" division

3. Shift the Divisor register right1 bit.

n+1

repetition?

Remainder > 0

Yes: n+1 repetitions (n = 4 here)

Done

76

Remainder < 0

#### Divide Algorithm I example (7 / 2)

```
Remainder Quotient
                        Divisor
          0000 0111
                            000000010 0000
1:1110
               00000
                       0010 0000
                                              Answer:
2:0000
               00000
                        0010
                             0000
                                               Quotient = 3
               00000
3:0000
       0111
                        0001
                             9999
                                               Remainder = 1
                           Project Exam Help
               00000 ment
1:1111
       0111
2:0000
       0111
               00000
3:0000
       0111
       1111
               00000
                        0000
1:1111
               0000NeC9000 c30000rcs
2:0000
       0111
               00000
3:0000
       0111
                             0100
                        0000
1:0000
                        0000
                             0100
       0011
               00000
2:0000
                        0000
       0011
               00001
                             0100
3:0000
       0011
                        0000
                             0010
               00001
                             0010
1:0000
       0001
               00001
                        0000
2:0000
       0001
                        0000 0010
               00011
3:0000 0001
               00011
                             0001
                        0000
```

#### **Divide Hardware Version 3**

 32-bit Divisor reg, 32 -bit ALU, 64-bit Remainder reg, (0-bit Quotient reg)



# Final Multiply / Divide Hardware



### **SRT Division**

D. Sweeney of IBM, J.E. Robertson of the University of Illinois, and T.D. Tocher of Imperial College, London



### **SRT Division**

- Intel Pentium divide implementation: SRT division with 2 bits/iteration (radix 4)
- Allows negative entries
- 1066 entries in log kup table Project Exam Help

https://tutorcs.com

WeChat: cstutorcs

[http://members.cox.net/srice1/pentbug/introduction.html]

### **Faster Division**

- Can't use parallel hardware as in multiplier
  - Subtraction is conditional on sign of remainder
- Faster dividers (e.g. SRT division) generate multiple quotient bits per step Assignment Project Exam Help

WeChat: cstutorcs

### **Division Lessons**

- In practice, slower than multiplication
  - Also less frequent
  - But, in the simple case, can use same hardware!
- Generates quotientand cembinder together Help
- Floating-point division (why?)
- Similar hardware lessons as multiplier:
  - Look for unused hardware
  - Can process multiple bits at once at cost of extra hardware

# **RISC-V logical instructions**

| Instruction     | Meaning                                            | Pseudocode                                    |
|-----------------|----------------------------------------------------|-----------------------------------------------|
| XORI rd,rs1,imm | Exclusive Or Immediate                             | rd ← ux(rs1) ⊕ ux(imm)                        |
| ORI rd,rs1,imm  | Or Immediate                                       | $rd \leftarrow ux(rs1) \lor ux(imm)$          |
| ANDI rd,rs1,imm | And Immediate Signment Project Exam                | rd $\leftarrow$ ux(rs1) $\land$ ux(imm)  Help |
| SLLI rd,rs1,imm | signment Project Exam Shift Left Logical Immediate | rd ← ux(rs1) « ux(imm)                        |
| SRLI rd,rs1,imm | https://tightopics!regginge                        | $rd \leftarrow ux(rs1) » ux(imm)$             |
| SRAI rd,rs1,imm | Shift Right Arithmetic Immediate WeChat: cstutorcs | $rd \leftarrow sx(rs1) \otimes ux(imm)$       |
| SLL rd,rs1,rs2  | Shift Left Logical                                 | rd ← ux(rs1) « rs2                            |
| XOR rd,rs1,rs2  | Exclusive Or                                       | $rd \leftarrow ux(rs1) \oplus ux(rs2)$        |
| SRL rd,rs1,rs2  | Shift Right Logical                                | rd ← ux(rs1) » rs2                            |
| SRA rd,rs1,rs2  | Shift Right Arithmetic                             | rd ← sx(rs1) » rs2                            |
| OR rd,rs1,rs2   | Or                                                 | $rd \leftarrow ux(rs1) \lor ux(rs2)$          |
| AND rd,rs1,rs2  | And                                                | $rd \leftarrow ux(rs1) \wedge ux(rs2)$        |

# Manipulating Bits with Shift, Or, And

```
Mask out exponent with and
 Right shift 23 bits to get
00000000000000000000000 ENEWENEW
         https://tutorcs.com
Left shift 23 bits to get
WeChat: cstutorcs
Zero out old exponent
 & 1 00000000 1111111111111111111111111
 Or in new exponent
```

# **Shift Operations**

- Arithmetic operation:
  - Example: 00011 << 2 [3 left shift 2]
    - -00011 << 2 = 01100 = 12 = 2\*4
  - Each bit shifted left ent multiply by two Help
  - Example: 0101% > 1/[10 right shift 1]
    - $01010 >> 1_{\overline{V}} = 00101 = 5_{\overline{U}} = 10/2$
  - Each bit shifted right == divide by two
  - Why?
  - Compilers do this—"strength reduction"

# **Shift Operations**

- With left shift, what do we shift in?
  - 00011 << 2 = 01100 (arithmetic)
  - **0000XXXX** << 4 = XXXX0000 (logical)
  - We shifted in zegnesent Project Exam Help
- How about right shift? https://tutorcs.com

- XXXX00000 >> 4 = 0000XXXX (logical)
  - Shifted in zero WeChat: cstutorcs
- 00110 (= 6) >> 1 = 00011 (3) (arithmetic)
  - Shifted in zero
- 11110 (= -2) >> 1 = 11111 (-1) (arithmetic)
  - Shifted in one

# **Shift Operations**

- How about right shift?
  - XXXX0000 >> 4 = 0000XXXX: Logical shift
    - Shifted in zero
  - 00110 (= 6) >> 1 = 00011 (3) 11110 (=-2) >> 1 = 11111 (-1): Arithmetic shift
    - Shifted in Significant Project Exam Help
- RISC-V supports both logical and arithmetic:
   slli, srai, srli: Shift amount taken from within instruction ("imm")

|        | 11/1   | C1        | 4-4                 |        |        |
|--------|--------|-----------|---------------------|--------|--------|
| funct6 | shamt  | tChat: cs | tuncts <sup>S</sup> | rd     | opcode |
| 6 bits | 6 bits | 5 bits    | 3 bits              | 5 bits | 7 bits |
| funct7 | rs2    | rs1       | funct3              | rd     | opcode |
| 7 bits | 5 bits | 5 bits    | 3 bits              | 5 bits | 7 bits |

- sll, sra, srl: shift amount taken from register ("variable")
- How far can we shift with slli/srai/slli? With sll/sra/srl?

### **Combinational Shifter from MUXes**

#### **Basic Building Block**

#### 8-bit right shifter



- What comes in the MSBs?
- How many levels for 64-bit shifter?
- What if we use 4-1 Muxes?

### General Shift Right Scheme using 16 bit example



If we added right-to-left connections, we could support ROTATE (not in RISC-V but found in other ISAs)

### **Funnel Shifter**

Y X Shift A by i bits sa **Extract 64 bits of** Problem: Set Y, X, sa 128 (sa selects which bits) **Logical:** Assignment Project Exam Help **Arithmetic:** R https://tutorcs.com WeChat: cstutorcs X 64 **Rotate: Shift Right Left shifts:** 64

### **Barrel Shifter**

Technology-dependent solutions: transistor per switch



# **Shifter Summary**

- Shifts common in logical ops, also in arithmetic
- RISC-V has:
  - 2 flavors of shift: logical and arithmetic
  - 2 direction's of ishifteright anjedeft xam Help
  - 2 sources for shift amount immediate, variable
- Lots of cool shift algorithms, but cstutores
  - Barrel shifter prevalent in today's hardware

# **Floating Point**

- Representation for non-integral numbers
  - Including very small and very large numbers
- Like scientific notation
  - -2.34 × 104ssignment Projector Fatigett Help
  - +0.002 × 10<sup>-4</sup> https://tutorcs.com/normalized
  - +987.02 × 10<sup>9</sup> WeChat: cstutorcs
- In binary
  - $\pm 1.xxxxxxxx_2 \times 2$
- Types float and double in C

# **Floating Point Standard**

- Defined by IEEE Std 754-1985
- Developed in response to divergence of representations
  - Portability issues for scientific code
- Now almost universallynadoptedject Exam Help
- Two representationstops://tutorcs.com
  - Single precision (32-bit): cstutorcs
  - Double precision (64-bit)



# **Floating-point Formats**



Single-precision (32/hbits)://tutorcs.com



Double precision (64 bits)

# **IEEE Floating-Point Format**

$$x = (-1)^{S} \times (1 + Fraction) \times 2^{(Exponent-Bias)}$$

- S: sign bit (0  $\Rightarrow$  non-negative, 1  $\Rightarrow$  negative)
- Normalize significand:  $1.0 \le |\text{significand}| < 2.0$

single: 8 bits double: 11 bits

**Fraction:** 

single: 23 bits

double: 52 bits

Exponent:

- Always has a leading pre-binary-point 1 bit, so no need to represent it explicitly (hidden bit)m
- Significand is Fraction with the "1" restored
- Exponent: excess representation: actual exponent + Bias
  - Ensures exponent is unsigned
  - Single: Bias = 127; Double: Bias = 1023

# **Single-Precision Range**

- **Exponents 00000000 and 111111111 reserved**
- Smallest value
  - **Exponent: 00000001**

Fraction:  $000...00 \Rightarrow \text{significand} = 1.0$   $\frac{\text{https://tutorcs.com}}{\text{tutorcs.com}}$   $\pm 1.0 \times 2^{-126} \approx \pm 1.2 \times 10^{-38}$ 

#### Largest value

WeChat: cstutorcs

- **exponent: 111111110**  $\Rightarrow$  actual exponent = 254 - 127 = +127
- Fraction:  $111...11 \Rightarrow significand \approx 2.0$
- $\pm 2.0 \times 2^{+127} \approx \pm 3.4 \times 10^{+38}$

# **Double-Precision Range**

- **Exponents 0000...00 and 1111...11 reserved**
- Smallest value
  - **Exponent: 0000000001**

Fraction:  $000...00 \Rightarrow \text{significand} = 1.0$   $\frac{\text{https://tutorcs.com}}{\text{tutorcs.com}}$   $\pm 1.0 \times 2^{-1022} \approx \pm 2.2 \times 10^{-308}$ 

#### Largest value

WeChat: cstutorcs

- **Exponent: 11111111110**  $\Rightarrow$  actual exponent = 2046 - 1023 = +1023
- Fraction:  $111...11 \Rightarrow significand \approx 2.0$
- $+2.0 \times 2 + 1023 \approx +1.8 \times 10 + 308$

# Floating-Point Precision

- **Relative precision** 
  - all fraction bits are significant
  - Single: approx 2<sup>-23</sup>
    - Equivalentstockerselog Project No. 3 and Heclimal digits of precision https://tutorcs.com
  - **Double: approx 2**<sup>-52</sup>

- Equivalent to  $52 \times \log_{10} 2 \approx 52 \times 0.3 \approx 16$  decimal digits of precision

# Floating-Point Example

- **Represent** -0.75 = -(0.5 + 0.25) = -(1.0 + 0.5) / 2
  - $-0.75 = (-1)^{1} \times 1.1_{2} \times 2^{-1}$
  - S = 1
  - Fraction = Assignment Project Exam Help
  - Exponent = -1 httpias/tutorcs.com

    - Double:  $-1 + 1023 = 1022 = 0111111111110_2$
- Single: 10111111101000...00
- Double: 10111111111101000...00

# Floating-Point Example

■ What number is represented by the single-precision float

11000000101000...00

- S = 1
- Fraction = Algorment Project Exam Help
- Fxponent = 10000001, = 129 https://tutorcs.com

$$x = (-1)^{1} \times (1 + .01_{2}) \times 2^{(129-127)}$$
We Chat: cstutores
$$= (-1) \times 1.25 \times 2^{2}$$

$$= -5.0$$

### **Denormal Numbers**

■ Exponent =  $000...0 \Rightarrow \text{hidden bit is } 0$ 

$$x = (-1)^{S} \times (0 + Fraction) \times 2^{-Bias}$$

- Smaller than normal numbers
  - allow for gradual thirder How, when diminishing precision
- Denormal with fraction Ch00.0cst0torcs

$$X = (-1)^{S} \times (0 + 0) \times 2^{-Bias} = \pm 0.0$$

Two representations of 0.0!

#### **Infinities and NaNs**

- Exponent = 111...1, Fraction = 000...0
  - ±Infinity
  - Can be used in subsequent calculations, avoiding need for overflow checkgnment Project Exam Help
- Exponent = 111...1, Fraction ≠ 000...0 https://tutorcs.com
  - Not-a-Number (NaN) WeChat: cstutorcs
  - Indicates illegal or undefined result
    - e.g., 0.0 / 0.0
  - Can be used in subsequent calculations

# **Half-precision Floating Point**

