#### **Lecture 7:**

# Arisignment Project Example p3/3

https://tutorcs.com

WeChat: cstutorcs

# Introduction to Computer Architecture UC Davis EEC 170, Fall 2019

# **RISC-V logical instructions**

#### Bit manipulation:

- Left shift 23 bits to get

- Arithmetic operation:
  - Example: 00011 << 2 [3 left shift 2]</li>
    - -00011 << 2 = 01100 = 12 = 2 \* 4
  - Each bit shifted left == multiply by two Assignment Project Exam Help
  - Example: 01010 > 12 [10 right shift 1]
    - $01010 >> 1 = \sqrt{000001} = \sqrt{5} = \sqrt{2}$
  - Each bit shifted right == divide by two
  - Why?
  - Compilers do this—"strength reduction"

- With left shift, what do we shift in?
  - 00011 << 2 = 01100 (arithmetic)
  - 0000XXXXX << 4 = XXXX00000 (logical)</li>
  - We shifted in zeroes

Assignment Project Exam Help

How about right shift?

https://tutorcs.com

- XXXX0000 >> 4 = QQQQXXXXX (logical) WeChat: cstutorcs
  - Shifted in zero
- 00110 (= 6) >> 1 = 00011 (3) (arithmetic)
  - Shifted in zero
- 11110 (= -2) >> 1 = 11111 (-1) (arithmetic)
  - Shifted in one

- How about right shift?
  - XXXX0000 >> 4 = 0000XXXX: Logical shift
    - Shifted in zero
  - 00110 (= 6) >> 1 = 00011 (3) 11110 (= -2) >> 1 = 11111 (-1): Arithmetic shift
    - Shifted in sign bitssignment Project Exam Help

| <u> </u> |        |        |        |        |        |
|----------|--------|--------|--------|--------|--------|
| funct6   | shamt  | rs1    | funct3 | rd     | opcode |
| 6 bits   | 6 bits | 5 bits | 3 bits | 5 bits | 7 bits |
| funct7   | rs2    | rs1    | funct3 | rd     | opcode |
| 7 bits   | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

- sll, sra, srl: shift amount taken from register ("variable")
- How far can we shift with slli/srai/slli? With sll/sra/srl?

#### **Combinational Shifter from MUXes**

#### **Basic Building Block**

#### 8-bit right shifter





- What comes in the MSBs?
- How many levels for 64-bit shifter?
- What if we use 4-1 Muxes?

#### General Shift Right Scheme using 16 bit example



If we added right-to-left connections, we could support ROTATE (not in RISC-V but found in other ISAs)

#### **Funnel Shifter**

- Shift A by i bits
- Problem: Set Y, X, sa
- Logical:

Arithmetic:

Rotate:

Left shifts:



#### **Barrel Shifter**

Technology-dependent solutions: transistor per switch



# **Shifter Summary**

- Shifts common in logical ops, also in arithmetic
- RISC-V (oops) has:
  - 2 flavors of shift: logical and arithmetic
  - 2 directions of shift: right and left Assignment Project Exam Help
  - 2 sources for shift amount; immediate, variable
- Lots of cool shift algorithms,tbututores
  - Barrel shifter prevalent in today's hardware

#### **Floating Point**

- Representation for non-integral numbers
  - Including very small and very large numbers
- Like scientific notation
  - -2.34 × 10<sup>56</sup> Assignment Project Example 19
  - $+0.002 \times 10^{-4}$
  - $-+987.02\times10^9$  WeChat: cstutorcs
- In binary
  - $\pm 1.xxxxxxxx_2 \times 2$
- Types float and double in C

### Floating Point Standard

- Defined by IEEE Std 754-1985
- Developed in response to divergence of representations
  - Portability issues for scientific code
- Now almost universally adopted Exam Help
- Two representations https://tutorcs.com
  - Single precision (327-dita) at: cstutores
  - Double precision (64-bit)

# Floating-point Formats



Assignment Project Exam Help

■ Single-precision (32 bits) Single-precision (



Double precision (64 bits)

# **IEEE Floating-Point Format**

$$x = (-1)^S \times (1 + Fraction) \times 2^{(Exponent-Bias)}$$

- S: sign bit  $(0 \Rightarrow non-negative, 1 \Rightarrow negative)$
- Normalize significand:  $1.0 \le |\text{significand}| < 2.0$ 
  - Always has a leading pre-binary point of bit, so no need to represent it explicitlys (hidden bit)
  - Significand is Fraction with the "." restored
- Exponent: excess representation: actual exponent + Bias
  - Ensures exponent is unsigned
  - Single: Bias = 127; Double: Bias = 1023

Fraction:

single: 23 bits

double: 52 bits

**Exponent:** 

single: 8 bits

double: 11 bits

# **Single-Precision Range**

- Exponents 00000000 and 11111111 reserved
- Smallest value
  - Exponent: 00000001

$$\Rightarrow$$
 actual exponent = 1 - 127 = -126

- Fraction:  $000...00 \Rightarrow \text{significand} = 1.0$ 

https://tutorcs.com

 $\pm 1.0 \times 2^{-126} \approx \pm 1.2 \times 10^{-38}$ 

WeChat: cstutorcs

#### Largest value

exponent: 11111110

$$\Rightarrow$$
 actual exponent = 254 - 127 = +127

- Fraction:  $111...11 \Rightarrow significand \approx 2.0$
- $\pm 2.0 \times 2^{+127} \approx \pm 3.4 \times 10^{+38}$

### **Double-Precision Range**

- **Exponents 0000...00 and 1111...11 reserved**
- Smallest value
  - **Exponent: 0000000001** 
    - $\Rightarrow$  actual exponent = 1 1023 = -1022
  - Fraction:  $000...00 \Rightarrow significand = 1.0$

 $\frac{\text{https://tutorcs.com}}{\pm 1.0 \times 2^{-1022} \approx \pm 2.2 \times 10^{-308}}$ 

WeChat: cstutorcs

#### Largest value

**Exponent: 11111111110** 

 $\Rightarrow$  actual exponent = 2046 - 1023 = +1023

- Fraction:  $111...11 \Rightarrow significand \approx 2.0$
- $\pm 2.0 \times 2^{+1023} \approx \pm 1.8 \times 10^{+308}$

#### **Floating-Point Precision**

- Relative precision
  - all fraction bits are significant
  - Single: approx 2<sup>-23</sup>
    - Equivalent to 23 × log<sub>10</sub>2 ≈ 23 × 0.3 ≈ 6 decimal digits of Assignment Project Exam Help precision https://tutorcs.com
  - Double: approx 2-52 WeChat: cstutorcs
    - Equivalent to  $52 \times log_{10}2 \approx 52 \times 0.3 \approx 16$  decimal digits of precision

### Floating-Point Example

- Represent –0.75
  - $-0.75 = (-1)^1 \times 1.1_2 \times 2^{-1}$
  - S = 1
  - Fraction = 1000 Project Exam Help
  - Exponent = -1 + Bips://tutorcs.com
    - Single: -1 + 127 + 014
    - Double:  $-1 + 1023 = 1022 = 0111111111110_2$
- Single: 10111111101000...00
- Double: 10111111111101000....00

# Floating-Point Example

What number is represented by the single-precision float

```
11000000101000...00
```

- S = 1
- Fraction =  $01000...00_2$

Assignment Project Exam Help

- Fxponent = 10000001 = 129 https://tutorcs.com

#### **Denormal Numbers**

■ Exponent =  $000...0 \Rightarrow \text{hidden bit is } 0$ 

$$x = (-1)^{S} \times (0 + Fraction) \times 2^{-Bias}$$

- Smaller than normalsinumber Project Exam Help
  - allow for gradual httperflow, with diminishing precision
- Denormal with fraction = 000 cstytorcs

$$x = (-1)^{S} \times (0 + 0) \times 2^{-Bias} = \pm 0.0$$

Two representations of 0.0!

#### Infinities and NaNs

- Exponent = 111...1, Fraction = 000...0
  - ±Infinity
  - Can be used in subsequent calculations, avoiding need for overflow check

Assignment Project Exam Help

- **Exponent** = 111...1, Fraction ≠ 000...0
  - Not-a-Number (NaW) Chat: cstutores
  - Indicates illegal or undefined result
    - e.g., 0.0 / 0.0
  - Can be used in subsequent calculations

### **Floating-Point Addition**

- Consider a 4-digit decimal example
  - $-9.999 \times 10^{1} + 1.610 \times 10^{-1}$
- 1. Align decimal points
  - Shift number with smaller exponent
  - $9.999 \times 10^{1} + 0.016 \times 10^{11}$  Project Exam Help
- 2. Add significands

https://tutorcs.com

- 9.999  $\times$  10<sup>1</sup> + 0.016  $\times$  10<sup>1</sup> = 10.015  $\times$  10<sup>1</sup>
- 3. Normalize result & check for over/underflow
  - $-1.0015 \times 10^{2}$
- 4. Round and renormalize if necessary
  - $-1.002 \times 10^{2}$

# Floating-Point Addition

- Now consider a 4-digit binary example
  - $1.000_2 \times 2^{-1} + -1.110_2 \times 2^{-2} (0.5 + -0.4375)$
- 1. Align binary points
  - Shift number with smaller exponent
  - $1.000_2 \times 2^{-1} + -0.111_2 \times 2^{-1}$  Assignment Project Exam Help

https://tutorcs.com

2. Add significands

-  $1.000_2 \times 2^{-1} + -0.111_2 \times 2^{-1} = 0.001_2 \times 2^{-1}$ 

- 3. Normalize result & check for over/underflow
  - $1.000_2 \times 2^{-4}$ , with no over/underflow
- 4. Round and renormalize if necessary
  - $1.000_2 \times 2^{-4}$  (no change) = 0.0625

#### **FP Adder Hardware**

- Much more complex than integer adder
- Doing it in one clock cycle would take too long
  - Much longer than integer operations
  - Slower clock would penalize all instructions
- FP adder usually takes several cycles m
  - Can be pipelined WeChat: cstutorcs

#### **FP Adder Hardware**



#### Floating-Point Multiplication

- Consider a 4-digit decimal example
  - $1.110 \times 10^{10} \times 9.200 \times 10^{-5}$
- 1. Add exponents
  - For biased exponents, subtract bias from sum
  - New exponent = 10 + -5 = 5 Assignment Project Exam Help
- 2. Multiply significands

 $1.110 \times 9.200 = 10.212 \Rightarrow 10.212 \times 10^{5}$ 

- WeChat: cstutorcs
   3. Normalize result & check for over/underflow
  - $1.0212 \times 10^{6}$
- 4. Round and renormalize if necessary
  - $1.021 \times 10^{6}$
- 5. Determine sign of result from signs of operands
  - $+1.021 \times 10^{6}$

# Floating-Point Multiplication

- Now consider a 4-digit binary example
  - $1.000_2 \times 2^{-1} \times -1.110_2 \times 2^{-2} (0.5 \times -0.4375)$
- 1. Add exponents
  - Unbiased: -1 + -2 = -3
  - Biased: (-1 + 127) + (-2 + 127) = -3 + 254 127 = -3 + 127Assignment Project Exam Help
- 2. Multiply significands

https://tutorcs.com

-  $1.000_2 \times 1.110_2 = 1.1102 \Rightarrow 1.110_2 \times 2^{-3}$ 

- 3. Normalize result & check for over/underflow
  - $1.110_2 \times 2^{-3}$  (no change) with no over/underflow
- 4. Round and renormalize if necessary
  - $1.110_2 \times 2^{-3}$  (no change)
- 5. Determine sign:  $+ve \times -ve \implies -ve$ 
  - $-1.110_2 \times 2^{-3} = -0.21875$

#### **FP Arithmetic Hardware**

- FP multiplier is of similar complexity to FP adder
  - But uses a multiplier for significands instead of an adder
- FP arithmetic hardware usually does
  - Addition, subtraction, multiplication, division, reciprocal, square-root
     https://tutorcs.com
  - FP ↔ integer conversion: cstutorcs
- Operations usually takes several cycles
  - Can be pipelined

#### **FP Instructions in RISC-V**

- Separate FP registers: f0, ..., f31
  - double-precision
  - single-precision values stored in the lower 32 bits
- FP instructions operate only on FP registers

  Assignment Project Exam Help
  - Programs generally don't do integer ops on FP data, or vice versa

    WeChat: cstutores
  - More registers with minimal code-size impact
- FP load and store instructions
  - flw, fld
  - fsw, fsd

#### **FP Instructions in RISC-V**

- Single-precision arithmetic
  - fadd.s, fsub.s, fmul.s, fdiv.s, fsqrt.s
     e.g., fadds.s f2, f4, f6
- Double-precision arithmetic
  - fadd.d, fsub.d. fmul.d. fdiv.d, fsqrt.d - e.g., fadd.d f2, f4, f6
- Single- and double-precision comparison
  - -feq.s, flt.sWeChatecstytorcs
  - -feq.d, flt.d, fle.d
  - Result is 0 or 1 in integer destination register
    - Use beq, bne to branch on comparison result
- Branch on FP condition code true or false
  - B. cond

### FP Example: °F to °C

C code:

```
float f2c (float fahr) {
  return ((5.0/9.0)*(fahr - 32.0));
}
```

- fahr in f10, result in f10, literals in global memory space

Assignment Project Exam Help

Compiled RISC-V code:

```
f2c:

flw f0,const5(x2)hat/&sft@ores5.0f

flw f1,const9(x3) // f1 = 9.0f

fdiv.s f0, f0, f1 // f0 = 5.0f / 9.0f

flw f1,const32(x3) // f1 = 32.0f

fsub.s f10,f10,f1 // f10 = fahr - 32.0

fmul.s f10,f0,f10 // f10 = (5.0f/9.0f) * (fahr-32.0f)

jalr x0,0(x1) // return
```

### FP Example: Array Multiplication

- $\blacksquare$   $C = C + A \times B$ 
  - All 32 × 32 matrices, 64-bit double-precision elements
- C code:

Addresses of c, a, b in x10, x11, x12, and i, j, k in x5, x6, x7

#### FP Example: Array Multiplication

#### RISC-V code:

```
mm:...
    li
         x28,32 // x28 = 32 (row size/loop end)
    li
      x5,0
                    // i = 0; initialize 1st for loop
L1: li x6,0 // j = 0; initialize 2nd for loop
                Assignment Project Exam Help for loop
L2:
    li x7,0
    x30,x30,x6 https://tutorcs.com/ + i
    add
                    Wex30 = byte offset of [i][j]
    slli x30,x30,3
                    // x30 = byte address of c[i][j]
    add
        x30, x10, x30
    fld
        f0,0(x30) // f0 = c[i][j]
L3: slli x29,x7,5  // x29 = k * 2**5 (size of row of b)
         x29, x29, x6 // x29 = k * size(row) + j
    add
    slli x29,x29,3 // x29 = byte offset of [k][j]
                    // x29 = byte address of b[k][j]
    add
        x29, x12, x29
    fld
        f1,0(x29) // f1 = b[k][j]
```

#### FP Example: Array Multiplication

slli x29, x5, 5 // x29 = i \* 2\*\*5 (size of row of a) add x29, x29, x7 // x29 = i \* size(row) + kslli x29,x29,3 // x29 = byte offset of [i][k]add x29,x11,x29 // x29 = byte address of a[i][k]fld f2,0(x29) Assignment Phoject Exam Help fmul.d f1, f2, f1 https://tutorcs.com b[k][j] fadd.d f0, f0, f1 // f0 = c[i][j] + a[i][k] \* b[k][j] addi x7,x7,1 WeChatk cstutorcs bltu x7, x28, L3 // if (k < 32) go to L3 fsd f0,0(x30) // c[i][j] = f0 addi x6, x6, 1 // j = j + 1bltu x6, x28, L2 // if (j < 32) go to L2 addi x5, x5, 1 // i = i + 1 x5, x28, L1 // if (i < 32) go to L1 bltu

#### **Accurate Arithmetic**

- IEEE Std 754 specifies additional rounding control
  - Extra bits of precision (guard, round, sticky)
  - Choice of rounding modes
  - Allows programmer to fine-tune numerical behavior of a computation

    https://tutorcs.com
- Not all FP units implement all options
  - Most programming languages and FP libraries just use defaults
- Trade-off between hardware complexity, performance, and market requirements

### **Subword Parallellism**

- Graphics and audio applications can take advantage of performing simultaneous operations on short vectors
  - Example: 128-bit adder:
    - Sixteen 8-bit adds Assignment Project Exam Help
    - Eight 16-bit adds https://tutorcs.com
    - Four 32-bit adds<sub>eChat: cstutores</sub>
- Also called data-level parallelism, vector parallelism, or Single Instruction, Multiple Data (SIMD)

### x86 FP Architecture

- Originally based on 8087 FP coprocessor
  - 8 × 80-bit extended-precision registers
  - Used as a push-down stack
  - Registers indexed from TOS: ST(0), ST(1), ...
- FP values are 32-bit or 64 in memory m
  - Converted on load/store of memory operand
  - Integer operands can also be converted on load/store
- Very difficult to generate and optimize code
  - Result: poor FP performance

### x86 FP Instructions

| Data transfer                                  | Arithmetic                                                                                                                                      | Compare | Transcendental                            |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------|
| FILD mem/ST(i) FISTP mem/ST(i) FLDPI FLD1 FLDZ | FIADDP mem/ST(i) FISUBRP mem/ST(i) FIMULP mem/ST(i) FIDIVRP mem/ST(i) Assignment Project E FSQRT  https://tutorcs.com FRNDINT  WeChat: cstutorc | n       | FPATAN F2XMI FCOS FPTAN FPREM FPSIN FYL2X |

#### Optional variations

- I: integer operand
- P: pop operand from stack
- R: reverse operand order
- But not all combinations allowed

## **Streaming SIMD Extension 2 (SSE2)**

- Adds 4 × 128-bit registers
  - Extended to 8 registers in AMD64/EM64T
- Can be used for multiple FP operands
  - 2 × 64-bit double precision Assignment Project Exam Help
  - 4 × 32-bit double precision rcs.com
  - Instructions operate on them simultaneously
    - Single-Instruction Multiple-Data

#### Unoptimized code:

```
1. void dgemm (int n, double* A, double* B, double* C)
2. {
   for (int i = 0; i < n;A<sup>++i</sup>) ment Project Exam Help
     for (int j = 0; j < n; ++j)
                           https://tutorcs.com
5.
      6.
     for (int k = 0; k < n; k++)
7.
     cij += A[i+k*n] * B[k+j*n]; /* cij += A[i][k]*B[k][j] */
8.
9.
     C[i+j*n] = cij; /* C[i][j] = cij */
10.
11. }
```

#### x86 assembly code:

```
1. vmovsd (%r10),%xmm0 # Load 1 element of C into %xmm0
2. mov %rsi,%rcx # register %rcx = %rsi
3. xor \%eax,\%eax # register \%eax = 0
4. vmovsd (%rcx), %xmm1 # Load 1 element of B into %xmm1
                      Assignment Project Exam Help
5. add %r9,%rcx
6. vmulsd (%r8,%rax,8),%xmm1h%xmm1/t#tokelstiphy %xmm1, element of A
7. add $0x1,%rax
                       # register %rax = %rax + 1
                       # compare %eax to %edi
8. cmp %eax,%edi
9. vaddsd %xmm1, %xmm0, %xmm0 # Add %xmm1, %xmm0
10. jg 30 <dgemm+0x30> # jump if %eax > %edi
11. add \$0x1,\%r11d # register \%r11 = \%r11 + 1
12. vmovsd %xmm0,(%r10) # Store %xmm0 into C element
```

#### Optimized C code:

```
1. #include <x86intrin.h>
2. void dgemm (int n, double* A, double* B, double* C)
3. {
  for ( int i = 0; i < n; i+=4 )
     for (int j = 0; j Assignment Project Exam Help
     __m256d c0 = _mm256_lqadpgd//ftitotitsi.eom/* c0 = C[i][j] */
7. for( int k = 0; k < n; k++ )

8. c0 = _mm256_add_pd(c0, /* c0 += A[i][k]*B[k][j] */
9.
                             _{mm256}mul_{pd}(_{mm256}load_{pd}(A+i+k*n),
10.
                                            _mm256_broadcast_sd(B+k+j*n)));
      _{mm256\_store\_pd(C+i+j*n, c0); /* C[i][j] = c0 */
11.
12. }
13. }
```

#### Optimized x86 assembly code:

```
1. vmovapd (%r11),%ymm0
                         # Load 4 elements of C into %ymm0
2. mov %rbx,%rcx
                     # register %rcx = %rbx
                  # register %eax = 0
3. xor %eax, %eax
4. vbroadcastsd (%rax,%r8,1),%ymm1 # Make 4 copies of B element
                          Assignerient Project Exam+Help
5. add $0x8,%rax
6. vmulpd (%rcx),%ymm1,%ymm1 # Parallel mul %ymm1,4 A elements https://tutorcs.com
7. add %r9,%rcx # register %rcx = %rcx + %r9
                             # Wordarat: %csoutor&sax
8. cmp %r10,%rax
9. vaddpd %ymm1,%ymm0,%ymm0 # Parallel add %ymm1, %ymm0
10. jne 50 <dgemm+0x50> # jump if not %r10 != %rax
11. add $0x1,%esi
                   # register % esi = % esi + 1
12. vmovapd %ymm0,(%r11) # Store %ymm0 into 4 C elements
```

### Right Shift and Division

- Left shift by i places multiplies an integer by 2i
- Right shift divides by 2<sup>i</sup>?
  - Only for unsigned integers
- For signed integers

  Assignment Project Exam Help
  - Arithmetic right shift: replicate the sign bit
  - e.g., -5 / 4

WeChat: cstutorcs

- $11111011_2 >> 2 = 111111110_2 = -2$
- Rounds toward -∞
- c.f.  $11111011_2 >>> 2 = 001111110_2 = +62$

# **Associativity**

- Parallel programs may interleave operations in unexpected orders
  - Assumptions of associativity may fail

|   | Assignmen    | nt Pr <b>ójetyje ka</b> n | n Helpx+(y+z) |
|---|--------------|---------------------------|---------------|
| X | -1.50Enti38/ | //tutorcs.com             | -1.50E+38     |
| У |              | 0.00E+00                  |               |
| Z | 1.0          | 1.0                       | 1.50E+38      |
|   |              | 1.00E+00                  | 0.00E+00      |

Need to validate parallel programs under varying degrees of parallelism

### Who Cares About FP Accuracy?

- Important for scientific code
  - But for everyday consumer use?
    - "My bank balance is out by 0.0002¢!" ⊗

Assignment Project Exam Help

- The Intel Pentium FDIMpug/tutorcs.com
  - The market expects accuracyutores
  - See Colwell, The Pentium Chronicles

# **Concluding Remarks**

- Bits have no inherent meaning
  - Interpretation depends on the instructions applied
- Computer representations of numbers
  - Finite range and precision Assignment Project Exam Help
  - Need to account for this in programs
- ISAs support arithmetiweChat: cstutorcs
  - Signed and unsigned integers
  - Floating-point approximation to reals
- Bounded range and precision
  - Operations can overflow and underflow

### Problem: Design a "fast" ALU for the RISC-V ISA

- Requirements?
  - Must support the Arithmetic / Logic operations
  - Tradeoffs of cost and speed based on frequency of occurrence, hardware budget

Assignment Project Exam Help

https://tutorcs.com

WeChat: cstutorcs

### RISC-V ALU requirements

- Add, Sub, AddI, AddI
  - => 2's complement adder/sub
- And, Or, Andl, Orl, Xor, Xori
  - => Logical AND, logical OR, XOR Assignment Project Exam Help
- SLTI, SLTIU (set less than) s://tutorcs.com
  - => 2's complement adder with inverter, check sign bit of result
- See ALU from COD5E, appendix A.5

### MIPS arithmetic instruction format

#### I-format:

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

#### ■ R-format:

Assignment Project Exam Help

| funct7 | rs2    | rs1    | funct3 | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

Type op

ADDI 0010011 | 000

SLTI 0010011 | 010

SLTIU 0010011 | 011

ANDI 0010011 | 111

ORI 0010011 | 110

XORI 0010011 | 100

| nat: cs     | tutoro | <u> </u>                |
|-------------|--------|-------------------------|
| <u>Type</u> | ор     | <u>funct</u>            |
| ADD         | 00     | 0110011   000   0000000 |
| SUB         | 00     | 0110011   000   0100000 |
| AND         | 00     | 0110011   111   0000000 |
| OR          | 00     | 0110011   110   0000000 |
| XOR         | 00     | 0110011   100   0000000 |
| SLT         | 00     | 0110011   010   0000000 |
| SLTU        | 00     | 0110011   011   0000000 |

### Design Trick: divide & conquer

- Trick: Break the problem into simpler problems, solve them and glue together the solution
- Example: assume the immediates have been taken care of before the ALU

- 7 operations (could be 3 bits, but really 4)

| Type  | ор            | Type  | tps://i        | tutores.com<br>funct    |
|-------|---------------|-------|----------------|-------------------------|
| ADDI  | 0010011 000   | ADD\\ | /e <b>Gh</b> a | nt:0991000   0000000    |
|       |               | SUB   | 00             | 0110011   000   0100000 |
| ANDI  | 0010011 111   | AND   | 00             | 0110011   111   0000000 |
| ORI   | 0010011   110 | OR    | 00             | 0110011   110   0000000 |
| XORI  | 0010011   100 | XOR   | 00             | 0110011   100   0000000 |
| SLTI  | 0010011   010 | SLT   | 00             | 0110011   010   0000000 |
| SLTIU | 0010011   011 | SLTU  | 00             | 0110011   011   0000000 |

### Let's Build a ALU

- Functional Specification:
  - inputs: 2 x 32-bit operands A, B, 4-bit OPeration
  - outputs: 32-bit result S, 1-bit carry, 1 bit overflow
  - operations: add, sub, and, or, xor, slt, sltu



### We already know how to do add/sub





### **AND and OR**

- Consider ALU that supports two functions, AND and OR
- How do we do this?

#### Assignment Project Exam Help



### **AND and OR**

- Combinational logic:
  - Control bit OP is 0 for AND, 1 for OR



Hard with lots of functions! But let's do it anyway.



| A | В | OP | OUT |
|---|---|----|-----|
| 0 | 0 | 0  | 0   |
| 0 | 0 | 1  | 0   |
| 0 | 1 | 0  | 0   |
| 0 | 1 | 1  | 1   |
| 1 | 0 | 0  | 0   |
| 1 | 0 | 1  | 1   |
| 1 | 1 | 0  | 1   |
| 1 | 1 | 1  | 1   |

## 7-to-2 Combinational Logic

#### ■ Start turning the crank . . .

| Function | Inputs                          | Outputs           | К-Мар |
|----------|---------------------------------|-------------------|-------|
|          | M0 M1 M2 M3 A B Cin             | S Cout            |       |
| add      | 0 0 0 0 0 0 0 O Assignment Proj | 0 0<br>ect Exam H | [eln  |
|          | https://tutore                  |                   |       |
|          | •                               |                   |       |
|          | WeChat: est                     | utores            |       |
|          |                                 |                   |       |
|          |                                 |                   |       |
|          |                                 |                   |       |
|          |                                 |                   |       |
|          |                                 |                   | -     |

#### **AND and OR**

Instead, generate several functions and use control bits to select

using a mux



- Not easy to decide the "best" way to build something
  - Don't want too many inputs to a single gate
  - Don't want to have to go through too many gates
  - For our purposes, ease of comprehension is important

### **Supporting More Functions**

- With the mux approach, it's easy to add other functions
  - Like add
  - To add more, just enlarge mux
  - Control signals in mux, not datapath



### **Supporting More Functions**

With the mux approach, it's easy to add other functions



### **Supporting More Functions**

With the mux approach, it's easy to add other functions



### Tailoring the ALU to RISC-V

- Need to support the set-on-less-than instruction (slt)
  - slt produces a 1 if rs < rt and 0 otherwise
  - use subtraction: (a-b) < 0 implies a < b</li>
  - So now we've got a-b as our result. How does this translate to slt operation? What do we have to test and where does it go?

    WeChat: cstutores
  - We test

- To produce the proper result, it goes in

### Tailoring the ALU to the MIPS

- Need to support test for equality (beq \$t5, \$t6, LABEL)
  - use subtraction: (a-b) = 0 implies a = b
  - How do we test if the product is zero?

    Assignment Project Exam Help

https://tutorcs.com

WeChat: cstutorcs

### Original Diagram: bit-slice ALU



### **Revised Diagram**

LSB and MSB need to do a little extra



### **Behavioral Representation: Verilog**

```
module ALU(A, B, m, S, c, ovf);
input [0:31] A, B;
input [0:3] m;
output [0:31] S;
                                                       32
output c, ovf;
                   Assignment Project Exam HelpALU
                                                         m
reg [0:31] S;
reg c, ovf;
                       https://tutorcs.com
                                               S
                                                 32
always @(A, B, m) begin Chat: cstutorcs
 case (m)
    0: S = A + B;
     1: S = A - B;
    2: S = ...
end
endmodule
```

### Conclusion

- We can build an ALU to support the RISC-V instruction set
  - key idea: use multiplexor to select the output we want
  - we can efficiently perform subtraction using two's complement
  - we can replicate a 1-bit ALU to produce a 32-bit ALU
- Assignment Project Exam Help Important points about hardware
  - https://tutorcs.com
     all of the gates are always working

  - the speed of a gate is affected by the number of inputs to the gate
  - the speed of a circuit is affected by the number of gates in series

(on the "critical path" or the "deepest level of logic")

# MIPS Opcode Map

|       | 2826      |         |         | Opc         | ode                   |            |         |         |
|-------|-----------|---------|---------|-------------|-----------------------|------------|---------|---------|
| 3129  | 0         | 1       | 2       | 3           | 4                     | 5          | 6       | 7       |
| 0     | SPECIAL   | REGIMM  | J       | JAL         | BEQ                   | BNE        | BLEZ    | BGTZ    |
| 1     | ADDI      | ADDIU   | SLTI    | SLTIU       | ANDI                  | ORI        | XORI    | LUI     |
| 2     | COP0      | COP1    | COP2    | *           | BEQL                  | BNEL       | BLEZL   | BGTZL   |
| 3     | DADDIε    | DADDIUε | LDLε    | LDRε        | *                     | *          | *       | *       |
| 4     | LB        | LH      | LWL     | LW          | LBU                   | LHU        | LWR     | LWUε    |
| 5     | SB        | SH      | SWL     | SW          | SDLε                  | SDRe       | SWR     | CACHE δ |
| 6     | LL        | LWC1    | LWC2    | *           | LLDε                  | LDC1       | LDC2    | LDε     |
| 7     | SC        | SWC1 A  | Assignn | nent Pro    | oject <sub>®</sub> Ex | camodle    | psDC2   | SDε     |
|       | 20        |         |         | SPECIAL 1   | function              |            |         |         |
| 53    | 0         | 1       | http    | s://tuto    | function<br>rcs.com   | <b>1</b> 5 | 6       | 7       |
| 0     | SLL       | *       | SRL     | SRA         | SLLV                  | *          | SRLV    | SRAV    |
| 1     | JR        | JALR    | *We     | Chat: c     | SEVIEDAUS             | BREAK      | *       | SYNC    |
| 2     | MFHI      | MTHI    | MFLO    | MTLO        | DSLLVε                | *          | DSRLVε  | DSRAVε  |
| 3     | MULT      | MULTU   | DIV     | DIVU        | DMULΤε                | DMULTUε    | DDIVε   | DDIVUε  |
| 4     | ADD       | ADDU    | SUB     | SUBU        | AND                   | OR         | XOR     | NOR     |
| 5     | *         | *       | SLT     | SLTU        | DADDε                 | DADDUε     | DSUΒε   | DSUBUε  |
| 6     | TGE       | TGEU    | TLT     | TLTU        | TEQ                   | *          | TNE     | *       |
| 7     | DSLLε     | *       | DSRLε   | DSRAε       | DSLL32ε               | π          | DSRL32ε | DSRA32ε |
|       |           |         |         | DECIM       |                       |            |         |         |
| 20 10 | 1816<br>0 | 1       | 2       | REGIMI<br>3 | virt<br>4             | 5          | 6       | 7       |
| 2019  | BLTZ      | BGEZ    | BLTZL   | BGEZL       | *                     | *          | *       | *       |
| 1     | TGEI      | TGEIU   | TLTI    | TLTIU       | TEQI                  | *          | TNEI    | *       |
| 2     | BLTZAL    | BGEZAL  | BLTZALL | BGEZALL     | *                     | *          | *       | *       |
| 3     | *         | *       | *       | *           | *                     | *          | *       | *       |

[from MIPS R4000 Microprocessor User's Manual / Joe Heinrich]

### **Encodings for ADD, SUB**



### MIPS Opcode Map

|      | 2826     |           |         | Орс      | ode                  |                  |         |         |
|------|----------|-----------|---------|----------|----------------------|------------------|---------|---------|
| 3129 | 0        | 1         | 2       | 3        | 4                    | 5                | 6       | 7       |
| 0    | SPECIAL  | REGIMM    | J       | JAL      | BEQ                  | BNE              | BLEZ    | BGTZ    |
| 1    | ADDI     | ADDIU     | SLTI    | SLTIU    | ANDI                 | ORI              | XORI    | LUI     |
| 2    | COP0     | COP1      | COP2    | *        | BEQL                 | BNEL             | BLEZL   | BGTZL   |
| 3    | DADDIε   | DADDIUε   | LDLε    | LDRε     | *                    | *                | *       | *       |
| 4    | LB       | LH        | LWL     | LW       | LBU                  | LHU              | LWR     | LWUε    |
| 5    | SB       | SH        | SWL     | SW       | SDLε                 | SDRe             | SWR     | CACHE δ |
| 6    | LL       | LWC1      | LWC2    | *        | LLDε                 | LDC1             | LDC2    | LDε     |
| 7    | SC       | SWC1 A    | Assignn | nent Pro | oject <sub>E</sub> x | camodle          | psdc2   | SDε     |
|      | 0.0      | •         |         | DECIAL 4 | function             |                  |         |         |
| 53   | 20<br>0  | 1         | http    | s://tuto | function<br>rcs.com  | 1 5              | 6       | 7       |
| 0    | SLL      | *         | SRL     | SRA      | SLLV                 | *                | SRLV    | SRAV    |
| 1    | JR       | JALR      | *We     | Chat: c  | SEVIEDALLS           | BREAK            | *       | SYNC    |
| 2    | MFHI     | MTHI      | MFLO    | MTLO     | DSLLVε               | *                | DSRLVε  | DSRAVε  |
| 3    | MULT     | MULTU     | DIÀ     | DIVU     | DMULΤε               | $DMULTU\epsilon$ | DDIVε   | DDIVUε  |
| 4    | ADD      | ADDU      | SUB     | SUBU     | AND                  | OR               | XOR     | NOR     |
| 5    | *        | *         | SLT     | SLTU     | DADDε                | DADDUε           | DSUΒε   | DSUBUε  |
| 6    | TOE      | TOEU      | TLT     | TLTU     | TEQ                  | *                | TNE     | *       |
| 7    | DSLLε    | *         | DSRLε   | DSRAε    | DSLL32ε              | *                | DSRL32ε | DSRA32ε |
|      |          |           |         |          |                      |                  |         |         |
|      | 1816     |           | 0       | REGIM    |                      | _                | 0       | 7       |
| 2019 | <u> </u> | ]<br>DOE7 | 2       | 3        | 4<br>□ * □           | 5                | 6       | 7       |
| 0    | BLTZ     | BGEZ      | BLTZL   | BGEZL    |                      |                  | <b></b> |         |
| 1    | TGEI     | TGEIU     | TLTI    | TLTIU    | TEQI                 | *                | TNEI    | *       |
| 2    | BLTZAL   | BGEZAL    | BLTZALL | BGEZALL  | n                    |                  |         |         |
| 3    | *        | *         | *       | *        | *                    | *                | *       | *       |

[from MIPS R4000 Microprocessor User's Manual / Joe Heinrich]

# MIPS (really) Encodings for ADD, SUB, SLT



# MIPS Opcode Map

|       | 2826        |             |              | Opc          | ode                  |                  |         |         |
|-------|-------------|-------------|--------------|--------------|----------------------|------------------|---------|---------|
| 3129  | 0           | 1           | 2            | 3            | 4                    | 5                | 6       | 7       |
| 0     | SPECIAL     | REGIMM      | .            | .1Δ1         | REO                  | RNE              | RLF7    | RGT7    |
| 1     | ADDI        | ADDIU       | SLTI         | SLTIU        | ANDI                 | ORI              | XORI    | LUI     |
| 2     | COPU        | COPI        | COP2         | *            | BEQL                 | RNFL             | BLEZL   | BGTZL   |
| 3     | DADDIε      | DADDIUε     | LDLε         | LDRε         | *                    | *                | *       | *       |
| 4     | LB          | LH          | LWL          | LW           | LBU                  | LHU              | LWR     | LWUε    |
| 5     | SB          | SH          | SWL          | SW           | SDLε                 | SDRe             | SWR     | CACHE δ |
| 6     | LL          | LWC1        | LWC2         | *            | LLDε                 | LDC1             | LDC2    | LDε     |
| 7     | SC          | SWC1 A      | Assignn      | nent Pro     | oject <sub>E</sub> x | camodle          | psDC2   | SDε     |
|       | 20          |             |              | SPECIAL 1    | function             |                  |         |         |
| 53    | 0           | 1           | http         | s://tuto     | function<br>rcs.com  | 1 5              | 6       | 7       |
| 0     | SLL         | *           | SRL          | SRA          | SLLV                 | π                | SRLV    | SRAV    |
| 1     | JR          | JALR        | *We          | Chat: c      | SEVIEDAUS            | BREAK            | *       | SYNC    |
| 2     | MFHI        | MTHI        | MFLO         | MTLO         | DSLLVε               | *                | DSRLVε  | DSRAVε  |
| 3     | MULT        | MULTU       | DIV          | DIVU         | DMULΤε               | $DMULTU\epsilon$ | DDIVε   | DDIVUε  |
| 4     | ADD         | ADDU        | SUB          | SUBU         | AND                  | OR               | XOR     | NOR     |
| 5     | *           | *           | SLT          | SLTU         | DADDε                | DADDUε           | DSUΒε   | DSUBUε  |
| 6     | TGE         | TGEU        | TLT          | TLTU         | TEQ                  | π                | TNE     | *       |
| 7     | DSLLε       | *           | DSRLε        | DSRAε        | DSLL32ε              | *                | DSRL32ε | DSRA32ε |
|       |             |             |              | DECIM        |                      |                  |         |         |
| 00 40 | 1816        | 4           | 2            | REGIM        |                      | E                | 6       | 7       |
| 2019  | 0<br>BLTZ   | BGEZ        | BLTZL        | 3<br>BGEZL   | 4<br>*               | <u>5</u>         | 6<br>*  | *       |
| 1     | TGEI        | TGEIU       | TLTI         | TLTIU        | TEOL                 | *                | TNIEI   | *       |
| 2     |             |             |              |              | TEQI<br>*            | *                | TNEI    | *       |
| 3     | BLTZAL<br>* | BGEZAL<br>* | BLTZALL<br>* | BGEZALL<br>* | *                    | *                | *       | *       |

[from MIPS R4000 Microprocessor User's Manual / Joe Heinrich]

### MIPS arithmetic instruction format



**Type** <u>op</u> **ADDI** 001000 (010) **ADDIU** 001001 (011) SLTI 001010 (012) **SLTIU** 001011 (013) **ANDI** 001100 (014) ORI 001101 (015) **XORI** 001110 (016) 001111 (017) LUI

What does the red bit do?

Assignment Project Exam Help

httperhapsritsis our prising that addiu and sltiu also sign-extend their immediates, but they do. The uwechat: estutores stands for unsigned, but in reality addiu is often used simply as an add instruction that cannot overflow, and hence we often want to add negative numbers. It's much harder to come up with an excuse for why sltiu sign extends its immediate field." COD2E p. 230

# MIPS Opcode Map

|                                         | 2826                                        |                                          |                                         | Opc                                                  | ode                                 |                                   |                                         |                                                   |
|-----------------------------------------|---------------------------------------------|------------------------------------------|-----------------------------------------|------------------------------------------------------|-------------------------------------|-----------------------------------|-----------------------------------------|---------------------------------------------------|
| 3129                                    | 0                                           | 1                                        | 2                                       | 3                                                    | 4                                   | 5                                 | 6                                       | 7                                                 |
| 0                                       | SPECIAL                                     | REGIMM                                   | J                                       | JAL                                                  | BEQ                                 | BNE                               | BLEZ                                    | BGTZ                                              |
| 1                                       | ADDI                                        | ADDIU                                    | SLTI                                    | SLTIU                                                | ANDI                                | ORI                               | XORI                                    | LUI                                               |
| 2                                       | COP0                                        | COP1                                     | COP2                                    | *                                                    | BEQL                                | BNEL                              | BLEZL                                   | BGTZL                                             |
| 3                                       | DADDIε                                      | DADDIUε                                  | LDLε                                    | LDRε                                                 | *                                   | *                                 | *                                       | *                                                 |
| 4                                       | LB                                          | LH                                       | LWL                                     | LW                                                   | LBU                                 | LHU                               | LWR                                     | L <b>W</b> Uε                                     |
| 5                                       | SB                                          | SH                                       | SWL                                     | SW                                                   | SDLε                                | SDRe                              | SWR                                     | CACHE δ                                           |
| 6                                       | LL                                          | LWC1                                     | LWC2                                    | *                                                    | LLDε                                | LDC1                              | LDC2                                    | LDε                                               |
| 7                                       | SC                                          | SWC1 A                                   | Assignn                                 | nent Pro                                             | oject <sub>e</sub> Ex               | camoHe                            | psDC2                                   | SDε                                               |
|                                         | 20                                          |                                          | 1.44                                    | SPECIAL                                              | function                            |                                   |                                         |                                                   |
| 53                                      | 0                                           | 1                                        | hitt                                    | S://4UIO                                             | rcs.com                             | 5                                 | 6                                       | 7                                                 |
| 0                                       | SLL                                         | *                                        | SRL                                     | SRA                                                  | SLLV                                | *                                 | SRLV                                    | SRAV                                              |
|                                         |                                             |                                          |                                         |                                                      |                                     |                                   |                                         |                                                   |
| 1                                       | JK                                          | JALK                                     | *We                                     | Chat: c                                              | SEVERONUS                           | BREAK                             | ,,                                      | SYNC                                              |
| 1<br>2                                  | JK<br>MFHI                                  | JALK<br>MTHI                             | *We<br>MFLO                             | Chat: c<br>MTLO                                      | SE <b>VILONU</b> S<br>DSLLVe        | BHEAK<br>*                        | DSRLVε                                  | SYNC<br>DSRAVe                                    |
| 1<br>2<br>3                             |                                             |                                          |                                         |                                                      |                                     |                                   |                                         |                                                   |
|                                         | MFHI                                        | MTHI                                     | MFLO                                    | MTLO                                                 | DSLLVε                              | *                                 |                                         | DSRAVε                                            |
| 3                                       | MFHI<br>MULT                                | MTHI<br>MULTU                            | MFLO<br>DIV                             | MTLO<br>DIVU                                         | DSLLVε<br>DMULTε                    | *<br>DMULTUε                      | DDIVε                                   | DSRAVε<br>DDIVUε                                  |
| 3<br>4                                  | MFHI<br>MULT<br>ADD                         | MTHI<br>MULTU<br>ADDU                    | MFLO<br>DIV<br>SUB                      | MTLO<br>DIVU<br>SUBU                                 | DSLLVε<br>DMULTε<br>AND             | *<br>DMULTUε<br>OR                | DDIVε<br>XOR                            | DSRAVε<br>DDIVUε<br>NOR                           |
| 3<br>4<br>5                             | MFHI<br>MULT<br>ADD                         | MTHI<br>MULTU<br>ADDU<br>*               | MFLO<br>DIV<br>SUB<br>SLT               | MTLO<br>DIVU<br>SUBU<br>SLTU                         | DSLLVE<br>DMULTE<br>AND<br>DADDE    | *<br>DMULTUε<br>OR<br>DADDUε      | DDIVε<br>XOR<br>DSUBε                   | DSRAVε<br>DDIVUε<br>NOR<br>DSUBUε                 |
| 3<br>4<br>5<br>6                        | MFHI MULT ADD  * TGE DSLLE                  | MTHI<br>MULTU<br>ADDU<br>*               | MFLO<br>DIV<br>SUB<br>SLT<br>TLT        | MTLO DIVU SUBU SLTU TLTU DSRA£                       | DSLLVE DMULTE AND DADDE TEQ DSLL32E | *<br>DMULTUε<br>OR<br>DADDUε<br>* | DDIVε<br>XOR<br>DSUBε<br>TNE            | DSRAVε<br>DDIVUε<br>NOR<br>DSUBUε                 |
| 3<br>4<br>5<br>6<br>7                   | MFHI<br>MULT<br>ADD<br>*                    | MTHI<br>MULTU<br>ADDU<br>*               | MFLO DIV SUB SLT TLT DSRLE              | MTLO DIVU SUBU SLTU TLTU DSRAE                       | DSLLVE DMULTE AND DADDE TEQ DSLL32E | * DMULTUE OR DADDUE *             | DDIVε<br>XOR<br>DSUBε<br>TNE<br>DSRL32ε | DSRAVε<br>DDIVUε<br>NOR<br>DSUBUε<br>*<br>DSRA32ε |
| 3<br>4<br>5<br>6                        | MFHI MULT ADD  * TGE DSLLe 1816 0           | MTHI<br>MULTU<br>ADDU<br>*<br>TGEU<br>*  | MFLO DIV SUB SLT TLT DSRLE              | MTLO DIVU SUBU SLTU TLTU DSRAE REGIMN 3              | DSLLVE DMULTE AND DADDE TEQ DSLL32E | *<br>DMULTUε<br>OR<br>DADDUε<br>* | DDIVε<br>XOR<br>DSUBε<br>TNE            | DSRAVε<br>DDIVUε<br>NOR<br>DSUBUε                 |
| 3<br>4<br>5<br>6<br>7                   | MFHI MULT ADD  * TGE DSLLE 1816 0 BLTZ      | MTHI MULTU ADDU  * TGEU  * 1 BGEZ        | MFLO DIV SUB SLT TLT DSRLE              | MTLO DIVU SUBU SLTU TLTU DSRAE REGIMN 3 BGEZL        | DSLLVE DMULTE AND DADDE TEQ DSLL32E | * DMULTUE OR DADDUE  * *          | DDIVE XOR DSUBE TNE DSRL32E             | DSRAVE DDIVUE NOR DSUBUE * DSRA32E                |
| 3<br>4<br>5<br>6<br>7<br>2019<br>0<br>1 | MFHI MULT ADD  * TGE DSLLE 1816 0 BLTZ TGEI | MTHI MULTU ADDU  * TGEU  *  1 BGEZ TGEIU | MFLO DIV SUB SLT TLT DSRLE 2 BLTZL TLTI | MTLO DIVU SUBU SLTU TLTU DSRAE  REGIMN 3 BGEZL TLTIU | DSLLVE DMULTE AND DADDE TEQ DSLL32E | * DMULTUE OR DADDUE * * *         | DDIVε<br>XOR<br>DSUBε<br>TNE<br>DSRL32ε | DSRAVε<br>DDIVUε<br>NOR<br>DSUBUε<br>*<br>DSRA32ε |
| 3<br>4<br>5<br>6<br>7                   | MFHI MULT ADD  * TGE DSLLE 1816 0 BLTZ      | MTHI MULTU ADDU  * TGEU  * 1 BGEZ        | MFLO DIV SUB SLT TLT DSRLE              | MTLO DIVU SUBU SLTU TLTU DSRAE REGIMN 3 BGEZL        | DSLLVE DMULTE AND DADDE TEQ DSLL32E | * DMULTUE OR DADDUE  * * * *      | DDIVE XOR DSUBE TNE DSRL32E             | DSRAVE DDIVUE NOR DSUBUE * DSRA32E                |

[from MIPS R4000 Microprocessor User's Manual / Joe Heinrich]

### MIPS arithmetic instruction format

31 25 20 15 10 5

R-type: op Rs Rt Rd shamt funct

| <u>Type</u> | ор | funct                        |
|-------------|----|------------------------------|
| SLL         | 00 | 000 <mark>000</mark> (000) A |
| *           | 00 | 000001 (001)                 |
| SRL         | 00 | 000 <mark>010</mark> (002)   |
| SRA         | 00 | 000 <mark>011</mark> (003)   |
| SLLV        | 00 | 000100 (004)                 |
| *           | 00 | 000101 (005)                 |
| SRLV        | 00 | 000110 (006)                 |
| SRAV        | 00 | 000111 (007)                 |

What does the red bit do?

0

ssignmendremject Exam Help

Blue?

https://tutorcs.icom

WeChat: cstutorcs

# MIPS Opcode Map

|                                               | 2826                                     |         |         | Opc        | ode                          |                 |         |            |  |  |  |
|-----------------------------------------------|------------------------------------------|---------|---------|------------|------------------------------|-----------------|---------|------------|--|--|--|
| 3129                                          | 0                                        | 1       | 2       | 3          | 4                            | 5               | 6       | 7          |  |  |  |
| 0                                             | SPECIAL                                  | REGIMM  |         | JAL        | REO                          | RNE             | RLF7    | RGT7       |  |  |  |
| 1                                             | ADDI                                     | ADDIU   | SLTI    | SLTIU      | ANDI                         | ORI             | XORI    | LUI        |  |  |  |
| 2                                             | COPU                                     | COPI    | COP2    | *          | REQL                         | RNFL            | RLEZL   | BGTZL      |  |  |  |
| 3                                             | DADDIε                                   | DADDIUε | LDLε    | LDRe       | *                            | *               | *       | *          |  |  |  |
| 4                                             | LB                                       | LH      | LWL     | LW         | LBU                          | LHU             | LWR     | LWUε       |  |  |  |
| 5                                             | SB                                       | SH      | SWL     | SW         | SDLε                         | SDRe            | SWR     | CACHE δ    |  |  |  |
| 6                                             | LL                                       | LWC1    | LWC2    | *          | LLDε                         | LDC1            | LDC2    | LDε        |  |  |  |
| 7                                             | SC                                       | SWC1 A  | Assignn | nent Pro   | oj <b>ect</b> <sub>E</sub> x | camodle         | lpsDC2  | SDε        |  |  |  |
| 20 SPECIAL function tttps://gutorcs.com 5 6 7 |                                          |         |         |            |                              |                 |         |            |  |  |  |
| 53                                            | 0                                        | 1       | http    | s://tuto   | rcs.com                      | 1 5             | 6       | 7          |  |  |  |
| 0                                             | SLL                                      | *       | SRL     | SRA        | SLLV                         | *               | SRLV    | SRAV       |  |  |  |
| 1                                             | JR                                       | JALR    | *We     | Chat: c    | SEVIEONUS                    | BREAK           | *       | SYNC       |  |  |  |
| 2                                             | MFHI                                     | MTHI    | MFLO    | MTLO       | DSLLVε                       | *               | DSRLVε  | DSRAVε     |  |  |  |
| 3                                             | MULT                                     | MULTU   | DÌÀ     | DİVU       | DMULTe                       | <b>DMULTU</b> c | DDIVe   | DDIVUe     |  |  |  |
| 4                                             | ADD                                      | ADDU    | SUB     | SUBU       | AND                          | OR              | XOR     | NOR        |  |  |  |
| 5                                             | ٨                                        | ^       | SLI     | SLIU       | DADDE                        | DADDUε          | DSUΒε   | DSUBU£     |  |  |  |
| 6                                             | TGE                                      | TGEU    | TLT     | TLTU       | TEQ                          | *               | TNE     | *          |  |  |  |
| 7                                             | DSLLε                                    | *       | DSRLε   | DSRAε      | DSLL32ε                      | *               | DSRL32ε | DSRA32ε    |  |  |  |
|                                               |                                          |         |         |            |                              |                 |         |            |  |  |  |
| 00 40                                         | 1816 <b>REGIMM rt</b> 19 0 1 2 3 4 5 6 7 |         |         |            |                              |                 |         |            |  |  |  |
| 2019<br>0                                     | 0<br>BLTZ                                | BGEZ    | BLTZL   | 3<br>BGEZL | 4<br>*                       | <u>5</u>        | 6<br>*  | 7          |  |  |  |
| 1                                             | TGEI                                     | TGEIU   | TLTI    | TLTIU      | TEQI                         | *               | TNEI    | *          |  |  |  |
| 2                                             | BLTZAL                                   | BGEZAL  | BLTZALL | BGEZALL    | *                            | *               | *       | *          |  |  |  |
| 3                                             | DLIZAL                                   | DULLAL  | DLIZALL | DULLANLL   | ı l                          |                 |         | ı <b>I</b> |  |  |  |

[from MIPS R4000 Microprocessor User's Manual / Joe Heinrich]

### MIPS arithmetic instruction format

