# 同济大学计算机系

# 计算机组成原理实验报告



| 学   | 号  | 1953072    |
|-----|----|------------|
| 姓   | 名  | <u>肖鹏飞</u> |
| 专   | 业  | 计算机科学与技术   |
| 授课者 | 老师 | 张冬冬        |

# 一、实验内容

本次实验内容为:实现 MIPS 架构的 54 条指令单周期 CPU 设计。 具体的指令内容如下:

- 1.ADD
- 2.ADDU
- 3.ADDI
- 4.ADDIU
- 5.SUB
- 6.SUBU
- 7.AND
- 8.ANDI
- 9.OR
- 10.ORI
- 11.XOR
- 12.XORI
- 13.NOR
- 14.LUI
- 15.SLL
- 16.SLLV
- 17.SRA
- 18.SRAV
- 19.SRL
- 20.SRLV
- 21.SLT
- 22.SLTI
- 23.SLTU
- 24.SLTIU
- 25.BEQ
- 26.BNE
- 27.J
- 28.JAL
- 29.JR
- 30.LW
- 31.SW
- 32.CLZ
- 33.DIVU
- 34.ERET
- 35.JALR
- 36.LB
- 37.LBU
- 38.LHU
- 39.SB

40.SH

41.LH

42.MFC0

43.MFHI

44.MFLO

45.MTC0

46.MTHI

47.MTLO

48.MUL

49.MULTU

50.SYSCALL

51.TEQ

52.BGEZ

53.BREAK

54.DIV

# 二、硬件逻辑图

#### 1.ADD



#### 2.ADDU



#### 3.ADDI



#### 4.ADDIU



#### 5.SUB



6.SUBU



#### 7.AND



# 8.ANDI



#### 9.OR



10.ORI



### 11.XOR



#### 12.XORI



#### 13.NOR



14.LUI



#### 15.SLL



#### 16.SLLV



#### 17.SRA



18.SRAV



#### 19.SRL



# 20.SRLV



# 21.SLT



22.SLTI



### 23.SLTU



#### 24.SLTIU



# 25.BEQ



26.BNE



#### 27.J



#### 28.JAL



29.JR



#### 30.LW



#### 31.SW



#### 32.CLZ



#### 33.DIVU



# 34.ERET



# 35.JALR



36.LB



#### 37.LBU



38.LHU



# 39.SB



40.SH



# 41.LH



42.MFC0



#### 43.MFHI



#### 44.MFLO



45.MTC0



#### 46.MTHI



# 47.MTLO



#### 48.MUL



49.MULTU



#### 50.SYSCALL



# 51.TEQ



52.BGEZ



### 53.BREAK



# 54.DIV



54 条指令单周期 CPU 设计:



# 组成部件:

| E A                                                     | H           | e        | 0        |        | F     |        | - 14     | 11.774 | 12   | K       | 1118 |      | M |           | . 0      |        | - 6     |   | 8    | T          |          |
|---------------------------------------------------------|-------------|----------|----------|--------|-------|--------|----------|--------|------|---------|------|------|---|-----------|----------|--------|---------|---|------|------------|----------|
| 特争                                                      | PC          | MPC      | IMEM     | Reghts |       | AUU    |          |        | Esti | Ext38   | DMEM |      |   | S. Euriti | 5,6108   | ADD    | 1,000   | 4 |      | MEM_CONV_I | MEM_CONV |
|                                                         |             |          |          | 10     | HF_WI | A      | Đ.       | ALUC   |      |         | Addr | Data |   |           |          | A      | 8       | A | - 11 |            |          |
| JADD                                                    | rgo         | pc.      | 00       | ALU    | -7    | 18     | it.      | A00    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| ADDU ADDU                                               | 666         | pc       | ps.      | (ALU   |       | m.     | 16.      | ADDL   |      |         |      |      |   |           |          |        |         |   |      |            |          |
| ADDIL)<br>SUB                                           | 100         | pc       | :01      | ALU    | -V    | 15     | 5.2v16   | ADG    |      |         |      |      |   | 199928    |          |        |         |   |      |            |          |
| LADOAL                                                  | epic        | pic      | (00)     | ALIZ   |       | (1)    | 8, Ext.6 | ACCU   |      |         |      |      |   | inner) fi |          |        |         |   |      |            |          |
| 39.8                                                    | epo         | pc       | pc<br>00 | AU     | -V    | 13     | OF.      | 308    |      |         |      |      |   |           |          |        |         |   |      |            |          |
|                                                         | rpc         | pic      | pc       | ALU    |       | in.    | ie.      | TUTU   |      |         |      |      |   |           |          |        |         |   |      |            |          |
| AND<br>AND<br>LOR<br>LOR<br>LOR<br>LADR<br>LADR<br>LADR | epo         | 00       | 90       | 60.0   |       | ri.    | Œ        | AND    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| NAMES                                                   | epc         | DC       | - 06     | ACU    |       | 11     | Est16    | AND    |      | mm36    |      |      |   |           |          |        |         |   |      |            |          |
| ILOR.                                                   | rpo         | pe       | 90       | ALU    |       | 79     | rt       | OH     |      |         |      |      |   |           |          |        |         |   |      |            |          |
| FI OR                                                   | epo         | DC.      | 00       | ACU    |       | 19.    | Sq16     | DB     |      | imm16   |      |      |   |           |          |        |         |   |      |            |          |
| BOXIS                                                   | 195         | pic      | ps       | ALU    |       | 12     | 15.      | XON.   |      | - Indee |      |      |   |           |          |        |         |   |      |            |          |
| NOR                                                     | npic        | 00       | 90       | 600    |       | 13     | Detil    | 3009   |      | imm16   |      |      |   |           |          |        |         |   |      |            |          |
| NOR                                                     | rips        | pc       | 80       | 40.0   |       | 116    | 18       | NOR    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| 5-14                                                    | 1000        | 00       | 01       | ALU    |       |        | Estle    | U.A    |      | mmis    |      |      |   |           |          |        |         |   |      |            |          |
| 1121                                                    | hpc         | pc       | pc       | ALU    |       | EHS    | re       | SIL    | ta   | 1410140 |      |      |   |           |          |        |         |   |      |            |          |
| SLV<br>SLV<br>SRAV<br>SRAV                              |             | be       | ge       | ALU    |       | 15     | rt.      | SIL    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| ARE                                                     | 100<br>tipo | DC<br>DC | 00       | AUD    |       | EvtS   | IE.      | SEA    | Ta   |         |      |      |   |           |          |        |         |   |      |            |          |
| VARV.                                                   | nbc         | DC       | pc       | AU     |       |        | (t       | 58A    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| Elisat -                                                | 100         | pc       | 06       | AUU    |       | Partis | et:      | SAL    | 54   |         |      |      |   |           |          |        |         |   |      |            |          |
| VIRE                                                    | npo         | pc       | pc       | ALU    |       | ris    | rt.      | 181    | -    |         |      |      |   |           |          |        |         |   |      |            |          |
| Tunty<br>S.T                                            | npo         | po       | 96       | ALU    |       | rs.    | et.      | SLT    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| EBI                                                     | PDC         | pc       | -04      | ALU    |       | 13     | 5.Ect16  |        |      |         |      |      |   | mm36      |          |        |         |   |      |            |          |
| SLTU                                                    | epo         | pc       | gc       | (ALD   |       | ra .   | 18       | SETLI  |      |         |      |      |   |           |          |        |         |   |      |            |          |
| ESLTL                                                   | epc         | po       | 00       | AU     |       | 19     | 3. bir16 |        |      |         |      |      |   | West 38   |          |        |         |   |      |            |          |
| 0.7                                                     | ripic       | DC.      | ac       | ALU    |       | in.    | HE.      | 0.7    |      |         |      |      |   | 1000      |          |        |         |   |      |            |          |
| 1                                                       | 1000        | 177      | The same | 1000   |       |        | 100      | 100    |      |         |      |      |   |           |          |        |         |   |      |            |          |
| PRO                                                     | 600         | pic      | inc.     |        |       | rs .   | 18       | SUBU   |      |         |      |      |   |           | offwello | CMRC - | 5.5et0  |   |      |            |          |
| SNE                                                     | edd<br>edd  | po:      | 100      |        |       | 19     | de .     | 3080   |      |         |      |      |   |           | offset)O |        | 3.Ec.18 |   |      |            |          |

|                 | - 8          |                | D        | E                | E | 6  | H.       | 1.1  | 1 | O.K. | L   | M                | 14:    | 0          | #   | - 0    |         | - 5       | 1 | 1 |
|-----------------|--------------|----------------|----------|------------------|---|----|----------|------|---|------|-----|------------------|--------|------------|-----|--------|---------|-----------|---|---|
| 0002            | add          | (FC            | þc       |                  |   | 19 | rt -     | 5000 |   |      |     |                  |        | othersO2 N | DC: | 5.6x10 |         |           |   |   |
| )<br>ML         |              |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| (3)             | .11          | 90             | DE       |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         | imem25-4) |   |   |
| JAL             |              | 300            | DC       | po+431号)         |   |    |          |      |   |      |     |                  |        |            |     |        | 0031-38 | kners25-0 |   |   |
| R               | (2           | -00            | DE       |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MIR             | 13           | pe             | DC.      | pc=4(3)(号)       |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
|                 |              |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
|                 |              |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
|                 |              |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
|                 |              |                |          | A 450 A 650 A 10 |   |    | 0.00     | 100  |   |      |     |                  |        |            |     |        |         |           |   |   |
| LW              | ripe         | pc<br>pc       | pe.      | MEM_CONV_2       |   | 19 | 5,E#18   |      |   |      | ALL |                  | ottest |            |     |        |         |           |   |   |
| Life            | (tpc)        | 300            | pc.      | MEM_CONV_2       |   | 16 | 5 Extili |      |   |      | MAL |                  | ofue   |            |     |        |         |           |   |   |
| LEU<br>SW<br>SH | (600         | 200            | -06      | MEM_CONV_2       |   | 15 | 5 Extli  |      |   |      | WAL |                  | often  |            |     |        |         |           |   |   |
| 1,10            | (100         | 90             | DE       | MEM_CONV_Z       |   | 15 |          | ADD  |   |      | ALU |                  | ofter  |            |     |        |         |           |   |   |
| LINU            | ope          | 90             | DE       | MEM_CONV.2       |   | 19 |          | ADD  |   |      | ACU | A STATE OF THE A | other  |            |     |        |         |           |   |   |
| 2004            | npc          | 90             | pe .     |                  |   |    |          | ADD  |   |      | ALU | MEM_CONV_1       | street |            |     |        |         |           |   |   |
| 34              | ripo         | 90             | ps       |                  |   | 15 |          | ADD  |   |      | ALU | NEM_CONV_1       | offeet |            |     |        |         |           |   |   |
| 100             | ubc          | 00             | pc       |                  |   | 15 | S Extin  | ADD  |   |      | AU  | MEM_CONV_T       | offset |            |     |        |         |           |   |   |
|                 |              |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
|                 |              |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MULT            | YES          | -              | 16       |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
|                 |              | pc<br>pc       | DC.      |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MULTU           | npo          |                |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| DIVIL           | nec-         | 96             | DC.      |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| PARTY           | Apr.         | ge             | pc.      |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| (MFD)           | 133          | 54             | 1/20     | edata            |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MICH            | HDC          | DC             | DC .     | Chapte           |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MELO            | 1900<br>1900 | 500            | 90       | No. out          |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MEG             |              | 96             | 00       | 43,041           |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MFHI            | npc<br>npc   | 34             | 940      | h out            |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| MIH             | 000          | pc<br>pc<br>pc | be<br>be | 16,000           |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| 1000000         | 1750         | 34             | 100      |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| SYSCALL         | opo          | de.            | pc       |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| HREAL           | ute          | 95             | pe :     |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| TEQ             | opo .        | 90             |          |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| ERES            | exc. adds    |                | DC       |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |
| Track C         | 000,000      | 35             | 100      |                  |   |    |          |      |   |      |     |                  |        |            |     |        |         |           |   |   |

#### 控制信号:

| W                                                                            |                                              |                      | ADDI                     |                           |                      |                           |                           | AND                       |                           | OFI             |                       | HORI.                     | NOF                  | ///                          | 31                   | 8110                                         | 38A                                 | 38AV                              | 91.                   | SRLV.                | %.<br>%.7       | W<br>337                  |                               |                      |
|------------------------------------------------------------------------------|----------------------------------------------|----------------------|--------------------------|---------------------------|----------------------|---------------------------|---------------------------|---------------------------|---------------------------|-----------------|-----------------------|---------------------------|----------------------|------------------------------|----------------------|----------------------------------------------|-------------------------------------|-----------------------------------|-----------------------|----------------------|-----------------|---------------------------|-------------------------------|----------------------|
| C.C.K<br>M.R                                                                 |                                              |                      | 1                        | 1                         |                      | 1 1                       | - 1                       | - 1                       |                           |                 | 1                     |                           |                      |                              |                      |                                              |                                     | - 1                               |                       |                      |                 | 1 1                       |                               |                      |
| to4-0<br>ric4-0                                                              | 1M20-16                                      | IM20-16<br>IM15-11   | 8M25-33<br>BM20-18<br>-V | M20-14                    | 1M20-18              | IM20-16                   | 7M20-16                   |                           | IM20-16<br>IM35-13        | (M20-16         | IM20-16<br>IM35-13    | M20-16                    | 1M20-18              | 1M30-16                      | IM20-18<br>IM25-13   | 3M25-21<br>3M21-16<br>3M35-11                | MM00-16                             | M35-21<br>M30-16<br>M35-11        | M20-16                | M20-18               | M20-16          | IM25-21<br>IM35-16<br>1 1 |                               |                      |
| 10C)-0                                                                       | ADD<br>0000                                  | ADDU<br>1000         | ADD<br>1000              | ADDU -                    | SL/B<br>0011         | 9080<br>0001              | AN0<br>0100               | AND<br>51100              | OH<br>Toro                | C16<br>70101    | NOR<br>NOR            | NOR<br>TILLE              | 7408<br>11111        | ine<br>ine                   | SLL                  | SLI<br>IIIK                                  | SRA                                 | 38A<br>1100                       | 9%<br>1101            | 581<br>1101          | 3LT<br>1011     | 2.7<br>1011               |                               |                      |
| 011-01<br>011-01<br>011-01<br>011-01                                         | 0-0<br>000                                   | 1<br>0-b<br>000<br>0 | 000                      | i.<br>i.<br>iD<br>000     | 1<br>0-0<br>000<br>0 | 1<br>1<br>0-0<br>000<br>0 | i<br>i<br>0-0<br>000<br>0 | 1<br>1<br>0-1<br>000<br>1 | 1<br>1<br>0-0<br>000<br>0 | i<br>0-1<br>000 | i<br>i<br>U-D<br>Tabo | 1<br>1<br>0-1<br>000<br>1 | 1<br>0-0<br>000<br>0 | i<br>1<br>0-1<br>000         | 0<br>0-0<br>000<br>0 | 0-0<br>000                                   | 000                                 | 5000                              | 000                   | 1<br>0-2<br>000<br>0 | 0-0<br>000<br>0 | 3<br>3<br>2-0<br>000      |                               |                      |
|                                                                              | Ü                                            | ő                    | Ů                        | 0                         | 0                    | Ü                         | Ö                         | Û                         | Ü                         | û               | ű                     | Ô                         | ā                    | ů.                           | ű                    | ő                                            |                                     | ă i                               | i i                   | Ō                    | ā               | 0                         |                               |                      |
|                                                                              | 0<br>0<br>0                                  | 0 0                  | 0 0                      | 0<br>0                    | 6<br>0<br>0          | 0 0                       | 0<br>0                    | 0<br>0<br>0               | 0<br>0<br>0               | 0<br>0<br>0     | 0<br>0                | 0 0                       | 6<br>0<br>0          | 0<br>0<br>0                  | 0 0                  | 0<br>0<br>0                                  | 0<br>0<br>0                         | 0 0                               | 0                     | 0 0                  | 6<br>0<br>0     | g<br>g                    |                               |                      |
| consider<br>on<br>yeld<br>yeld<br>yeld<br>secolor<br>or<br>or<br>aum<br>mont | 0                                            |                      |                          |                           |                      |                           |                           |                           |                           |                 |                       |                           |                      |                              |                      |                                              |                                     |                                   |                       |                      |                 |                           |                               |                      |
| 9,TU                                                                         | S12                                          |                      | A A                      |                           | AC<br>IE 1           | AD<br>NAZ                 | AE                        | , AF                      | AG.                       | 18              | Jags                  |                           | AJ LW                |                              |                      |                                              | AN:                                 | LBU                               | SW                    | 5H                   | 58              | AR AS                     | MUL                           | MUL)                 |
|                                                                              | 1                                            | 1                    |                          | 1                         | 1                    | 1                         |                           |                           | 1                         | 1               | 1                     | 1                         |                      | 1                            | 1                    | 1                                            | - 3                                 |                                   | 1                     | 1                    | 1               | 1                         | 1                             |                      |
|                                                                              | 1 IM25<br>IM26<br>6 IM25                     | -16                  |                          | -16 100                   | 125-21 0<br>120-16 0 | M20-16                    |                           |                           |                           |                 | M25                   |                           |                      |                              |                      |                                              | IM25-21                             |                                   | IM25-2<br>IM25-1      |                      | 16 (942         |                           | 9M25-21<br>9M29-16<br>9M15-11 |                      |
|                                                                              |                                              |                      |                          |                           |                      |                           |                           |                           |                           | 1               | 0                     | . 1                       | 100                  | 1                            | 420-36               | IM20-16                                      | House 40                            | 10,000                            | 1                     | 0                    | .0              | n.                        | -                             |                      |
| 1030                                                                         | OLZ<br>(000)                                 | arree.               | SUB/<br>5003             |                           |                      | SUB<br>1011               |                           |                           |                           | 1               | 0                     |                           | AL<br>00             | 1 00 4                       | DD 010               | ADO                                          | ADO<br>0020                         | A00<br>0030                       | ADD<br>0010           | A00<br>6010          | AD1             |                           |                               |                      |
| SLTU<br>1000<br>1<br>1<br>1<br>1-0<br>000                                    | 0.00<br>1<br>1<br>0.0<br>000                 | arer.                |                          |                           | 01 5                 | 0011                      |                           | 0.0                       | 0<br>0-0<br>501           | 0.0             | 0<br>501              | . 1                       | AE 000               | 10 A<br>10 0                 | DD 010               | ADO                                          | ADO<br>0020<br>1<br>1-0<br>010      | A00<br>6020<br>1<br>1-0<br>500    | 70010<br>1<br>1-0     | 400                  | ADI             | 10                        | 1 [110                        | 1                    |
| 1010<br>1<br>1<br>1-0<br>000                                                 | 1 1 9 9                                      | over.                | 1                        | 500<br>1                  | 01 6                 | 0011                      |                           |                           | 0.0                       |                 | 100                   | I.                        | AL 00                | 10 p                         | DD 010 -0            | ADO                                          | ADO<br>0020<br>L                    | A00<br>0010<br>1                  | 001b                  | A00<br>0010          | 7001<br>5001    | 10                        | 5110<br>50<br>0               | 3.                   |
| 1000<br>1<br>1<br>1-0<br>000<br>1<br>0                                       | 0000<br>1<br>1<br>2<br>0<br>0<br>0<br>0<br>0 | urren.               | 0001<br>1<br>1<br>1      | 000                       | 0 5                  | 1<br>1<br>1<br>11<br>11   |                           | 0.0                       | 0-0<br>501<br>10<br>1     | 0.0             | 501<br>501<br>50      |                           | AE 000               | 10 p                         | DD 010 -0            | ADO                                          | ADO<br>0020<br>1<br>1-0<br>030<br>1 | A000<br>50000<br>1<br>1-0<br>5000 | 0010<br>1<br>1-0<br>1 | A00<br>0010          | 7001<br>5001    | 10                        | 5110<br>50<br>0               | 3<br>500<br>500      |
| 1020<br>1<br>1<br>1-0                                                        | 0.00<br>1<br>0.0<br>0.0<br>0                 | WINE                 | 9001<br>0-0              | 000<br>1<br>000<br>1<br>1 | 01 5                 | 1<br>1<br>1<br>11<br>11   |                           | 0.0                       | 0-0<br>501<br>10<br>1     | 0.0             | 00<br>001<br>00       |                           | AE 000               | 00 A<br>10 0 1<br>0 1<br>0 0 | -0<br>10             | ADO (00)00 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | ADO<br>0020<br>1<br>1-0<br>030<br>1 | A000<br>50000<br>1<br>1-0<br>5000 | 0010<br>1<br>1-0<br>1 | A00<br>0010          | 7001<br>5001    | 10                        | 5110<br>50<br>0               | 1<br>0<br>500<br>500 |

| / AV                       | AW             | AX        | AY | AZ      |         | BB             |         | BD      | BE      | BF | BG      | BH    | BI            | . BJ |
|----------------------------|----------------|-----------|----|---------|---------|----------------|---------|---------|---------|----|---------|-------|---------------|------|
| MULTU                      | DIV            | DIVU      |    | MFC0    | MTC0    | MFLO           | MTLO    | MFHI    | MTHI    |    | SYSCALL | BREAK | TEQ(RE==RT)   | ERET |
|                            |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
| 3                          |                |           |    |         | 1 1     |                |         |         | 1       |    | 1       |       | 1             | 1    |
| 1                          | -              | 1         |    | -       | 1       |                |         |         |         |    | - 1     |       | IM25-21       | 1    |
| IM25-21                    | BA25_21        | 18.425_21 |    |         |         |                | IM25-21 |         | IM25-21 |    |         |       | IM20-16       |      |
| IM20-16                    |                |           |    |         | IM20-16 |                |         |         |         |    |         |       | merco-to      |      |
|                            | CONTRACTOR CO. |           |    | IM20-16 | 1       | IM15-11        |         | IM15-11 |         |    |         |       |               |      |
|                            |                |           |    |         | 1 (     | The state of   | 1 (     | 1       | 0       |    |         |       |               |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       | SUBU          |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       | 0001          |      |
|                            |                |           |    |         |         |                |         |         |         |    | F       | r.,   | r             | 10   |
| 1                          | 1              | 1         |    | 1       | 1       | 1              | 1       | 1       | 1       |    | 10      | 10    | 10<br>1<br>00 | -10  |
|                            |                |           |    |         |         |                |         |         |         |    |         |       | foo           |      |
|                            |                |           |    | 101     |         | 500            |         | 011     |         |    |         |       | 00            |      |
| 8                          |                |           |    | 01-     |         | 100<br>00<br>0 |         | 00      |         |    |         |       |               |      |
| 0                          | 0              | 0         |    | 51      | 6       | 0              | 0       | 0       | 0       |    |         |       |               |      |
|                            | W              | 20.0      |    |         |         |                |         |         | 4000    |    |         |       |               |      |
| 001                        | 010            | 011       |    |         |         |                |         |         | 100     |    |         |       |               |      |
| 001                        | 010            | 011       |    |         |         |                | 100     |         |         |    |         |       |               |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
| 1                          |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
| 6                          |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
| 8                          |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
|                            |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
| 1                          |                |           |    |         |         |                |         |         |         |    |         |       |               |      |
| 1                          | 1              | 1         |    |         |         |                | 1       |         |         |    |         |       |               |      |
|                            | 1              | 1         |    | -       |         |                |         |         | 1       |    | 4       |       | 100           |      |
|                            |                |           |    | 1       |         |                |         |         |         |    | 0       | 0     | 0             | 0    |
|                            |                |           |    |         | 1       |                |         |         |         |    | 0       | 0     | 0             | 0    |
|                            |                |           |    |         |         |                |         |         |         |    | 1       | 1     | 1             | 1    |
| 1<br>i<br>i<br>i<br>i<br>i |                |           |    |         |         |                |         |         |         |    | 01000   | 01001 | 01101         | 11   |
|                            |                |           |    |         |         |                |         |         |         |    | V1000   | V1001 | 01101         |      |

# 三、模块建模

(该部分要求对实验中建模的所有模块进行功能描述,并列出各模块建模的 verilog 代码)

```
顶层模块: sccomp_dataflow
module sccomp_dataflow(
input clk_in,
input reset,
output [31:0] inst,
output [31:0] pc
);

//控制信号

/*-----*/
wire Z;
wire C;
wire N;
wire O;
//wire busy_mult;
//wire busy_mult;
//wire busy_div;
wire busy_div;
wire over_mult;
//wire over_multu;
wire over_div;
wire over_div;
wire over_div;
```

```
//wire start_mult;
//wire start_multu;
wire start_div;
wire start_divu;
wire pc_no_add;
// wire PC_CLK;
// wire IM_R; wire RF_W;
// wire RF_CLK;
wire [3:0]ALUC;
wire [1:0]M1;
                M2;
wire
                [1:0]M3;
wire
                [2:0]M4;
wire
wire
                [1:0]M5;
                M6;
wire
wire
                M7:
                [2:0]M8;
wire
wire
                [2:0]M9;
wire DM_W;
wire [1:0]DMEM_in_type;
wire [1:0]conv1type;//sw:00,sh:01,sb:10
wire [2:0]conv2type;//lw:000,lh:001,lhu:010,lb:011,lbu:100
wire loin;
wire hiin;
wire mfc0_c;
wire mtc0_c;
wire execption;
wire eret_c;
wire [4:0]cause;
//wire [31:0] imem_out;
wire [31:0] dmem_out;
wire [31:0] rt_out;
wire [31:0] alu_out;
wire [31:0] exc_addr_out;
wire [31:0] rdata_out;
wire [31:0] conv1_data_out32;
wire [15:0] conv1_data_out16;
wire [7:0] conv1_data_out8;
wire [31:0] conv2_data_out;
wire [31:0] im_addr;
wire [31:0] dm_addr;
wire [63:0] mult_z_out;
wire [63:0] multu_z_out;
wire [31:0] div_r_out;
wire [31:0] div_q_out;
wire [31:0] divu_r_out;
wire [31:0] divu_q_out;
wire [31:0] hilo_hi_out;
wire [31:0] hilo_lo_out;
wire intr;
 wire status;
wire timer_int;
//wire [31:0]pcx;
            //assign pc=pcx- 32'h00400000;
            assign im_addr = pc- 32'h00400000;
            assign\ dm\_addr = \quad alu\_out\mbox{-}\ 32\mbox{'h}10010000;
            IMEM_ip imemory(im_addr[12:2],inst);
dmemory (clk\_in,DMEM\_in\_type,dm\_addr[1:0],DM\_w,dm\_addr[1:2:2],conv1\_data\_out32,conv1\_data\_out16,conv1\_data\_out8,dmem\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,conv1\_data\_out16,
            //注意 pcx 和 pc 的转换关系
            cpu\ sccpu(clk\_in,reset,pc,inst,dmem\_out,rt\_out,alu\_out,exc\_addr\_out,rdata\_out,
```

```
conv1_data_out32,conv1_data_out16,conv1_data_out8,conv2_data_out,
     mult\_z\_out, multu\_z\_out, div\_r\_out, div\_q\_out, divu\_r\_out, divu\_q\_out,
        hilo_hi_out,hilo_lo_out,
    Z,C,N,O,
    busy_div,busy_divu,
    over_div,over_divu,
    start_div,start_divu,pc_no_add,
    RF_W,ALUC,
    M1,M2,M3,M4,M5,M6,M7,M8,M9,
    conv1type,conv2type,loin,hiin);
    instruction_to_control itc(
    inst.
    Z,C,N,O,
    busy_div,busy_divu,
    over_div,over_divu,
    start_div,start_divu,pc_no_add,
    RF_W,ALUC,
    M1, M2, M3, M4, M5, M6, M7, M8, M9,
    DM_W,DMEM_in_type,conv1type,conv2type,loin,hiin,
    mfc0_c,mtc0_c,execption,eret_c,cause);
    CP0 cp0_uut(clk_in,reset,mfc0_c,mtc0_c,pc,inst[15:11],rt_out,exception,eret,cause,intr,rdata_out,status,timer_int,exc_addr_out);
Endmodule
module Regfiles(
input clk,
input rst,
input rf_w,
input [4:0]raddr1,
input [4:0]raddr2,
input [4:0]waddr,
input [31:0]wdata,
output reg [31:0]rdata1,
output reg [31:0]rdata2
    );
     reg [31:0] array_reg [31:0];//reg 数组,前面为位数,后面为数组元素个数
     always @(posedge clk or posedge rst)
     begin
      if(rst==1'b1)
     begin
     array_reg[0]=32'b0;
     array_reg[1]=32'b0;
     array_reg[2]=32'b0;
     array_reg[3]=32'b0;
     array_reg[4]=32'b0;
     array_reg[5]=32'b0;
     array_reg[6]=32'b0;
     array_reg[7]=32'b0;
     array_reg[8]=32'b0;
     array_reg[9]=32'b0;
     array_reg[10]=32'b0;
     array_reg[11]=32'b0;
     array_reg[12]=32'b0;
     array_reg[13]=32'b0;
     array_reg[14]=32'b0;
     array_reg[15]=32'b0;
     array_reg[16]=32'b0;
     array_reg[17]=32'b0;
     array_reg[18]=32'b0;
     array_reg[19]=32'b0;
     array_reg[20]=32'b0;
     array_reg[21]=32'b0;
     array_reg[22]=32'b0;
     array_reg[23]=32'b0;
     array_reg[24]=32'b0;
     array_reg[25]=32'b0;
     array_reg[26]=32'b0;
     array_reg[27]=32'b0;
     array_reg[28]=32'b0;
     array_reg[29]=32'b0;
     array_reg[30]=32'b0;
```

```
end
else
begin
   if(rf_w==1)
   begin
   if (waddr == 0)
   array_reg[0] = 0;
   else if (waddr == 1)
   array_reg[1] = wdata;
   else if (waddr == 2)
   array\_reg[2] = wdata;
   else if (waddr == 3)
   array_reg[3] = wdata;
   else if (waddr == 4)
   array\_reg[4] = wdata;
   else if (waddr == 5)
   array\_reg[5] = wdata;
   else if (waddr == 6)
   array_reg[6] = wdata;
   else if (waddr == 7)
   array_reg[7] = wdata;
   else if (waddr == 8)
   array_reg[8] = wdata;
   else if (waddr == 9)
   array_reg[9] = wdata;
else if (waddr == 10)
   array_reg[10] = wdata;
   else if (waddr == 11)
   array_reg[11] = wdata;
   else if (waddr == 12)
   array_reg[12] = wdata;
   else if (waddr == 13)
   array_reg[13] = wdata;
   else if (waddr == 14)
   array_reg[14] = wdata;
   else if (waddr == 15)
   array_reg[15] = wdata;
   else if (waddr == 16)
   array_reg[16] = wdata;
   else if (waddr == 17)
   array_reg[17] = wdata;
   else if (waddr == 18)
   array_reg[18] = wdata;
   else if (waddr == 19)
   array_reg[19] = wdata;
   else if (waddr == 20)
   array_reg[20] = wdata;
   else if (waddr == 21)
   array_reg[21] = wdata;
   else if (waddr == 22)
   array_reg[22] = wdata;
   else if (waddr == 23)
   array_reg[23] = wdata;
   else if (waddr == 24)
   array_reg[24] = wdata;
   else if (waddr == 25)
   array_reg[25] = wdata;
   else if (waddr == 26)
   array_reg[26] = wdata;
   else if (waddr == 27)
   array_reg[27] = wdata;
   else if (waddr == 28)
   array_reg[28] = wdata;
   else if (waddr == 29)
   array_reg[29] = wdata;
   else if (waddr == 30)
   array_reg[30] = wdata;
   else if (waddr == 31)
   array_reg[31] = wdata;
   else
   begin
   end
   end
   else//rf_w==0
```

begin

array\_reg[31]=32'b0;

```
end
end
always @(*)
begin
if(raddr1==0)
rdata1=array_reg[0];
else if(raddr1==1)
rdata1=array_reg[1];
else if(raddr1==2)
rdata1=array_reg[2];
else if(raddr1==3)
rdata1=array_reg[3];
else if(raddr1==4)
rdata1=array_reg[4];
else if(raddr1==5)
rdata1=array_reg[5];
else if(raddr1==6)
rdata1=array_reg[6];
else if(raddr1==7)
rdata1=array_reg[7];
else if(raddr1==8)
rdata1=array_reg[8];
else if(raddr1==9)
rdata1=array_reg[9];
else if(raddr1==10)
rdata1=array_reg[10];
else if(raddr1==11)
rdata1=array_reg[11];
else if(raddr1==12)
rdata1=array_reg[12];
else if(raddr1==13)
rdata1=array_reg[13];
else if(raddr1==14)
rdata1=array_reg[14];
else if(raddr1==15)
rdata1=array_reg[15];
else if(raddr1==16)
rdata1=array_reg[16];
else if(raddr1==17)
rdata1=array_reg[17];
else if(raddr1==18)
rdata1=array_reg[18];
else if(raddr1==19)
rdata1=array_reg[19];
else if(raddr1==20)
rdata1=array_reg[20];
else if(raddr1==21)
rdata1=array_reg[21];
else if(raddr1==22)
rdata1=array_reg[22];
else if(raddr1==23)
rdata1=array_reg[23];
else if(raddr1==24)
rdata1=array_reg[24];
else if(raddr1==25)
rdata1=array_reg[25];
else if(raddr1==26)
rdata1=array_reg[26];
else if(raddr1==27)
rdata1=array_reg[27];
else if(raddr1==28)
rdata1=array_reg[28];
else if(raddr1==29)
rdata1=array_reg[29];
else if(raddr1==30)
rdata1=array_reg[30];
else if(raddr1==31)
rdata1=array_reg[31];
begin
```

end

```
if(raddr2==0)
      rdata2 = array\_reg[0];
      else if(raddr2==1)
      rdata2=array_reg[1];
      else if(raddr2==2)
      rdata2=array_reg[2];
      else if(raddr2==3)
      rdata2=array_reg[3];
      else if(raddr2==4)
      rdata2=array_reg[4];
      else if(raddr2==5)
      rdata2=array_reg[5];
      else if(raddr2==6)
      rdata2=array_reg[6];
else if(raddr2==7)
      rdata2=array_reg[7];
      else if(raddr2==8)
      rdata2=array_reg[8];
      else if(raddr2==9)
      rdata2=array_reg[9];
      else if(raddr2==10)
      rdata2=array_reg[10];
      else if(raddr2==11)
      rdata2=array_reg[11];
      else if(raddr2==12)
      rdata2=array_reg[12];
      else if(raddr2==13)
      rdata2=array_reg[13];
      else if(raddr2==14)
      rdata2=array_reg[14];
      else if(raddr2==15)
      rdata2=array_reg[15];
      else if(raddr2==16)
      rdata2=array_reg[16];
      else if(raddr2==17)
      rdata2=array_reg[17];
      else if(raddr2==18)
      rdata2=array_reg[18];
else if(raddr2==19)
      rdata2=array_reg[19];
      else if(raddr2==20)
      rdata2=array_reg[20];
else if(raddr2==21)
      rdata2=array_reg[21];
      else if(raddr2==22)
      rdata2=array_reg[22];
      else if(raddr2==23)
      rdata2=array_reg[23];
      else if(raddr2==24)
      rdata2=array_reg[24];
      else if(raddr2==25)
      rdata2=array_reg[25];
      else if(raddr2==26)
      rdata2=array_reg[26];
      else if(raddr2==27)
      rdata2=array_reg[27];
      else if(raddr2==28)
      rdata2=array_reg[28];
      else if(raddr2==29)
      rdata2=array_reg[29];
      else if(raddr2==30)
      rdata2=array_reg[30];
      else if(raddr2==31)
      rdata2=array_reg[31];
      else
      begin
      end
      end
endmodule
module pc(
input PC_CLK,
input reset,
```

input pc\_in\_control, input [31:0] pc\_in,

```
output reg [31:0] pc_out
     );
     always @(negedge PC_CLK or posedge reset)//上升沿 or 下降沿?
     begin
           if(reset==1'b1)
               pc_out<=32'h00400000;
           else
           begin
                if(pc\_in\_control == 1 "b0")
                pc_out<=pc_in;
                else
                begin
                end
           end
     end
endmodule
module selector41(
input [31:0] iC0,
input [31:0] iC1,
input [31:0] iC2,
input [31:0] iC3,
input [31:0] iC3,
input [1:0]iS,
output reg [31:0] oZ
     always @(*)
     begin
     if(iS==0)
     oZ=iC0;
     else if(iS==1)
     oZ=iC1;
else if(iS==2)
oZ=iC2;
     else
     oZ=iC3;
     end
endmodule
module selector41_5(
input [4:0] iC0,
input [4:0] iC1,
input [4:0] iC2,
input [4:0] iC3,
input [1:0]iS,
output reg [4:0] oZ
     always @(*)
     begin
     if(iS==0)
     oZ=iC0;
     else if(iS==1)
     oZ=iC1;
     else if(iS==2)
     oZ=iC2;
     else
     oZ=iC3;
     end
end module \\
module selector21(
input [31:0] iC0,
input [31:0] iC1,
input iS,
output reg [31:0] oZ
     always @(*)
     begin
```

```
if(iS==0)
      oZ=iC0;
      else
      oZ=iC1;
      end
end module \\
module selector81(
input [31:0] iC0,
input [31:0] iC1,
input [31:0] iC1,
input [31:0] iC2,
input [31:0] iC3,
input [31:0] iC4,
input [31:0] iC6,
input [31:0] iC6,
input [31:0] iC7,
input [3:0] iC7,
input [2:0]iS,
output reg [31:0] oZ
      always @(*)
      begin
      if(iS==0)
      oZ=iC0;
      else if(iS==1)
      oZ=iC1;
      else if(iS==2)
oZ=iC2;
else if(iS==3)
      oZ=iC3;
      else if(iS==4)
      oZ=iC4;
      else if(iS==5)
      oZ=iC5;
      else if(iS==6)
      oZ=iC6;
      else
oZ=iC7;
      end
endmodule
module joint_pc_im(
input [27:0] imem_in,
input [3:0] pc_in,
output [31:0] joint_out
      assign joint_out={pc_in,imem_in};
endmodule
module IMEM( input [10:0]addr,
output [31:0]instr
      imem im(.a(addr),.spo(instr));
endmodule
module i_to_controller(
input [5:0]op,
input [4:0]rs,
input [5:0]func,
input Z,
input C,
input N,
input O,
input busy_div,
input busy_divu,
```

```
input over div,
input over_divu,
output start_div,
output start_divu,
output pc_no_add,
output RF_W,
output [3:0]ALUC,
output
                                           [1:0]M1,
                                           M2,
output
                                           [1:0]M3,
output
                                           [2:0]M4,
output
                                           [1:0]M5,
output
output
                                           M6.
output
                                           M7,
output
                                           [2:0]M8,
output [2:0]M9,
output DM_W,
output [1:0]DMEM_in_type,
output [1:0]conv1type,//sw:00,sh:01,sb:10
output [2:0]conv2type,//lw:000,lh:001,lhu:010,lb:011,lbu:100
output loin,
output hiin,
output mfc0_c,
output mtc0 c,
output execption,
output eret c.
output [4:0]cause
                         );
                        //指令种类,组合逻辑构建
                         wire i_add,i_addi,i_addu,i_addiu,i_sub,i_subu;
                         wire\ i\_and, i\_andi, i\_or, i\_ori, i\_xor, i\_xori, i\_nor;
                         wire i_lui;
                         wire i_sll,i_sllv,i_sra,i_srav,i_srl,i_srlv;
                         wire i_slt,i_slti,i_sltu,i_sltiu;
                         wire i_beq,i_bne;
                         wire i_j,i_jal,i_jr;
                         wire i_lw,i_sw;
                         //23-extend
                         wire i_clz;
                         wire i_div,i_divu,i_mul,i_multu;
                         wire i_bgez;
                         wire i jalr;
                         wire i_lh,i_lhu,i_lb,i_lbu,i_sh,i_sb;
                         wire i_mfc0,i_mtc0,i_mfhi,i_mthi,i_mflo,i_mtlo;
                         wire i_syscall,i_break,i_teq,i_eret;
                         //R-TYPE
                         assign
i\_add=(\neg op[5])\&(\neg op[4])\&(\neg op[3])\&(\neg op[2])\&(\neg op[1])\&(\neg op[0])\&(func[5])\&(\neg func[4])\&(\neg func[3])\&(\neg func[2])\&(\neg func[1])\&(\neg func[0])\&(\neg func[0])\&
i\_addu = (-op[5]) & (-op[4]) & (-op[3]) & (-op[2]) & (-op[1]) & (-op[0]) & 
]);
i\_sub=(-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(func[5])\&(-func[4])\&(-func[3])\&(-func[2])\&(func[1])\&(-func[0])\\
                         assign
i\_subu=(\neg op[5])\&(\neg op[4])\&(\neg op[3])\&(\neg op[2])\&(\neg op[1])\&(\neg op[0])\&(func[5])\&(\neg func[4])\&(\neg func[3])\&(\neg func[2])\&(func[1])\&(func[0])\\
i\_and = (\sim p[5]) \& (\sim p[4]) \& (\sim p[3]) \& (\sim p[2]) \& (\sim p[1]) \& (\sim p[0]) \& (func[5]) \& (\sim func[4]) \& (\sim func[3]) \& (func[2]) \& (\sim func[1]) \& (\sim func[0]) \& 
);
i\_or = (-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(func[5])\&(-func[4])\&(-func[3])\&(func[2])\&(-func[1])\&(-func[0]);
i\_xor=(-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(func[5])\&(-func[4])\&(-func[3])\&(func[2])\&(func[1])\&(-func[0]);\\
                      assign
i\_nor = (-op[5]) \& (-op[4]) \& (-op[3]) \& (-op[2]) \& (-op[1]) \& (-op[0]) \& (func[5]) \& (-func[4]) \& (-func[3]) \& (func[2]) \& (func[1]) \& (func[0]);
                        assign
i\_slt=(\sim p[5])\&(\sim p[4])\&(\sim p[3])\&(\sim p[2])\&(\sim p[1])\&(\sim p[0])\&(func[5])\&(\sim func[4])\&(func[3])\&(\sim func[2])\&(func[1])\&(\sim p[1])\&(\sim p
i\_sltu=(\sim p[5]) \& (\sim p[4]) \& (\sim p[3]) \& (\sim p[2]) \& (\sim p[1]) \& (\sim p[0]) \& (func[5]) \& (\neg func[4]) \& (func[3]) \& (\neg func[2]) \& (func[1]) \& (func[0]);
```

assign

```
 i\_sll=(\sim op[5]) \& (\sim op[4]) \& (\sim op[3]) \& (\sim op[2]) \& (\sim op[1]) \& (\sim op[0]) \& (\sim func[5]) \& (\sim func[4]) \& (\sim func[3]) \& (\sim func[2]) \& (\sim func[1]) \& (\sim func[0]) \& (\sim fu
1);
                                          assign
 i\_srl = (-op[5]) \& (-op[4]) \& (-op[3]) \& (-op[2]) \& (-op[1]) \& (-op[0]) \& (-func[5]) \& (-func[4]) \& (-func[3]) \& (-func[2]) \& (-func[1]) \& (-func[0]) \& (-func
);
                                        assign
i\_sra=(\sim p[5])\&(\sim p[4])\&(\sim p[3])\&(\sim p[2])\&(\sim p[1])\&(\sim p[0])\&(\sim func[5])\&(\sim func[4])\&(\sim func[3])\&(\sim func[2])\&(func[0])
i\_sllv=(\neg op[5])\&(\neg op[4])\&(\neg op[3])\&(\neg op[2])\&(\neg op[1])\&(\neg op[0])\&(\neg func[5])\&(\neg func[4])\&(\neg func[3])\&(func[2])\&(\neg func[1])\&(\neg func[0])\&(\neg func[0])
1);
                                        assign
i\_srlv=(-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(-func[5])\&(-func[4])\&(-func[3])\&(func[2])\&(func[1])\&(-func[0])\\
                                        assign
i\_srav = (-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(-func[5])\&(-func[4])\&(-func[3])\&(func[2])\&(func[1])\&(func[0]);
                                      assign
i_j r = (-\infty [5]) \& (-\infty [4]) \& (-\infty [3]) \& (-\infty [2]) \& (-\infty [1]) \& (-\infty [0]) \& (-\infty [1]) \& (
                                      //I-TYPE
                                        assign\ i\_addi=(\sim op[5])\&(\sim op[4])\&(op[3])\&(\sim op[2])\&(\sim op[1])\&(\sim op[0]);
                                        assign\ i\_addiu=(\sim op[5])\&(\sim op[4])\&(op[3])\&(\sim op[2])\&(\sim op[1])\&(op[0]);
                                        assign i_andi=(\sim op[5])&(\sim op[4])&(op[3])&(op[2])&(\sim op[1])&(\sim op[0]);
                                      assign i_ori=(\sim op[5])&(\sim op[4])&(op[3])&(op[2])&(\sim op[1])&(op[0]);
                                        assign i_xori=(\sim op[5])&(\sim op[4])&(op[3])&(op[2])&(op[1])&(\sim op[0]);
                                      assign i_lui=(\sim op[5])&(\sim op[4])&(op[3])&(op[2])&(op[1])&(op[0]);
                                        assign i_lw=(op[5])&(\sim op[4])&(\sim op[3])&(\sim op[2])&(op[1])&(op[0]);
                                        assign i_sw=(op[5])&(\simop[4])&(op[3])&(\simop[2])&(op[1])&(op[0]);
                                        assign i_beq=(\sim op[5])&(\sim op[4])&(\sim op[3])&(op[2])&(\sim op[1])&(\sim op[0]);
                                        assign\ i\_bne=(\sim op[5])\&(\sim op[4])\&(\sim op[3])\&(op[2])\&(\sim op[1])\&(op[0]);
                                        assign\ i\_slti=(\sim\!op[5])\&(\sim\!op[4])\&(op[3])\&(\sim\!op[2])\&(op[1])\&(\sim\!op[0]);
                                        assign i\_sltiu = (\sim op[5]) \& (\sim op[4]) \& (op[3]) \& (\sim op[2]) \& (op[1]) \& (op[0]);
                                        //J-TYPE
                                        assign \ i\_j = (\sim op[5]) \& (\sim op[4]) \& (\sim op[3]) \& (\sim op[2]) \& (op[1]) \& (\sim op[0]);
                                        assign\ i\_jal=(\sim op[5])\&(\sim op[4])\&(\sim op[3])\&(\sim op[2])\&(op[1])\&(op[0]);
                                        //23 条扩展指令
                                        assign
i\_clz=(\sim p[5])\&(op[4])\&(op[3])\&(op[2])\&(\sim p[1])\&(\sim p[0])\&(func[5])\&(\sim func[4])\&(\sim func[3])\&(\sim func[2])\&(\sim func[1])\&(\sim func[0]);
  i\_div=(\sim op[5]) \& (\sim op[4]) \& (\sim op[3]) \& (\sim op[2]) \& (\sim op[1]) \& (\sim op[0]) \& (\sim func[5]) \& (func[4]) \& (func[3]) \& (\sim func[2]) \& (func[1]) \& (\sim func[0]);
                                        assign
  i\_divu=(\sim op[5])\&(\sim op[4])\&(\sim op[3])\&(\sim op[2])\&(\sim op[1])\&(\sim op[0])\&(\sim func[5])\&(func[4])\&(func[3])\&(\sim op[2])\&(func[1])\&(func[0]);
                                      assign
i\_mul = (-op[5]) & (op[4]) & (op[3]) & (op[2]) & (-op[1]) & (-op[0]) & (-func[5]) & (-func[4]) & (-func[3]) & (-func[2]) & (-func[1]) & (-func[0]); \\ (-func[0]) & (-func[0]
                                      //assign
i\_mult = (-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(-func[5])\&(func[4])\&(func[3])\&(-func[2])\&(-func[1])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-func[0])\&(-f
]);
i\_multu = (\sim p[5]) \& (\sim p[4]) \& (\sim p[3]) \& (\sim p[2]) \& (\sim p[1]) \& (\sim p[0]) \&
1);
                                        assign\ i\_bgez = (\sim op[5])\& (\sim op[4])\& (\sim op[3])\& (\sim op[2])\& (\sim op[1])\& (op[0]);
i\_jalr=(-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(-func[5])\&(-func[4])\&(func[3])\&(-func[2])\&(-func[1])\&(func[0])
                                      assign i_{h=(op[5])\&(\sim op[4])\&(\sim op[3])\&(\sim op[2])\&(\sim op[1])\&(op[0]);
                                        assign i_lhu=(op[5])&(\sim op[4])&(\sim op[3])&(op[2])&(\sim op[1])&(op[0]);
                                        assign i_b=(op[5])&(\sim op[4])&(\sim op[3])&(\sim op[2])&(\sim op[1])&(\sim op[0]);
                                        assign i_lbu=(op[5])&(\simop[4])&(\simop[3])&(op[2])&(\simop[1])&(\simop[0]);
                                        assign\ i\_sb = (op[5])\& (\sim op[4])\& (op[3])\& (\sim op[2])\& (\sim op[1])\& (\sim op[0]);
                                        assign \ i\_sh=(op[5])\&(\sim op[4])\&(op[3])\&(\sim op[2])\&(\sim op[1])\&(op[0]);
                                        assign \ i\_mfc0 = (\sim op[5]) \& (\sim op[4]) \& (\sim op[3]) \& (\sim op[1]) \& (\sim op[0]) 
                                        assign\ i\_mtc0 = (\sim op[5]) \& (\sim op[3]) \& (\sim op[3]) \& (\sim op[1]) \& (\sim op[0]) \& (\sim rs[4]) \& (\sim rs[3]) \& (rs[2]) \& (\sim rs[1]) \& (\sim rs[0]) \Leftrightarrow (\sim op[1]) \& (
  i\_mfhi=(-op[5])\&(-op[4])\&(-op[3])\&(-op[2])\&(-op[1])\&(-op[0])\&(-func[5])\&(func[4])\&(-func[3])\&(-func[2])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-func[1])\&(-fu
                                      assign
i\_mthi=(\neg op[5])\&(\neg op[4])\&(\neg op[3])\&(\neg op[2])\&(\neg op[1])\&(\neg op[0])\&(\neg func[5])\&(func[4])\&(\neg func[3])\&(\neg func[2])\&(\neg func[1])\&(func[0])\&(\neg func[0])\&(\neg func[0])\&(
]);
i\_mflo=(\sim p[5])\&(\sim p[4])\&(\sim p[3])\&(\sim p[2])\&(\sim p[1])\&(\sim p[0])\&(\sim 
1);
                                        assign
```

```
i\_mtlo=(\sim p[5]) \& (\sim p[4]) \& (\sim p[3]) \& (\sim p[2]) \& (\sim p[1]) \& (\sim p[0]) \& (\sim func[5]) \& (\circ func[4]) \& (\sim func[2]) \& (\circ func[1]) \& (\circ func[1])
                                 assign
 i\_syscall = (\sim op[5]) \& (\sim op[4]) \& (\sim op[3]) \& (\sim op[2]) \& (\sim op[1]) \& (\sim op[0]) \& (\sim func[5]) \& (\sim func[4]) \& (func[3]) \& (\sim func[1]) \& (\sim
 [0]);
 i\_break=(\neg op[5])\&(\neg op[4])\&(\neg op[3])\&(\neg op[2])\&(\neg op[1])\&(\neg op[0])\&(\neg func[5])\&(\neg func[4])\&(func[3])\&(func[2])\&(\neg func[1])\&(func[0])\&(\neg func[0])\&(\neg func[0])\&(\neg
 );
 i\_teq=(\sim op[5]) \& (\sim op[4]) \& (\sim op[3]) \& (\sim op[2]) \& (\sim op[1]) \& (\sim op[0]) \& (func[5]) \& (func[4]) \& (\sim func[3]) \& (func[2]) \& (\sim func[1]) \& (\sim func[0]);
                               assign
 i\_eret = (-op[5]) \& (op[4]) \& (-op[3]) \& (-op[2]) \& (-op[1]) \& (-op[0]) \& (rs[4]) \& (-rs[3]) \& (-rs[1]) \& (-rs[0]) \& (-
 (func[3])&(~func[2])&(~func[1])&(~func[0]);
                               //实例化,产生控制信号
                               controller con(i_add, i_addu, i_addi, i_addiu, i_sub, i_subu,i_and, i_andi, i_or, i_ori, i_xor, i_xori, i_nor,
                                                                        i_lui,i_sll, i_sllv, i_sra, i_srav, i_srl, i_srlv,i_slt, i_slti, i_sltu, i_sltiu,i_beq, i_bne,
                                                                        i\_j,\,i\_jal,\,i\_jr,i\_lw,\,i\_sw,
                                                                        i_clz,
                                                                        i_div,i_divu,i_mul,i_multu,
                                                                        i_bgez,
                                                                        i_jalr,
                                                                        i_lh,i_lhu, i_lb,i_lbu,i_sh,i_sb,
                                                                        i\_mfc0, i\_mtc0, i\_mfhi, i\_mthi, i\_mflo, i\_mtlo,
                                                                        i_syscall, i_break,i_teq,i_eret,
                                                                        Z,C,N,O,
                                                                        busy_div,busy_divu,
                                                                        over_div,over_divu,
                                                                        start_div,start_divu,pc_no_add,
                                                                        RF W.ALUC.
                                                                        M1,M2,M3,M4,M5,M6,M7,M8,M9,
                                                                        DM\_W, DMEM\_in\_type, conv1type, conv2type, loin, hiin,
                                                                        mfc0\_c, mtc0\_c, execption, eret\_c, cause);
 endmodule
 module EXT_5(
 input [4:0]a,
 output [31:0]b
 assign b = \{ \{27\{1'b0\}\}, a\};
 endmodule
 module EXT_16(
 input [15:0]a,
 output [31:0]b
assign b = \{\{16\{1'b0\}\},a\};
 endmodule
 module S_EXT_16(
 input [15:0]a,
 output [31:0]b
assign b=\{\{16\{a[15]\}\},a\};
 endmodule
 module S_EXT_18(
 input [17:0]a,
 output [31:0]b
 assign b = \{\{14\{a[17]\}\},a\};
 endmodule
 module EXT_8(
 input [7:0]a,
 output [31:0]b
 assign b = \{\{24\{1'b0\}\},a\};
 endmodule
 module S_EXT_8(
```

input [7:0]a,

```
output [31:0]b
assign b = \{\{24\{a[7]\}\},a\};
endmodule
module instruction_to_control(
input [31:0]instru,
input Z,
input C,
input N,
input O,
input busy_div,
input busy_divu,
input over_div,
input over_divu,
output start_div,
output start_divu,
output pc_no_add,
output RF_W,
output [3:0]ALUC,
output [1:0]M1,
output M2,
output [1:0]M3,
output [2:0]M4,
output [1:0]M5,
output M6,
output M7,
        [2:0]M8,
output
output
        [2:0]M9,
output DM_W,
output [1:0]DMEM_in_type,
output [1:0]conv1type,//sw:00,sh:01,sb:10
output [2:0]conv2type,//lw:000,lh:001,lhu:010,lb:011,lbu:100
output loin,
output hiin,
output mfc0_c,
output mtc0_c,
output execption,
output eret_c,
output [4:0]cause
         i_to_controller i_to_con(instru[31:26],instru[25:21],instru[5:0],
         Z,C,N,O,
         busy_div,busy_divu,
         over_div,over_divu,
         start_div,start_divu,pc_no_add,
         RF_W,ALUC,
         M1,M2,M3,M4,M5,M6,M7,M8,M9,
         DM\_W, DMEM\_in\_type, conv1type, conv2type, loin, hiin,
         mfc0\_c, mtc0\_c, execption, eret\_c, cause);
endmodule
module DMEM(
input clk,
//input ena,
input [1:0]in_type,//00:32,01:16,10:8
input [1:0]addr_tail,//地址尾部
input wena,//高电平写入有效,修改:高低电平读均有效
input [10:0] addr,
input [31:0] data_in32,
input [15:0] data_in16,
input [7:0] data_in8,
output reg [31:0] data_out
    );
    reg [31:0] memory [0:31];//reg 数组,前面为位数,后面为数组元素个数
   // assign data_out= memory[addr];
    always @(*)
    begin
```

```
if(addr==0)
data_out=memory[0];
else if(addr==1)
data_out=memory[1];
else if(addr==2)
data_out=memory[2];
else if(addr==3)
data_out=memory[3];
else if(addr==4)
data_out=memory[4];
else if(addr==5)
data_out=memory[5];
else if(addr==6)
data_out=memory[6];
else if(addr==7)
data_out=memory[7];
else if(addr==8)
data_out=memory[8];
else if(addr==9)
data_out=memory[9];
else if(addr==10)
data_out=memory[10];
else if(addr==11)
data_out=memory[11];
else if(addr==12)
data_out=memory[12];
else if(addr==13)
data_out=memory[13];
else if(addr==14)
data_out=memory[14];
else if(addr==15)
data_out=memory[15];
else if(addr==16)
data_out=memory[16];
else if(addr==17)
data_out=memory[17];
else if(addr==18)
data_out=memory[18];
else if(addr==19)
data_out=memory[19];
else if(addr==20)
data_out=memory[20];
else if(addr==21)
data_out=memory[21];
else if(addr==22)
data_out=memory[22];
else if(addr==23)
data_out=memory[23];
else if(addr==24)
data_out=memory[24];
else if(addr==25)
data_out=memory[25];
else if(addr==26)
data_out=memory[26];
else if(addr==27)
data_out=memory[27];
else if(addr==28)
data_out=memory[28];
else if(addr==29)
data_out=memory[29];
else if(addr==30)
data_out=memory[30];
data_out=memory[31];
end
always @(posedge clk)
begin
if(wena==1)//写有效
begin
if(in\_type==2'b00)
begin
if(addr==0)
```

```
memory[0]=data_in32;
else if(addr==1)
memory[1]=data_in32;
else if(addr==2)
memory[2]=data_in32;
else if(addr==3)
memory[3]=data_in32;
else if(addr==4)
memory[4]=data_in32;
else if(addr==5)
memory[5]=data_in32;
else if(addr==6)
memory[6]=data_in32;
else if(addr==7)
memory[7]=data_in32;
else if(addr==8)
memory[8]=data_in32;
else if(addr==9)
memory[9]=data_in32;
else if(addr==10)
memory[10]=data_in32;
else if(addr==11)
memory[11]=data_in32;
else if(addr==12)
memory[12]=data_in32;
else if(addr==13)
memory[13]=data_in32;
else if(addr==14)
memory[14]=data_in32;
else if(addr==15)
memory[15]=data_in32;
else if(addr==16)
memory[16]=data_in32;
else if(addr==17)
memory[17]=data_in32;
else if(addr==18)
memory[18]=data_in32;
else if(addr==19)
memory[19]=data_in32;
else if(addr==20)
memory[20]=data_in32;
else if(addr==21)
memory[21]=data_in32;
else if(addr==22)
memory[22]=data_in32;
else if(addr==23)
memory[23]=data_in32;
else if(addr==24)
memory[24]=data_in32;
else if(addr==25)
memory[25]=data_in32;
else if(addr==26)
memory[26]=data_in32;
else if(addr==27)
memory[27]=data_in32;
else if(addr==28)
memory[28]=data_in32;
else if(addr==29)
memory[29]=data_in32;
else if(addr==30)
memory[30]=data_in32;
else
memory[31]=data_in32;
else if(in_type==2'b01)
begin
if(addr_tail[1]==1'b0)
memory[addr][15:0]=data_in16;
else
memory[addr][31:16]=data_in16;
end
else if(in_type==2'b10)
begin
if(addr_tail==2'b00)
memory[addr][7:0]=data_in8;
else if(addr_tail==2'b01)
memory[addr][15:8]=data_in8;
```

```
else if(addr_tail==2'b10)
     memory[addr][23:16]=data_in8;
     else
     memory[addr][31:24]=data_in8;
    // memory[addr]=data_in;
     else//读有效
     begin
   // data_out=memory[addr];
     end
     end
endmodule
module cpu(input clk_in,
input reset,
output [31:0] pc_out,
input [31:0] imem_out,
input [31:0] dmem_out,
output [31:0] rt_out,
output [31:0] alu_out,
output [31:0] exc_addr_out,
output [31:0] rdata_out,
output [31:0] conv1_data_out32,
output [7:0] conv1_data_out12,
output [7:0] conv1_data_out16,
output [7:0] conv1_data_out8,
output [31:0] conv2_data_out,
     output [63:0] mult_z_out,
     output [63:0] multu_z_out,
     output [31:0] div_r_out,
     output [31:0] div_q_out,
     output [31:0] divu_r_out,
     output [31:0] divu_q_out,
     output [31:0] hilo_hi_out,
     output [31:0] hilo_lo_out,
output Z,
output C,
output N,
output O,
//output busy_mult,
//output busy_multu,
output busy_div,
output busy_divu,
//output over_mult,
//output over_multu,
output over_div,
output over_divu,
//input start_mult,
//input start_multu,
input start_div,
input start_divu,
input pc_no_add,
//input PC_CLK,
//input IM_R,
input RF_W,
//input RF_CLK,
input [3:0]ALUC,
input [1:0]M1,
input M2,
input [1:0]M3,
input [1:0]M5,
input [2:0]M4,
input [1:0]M5,
```

```
input M6,
input M7.
input [2:0]M8,
input [2:0]M9,
//input DM_W,
input [1:0]conv1type,//sw:00,sh:01,sb:10
input \ [2:0] conv2 type //lw:000, lh:001, lhu:010, lb:011, lbu:100\\
input hiin
/*input mfc0_c,
input mtc0_c,
input execption,
input eret_c,
input [4:0]cause*/
     );
    //各个部件的输出
     wire [31:0] mux1_out;
     wire [31:0] mux2_out;
     wire [31:0] mux3_out;
     wire [31:0] mux4_out;
     wire [4:0] mux5_out;
     wire [31:0] mux6_out;
     wire [31:0] mux7_out;
     wire [31:0] mux8_out;
     wire [31:0] mux9_out;
     wire [31:0] ext16_out;
     wire [31:0] s_ext16_out;
     wire [31:0] s_ext18_out;
     wire [31:0] ext5_out;
     wire [31:0] join_out;
   // wire [31:0] pc_out;
     wire [31:0] npc_out;
     //wire [31:0] imem_out;
    // wire [31:0] dmem_out;
   // wire [31:0] dmem_data_out;
     wire [31:0] add_out;
     wire [31:0] rs_out;
    // wire [31:0] rt_out;
    //wire [31:0] alu_out;
    /*wire [63:0] mult_z_out;
     wire [63:0] multu_z_out;
     wire [31:0] div_r_out;
     wire [31:0] div_q_out;
     wire [31:0] divu_r_out;
     wire [31:0] divu_q_out;
     wire [31:0] hilo_hi_out;
     wire [31:0] hilo_lo_out;*/
     /*____*/
     //选择器部分
     selector 41\ mux1(mux7\_out, mux6\_out, exc\_addr\_out, 32"b0, M1, mux1\_out);
     selector21 mux2(ext5_out,rs_out,M2,mux2_out);
     selector 41\ mux 3 (rt\_out, ext 16\_out, s\_ext 16\_out, 32'b 0, M3, mux 3\_out);
     selector81 mux4(alu_out,npc_out,conv2_data_out,hilo_hi_out,hilo_lo_out,rdata_out,mult_z_out[31:0],32'b0,M4,mux4_out); selector41_5 mux5(imem_out[15:11],imem_out[20:16],5'b11111,5'b0,M5,mux5_out);
     selector 21\ mux6 (npc\_out, add\_out, M6, mux6\_out);
     selector21 mux7(rs_out,join_out,M7,mux7_out);
     selector 81\ mux8 (mult\_z\_out[63:32], multu\_z\_out[63:32], div\_r\_out, divu\_r\_out, rs\_out, 32'b0, 32'b0, 32'b0, 32'b0, M8, mux8\_out);
     selector 81\ mux9 (mult\_z\_out[31:0], multu\_z\_out[31:0], div\_q\_out, divu\_q\_out, rs\_out, 32'b0, 32'b0, 32'b0, M9, mux9\_out);
```

```
//扩展器部分
    EXT_16 cpu_ext1 (imem_out[15:0],ext16_out);
    S_EXT_16 cpu_ext2 (imem_out[15:0],s_ext16_out);
    S_EXT_18 cpu_ext3 ({imem_out[15:0],2*b00},s_ext18_out);
    EXT_5 cpu_ext4 (imem_out[10:6],ext5_out);
    joint_pc_im jpi({imem_out[25:0],2'b00},pc_out[31:28],join_out);
    pc promc (clk_in,reset,pc_no_add,mux1_out,pc_out);
    ADD npromc(pc_out,4,npc_out);
ADD add2(s_ext18_out,npc_out,add_out);
    Regfiles\ cpu\_ref(clk\_in,reset,RF\_W,imem\_out[25:21],imem\_out[20:16],mux5\_out,mux4\_out,rs\_out,rt\_out);
    alu ALunit(mux2_out,mux3_out,ALUC,reset,alu_out,Z,C,N,O);
    MULT\ mu1(clk\_in,reset,rs\_out,rt\_out,mult\_z\_out);
    MULTU mu2(clk_in,reset,rs_out,rt_out,multu_z_out);
    DIV di1(rs_out,rt_out,start_div,clk_in,reset,div_q_out,div_r_out,busy_div,over_div);
    DIVU di2(rs_out,rt_out,start_divu,clk_in,reset,divu_q_out,divu_r_out,busy_divu,over_divu);
    HILO hl(clk_in,reset,mux8_out,mux9_out,hiin,loin,hilo_hi_out,hilo_lo_out);
    MEM\_CONV1\ mc1 (conv1type, alu\_out[1:0], rt\_out, conv1\_data\_out32, conv1\_data\_out16, conv1\_data\_out8);
    MEM\_CONV2\ mc2(conv2type, alu\_out[1:0], dmem\_out, conv2\_data\_out);
endmodule
module controller(
//input: 输入的指令种类
input i_add,input i_addu,input i_addi,input i_addiu,input i_sub,input i_subu,
    input \ i\_and, input \ i\_andi, input \ i\_or, input \ i\_ori, input \ i\_xor, input \ i\_xor, input \ i\_nor,
    input i_lui,
    input \ i\_sll, input \ i\_srlv, input \ i\_sra, input \ i\_srav, input \ i\_srl, input \ i\_srlv,
    input i_slt,input i_slti,input i_sltu,input i_sltiu,
    input i_beq,input i_bne,
    input i_j,input i_jal,input i_jr,
    input i_lw,input i_sw,
    input i_clz,
    input i_div,input i_divu,input i_mult,input i_multu,
    input i_bgez,
    input i_jalr,
    input i_lh,input i_lhu,input i_lbu,input i_sh,input i_sb,
    input i_mfc0,input i_mtc0,input i_mfhi,input i_mthi,input i_mflo,input i_mtlo,
    input i_syscall,input i_break,input i_teq,input i_eret,
//input:ALU 状态信号,决定是否写入等操作
input Z,
input C,
input N,
input O,
input busy div.
input busy_divu,
input over_div,
input over_divu,
output start_div,
output start_divu,
output pc_no_add,
//output: 控制信号
//output PC_CLK,
//output IM_R,
//output [4:0]rsc,
//output [4:0]rtc,
//output [4:0]rdc,
output RF_W,
//output RF_CLK,
output [3:0]ALUC,
output [1:0]M1,
output M2,
output [1:0]M3,
output [2:0]M4,
        [1:0]M5,
output
output M6,
```

```
output M7,
 output [2:0]M8.
 output [2:0]M9,
 //output CS,
//output DM_R, output DM_W,
 output [1:0]DMEM_in_type,
 output [1:0]conv1type,//sw:00,sh:01,sb:10
 output [2:0]conv2type,//lw:000,lh:001,lhu:010,lb:011,lbu:100
 output loin,
 output hiin,
 output mfc0_c,
 output mtc0_c,
 output execption,
 output eret_c,
 output [4:0]cause
 //output start
                         );
                  /\!/\ assign\ start\_mult = i\_mult \& (\sim busy\_mult) \& (\sim over\_mult);
                         assign start_multu=i_multu&(~busy_multu)&(~over_multu);
                         assign start_div=i_div&(~busy_div)&(~over_div);
                        assign start_divu=i_divu&(~busy_divu)&(~over_divu);
                         assign pc_no_add=busy_div|busy_divu|start_div|start_divu;
                        //assign PC CLK=1;
                        //assign IM_R=1;
                        //由此可见 regfle 的 rd 在下降沿写入,根据运算结果决定
                        assign\ RF\_W = ((\sim O)\&(i\_add|i\_addi|i\_sub))|(i\_addu)|(i\_addiu)|(i\_subu)|(i\_and)|(i\_andi)|(i\_or)|(i\_ori)|
                         (i\_xor)|(i\_xori)|(i\_nor)|(i\_lui)|(i\_sll)|(i\_sllv)|(i\_sra)|(i\_srav)|(i\_srl)|(i\_srlv)|
                         (i\_slt)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw)|(i\_lw
                        //assign RF_CLK=
                    // assign ALUC=2:
                         assign\ ALUC[3] = (i\_lui)|(i\_sllv)|(i\_srlv)|(i\_srav)|(i\_srlv)|(i\_srlv)|(i\_srlv)|(i\_sltv)|(i\_sltv)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i\_sltv)|(i
                         assign \ ALUC[2] = (i\_and)|(i\_andi)|(i\_ori)|(i\_ori)|(i\_xori)|(i\_nori)|(i\_sll)|(i\_sll)|(i\_sra)|(i\_sra)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl)|(i\_srl
  ALUC[1] = (i\_add) |(i\_addi)|(i\_sub)|(i\_xor)|(i\_xor)|(i\_xor)|(i\_nor)|(i\_sll)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_sw)|i\_lh|i\_lhu|i\_lb|i\_lbu|i\_sw|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)|(i\_sllv)
                         assign \ ALUC[0] = (i\_sub)|(i\_subu)|(i\_or)|(i\_ori)|(i\_ori)|(i\_srlv)|(i\_srlv)|(i\_slti)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq)|(i\_beq
                         assign\ M1[0] = (i\_add)|(i\_addu)|(i\_addi)|(i\_addiu)|(i\_sub)|(i\_subu)|(i\_subu)|(i\_andi)|(i\_or)|(i\_ori)|
                         (i\_xor)|(i\_xori)|(i\_nor)|(i\_lui)|(i\_sll)|(i\_sllv)|(i\_sra)|(i\_srav)|(i\_srl)|(i\_srlv)|
                         (i\_slt)|(i\_sltu)|(i\_sltu)|(i\_sltu)|(i\_beq)|(i\_beq)|(i\_lw)|(i\_sw)|i\_bgez|i\_lh|i\_lhu|i\_lb|i\_lbu|i\_sh|i\_sb|
                         i\_mult|i\_multu|i\_div|i\_divu|i\_mfc0|i\_mtc0|i\_mflo|i\_mtlo|i\_mfhi|i\_mthi|i\_clz|(\sim\!Z\&i\_teq);
                         assign\ M1[1] = i\_syscall|i\_break|(Z\&i\_teq)|i\_eret;
                         assign\ M2 = (i\_add)|(i\_addu)|(i\_addi)|(i\_addiu)|(i\_sub)|(i\_subu)|(i\_and)|(i\_andi)|(i\_or)|(i\_ori)|
                         (i\_xor)|(i\_xori)|(i\_nor)|(i\_lui)|(i\_sllv)|(i\_srav)|(i\_srlv)|
                         (i\_slti)|(i\_slti)|(i\_sltiu)|(i\_sltiu)|i\_clz|i\_teq|(i\_beq)|(i\_bne)|i\_bgez|i\_jalr;
                         assign M3[0]=i_andi|i_ori|i_xori|i_lui|i_bgez;
                        assign M3[1]=i_addili_addiu|i_slti|i_sltiu|i_lw|i_lh|i_lhu|i_lb|i_lbu|i_sw|i_sh|i_sb|i_bgez;
                         assign M4[0]=i_jal|i_jalr|i_mfc0|i_mfhi;
                         assign M4[1]=i_lw|i_lh|i_lhu|i_lb|i_lbu|i_mfhi|i_mult;
                         assign M4[2]=i_mfc0|i_mflo|i_mult;
                         assign\ M5[0] = i\_addi|i\_addiu|i\_andi|i\_ori|i\_xori|i\_ui|i\_sltiu|i\_beq|i\_bne|i\_bgez|i\_lw|i\_lh|i\_lhu|i\_lb|i\_lbu|i\_sw|i\_sh|i\_sb|i\_mfc0;
                         assign M5[1]=i jal;
                         /\!/assign\ M6 \!\!=\!\! i\_beq|i\_bne|i\_bgez|i\_mfc0|i\_mtc0|i\_mflo|i\_mtlo|i\_mfhi|i\_mthi;
                         assign\ M6 \hspace{-0.05cm}=\hspace{-0.05cm} (Z\&i\_beq)|(\sim\hspace{-0.05cm} Z\&i\_bne)|(\sim\hspace{-0.05cm} N\&i\_bgez);
                         assign M7=i_j|i_jal;
                         assign M8[0]=i_multu|i_divu;
                         assign M8[1]=i_div|i_divu;
                         assign M8[2]=i_mthi;
                         assign M9[0]=i_multu|i_divu;
                         assign\ M9[1]\!\!=\!\!i\_div|i\_divu;
```

```
\label{eq:continuous_continuous} \begin{tabular}{ll} //assign CS=(i\_lw)|(i\_sw);\\ //assign DM\_R=(i\_lw); \end{tabular}
      assign DM_W=(i_sw)|i_sh|i_sb;
      assign DMEM_in_type[0]=i_sh;
      assign DMEM_in_type[1]=i_sb;
      assign conv1type[0]=i_sh;
      assign conv1type[1]=i_sb;
     assign conv2type[0]=i_lh|i_lb; assign conv2type[1]=i_lhu|i_lb;
      assign conv2type[2]=i_lbu;
      assign\ loin{=}i\_mult|i\_multu|i\_div|i\_divu|i\_mtlo;
      assign\ hiin=i\_mult|i\_multu|i\_div|i\_divu|i\_mthi;
      assign mfc0_c=i_mfc0;
      assign mtc0_c=i_mtc0;
      assign\ execption = i\_syscall|i\_break|(Z\&i\_teq)|i\_eret;
      assign eret_c=i_eret;
     assign cause[0]=i_break|i_teq;
assign cause[1]=0;
assign cause[2]=i_teq;
assign cause[3]=1;
      assign cause[4]=0;
endmodule
module alu(
input [31:0] a,
input [31:0] b,
input [3:0] aluc, input reset,
output reg [31:0] r,
output reg zero,
output reg carry,
output reg negative,
output reg overflow
      reg [31:0]kkk;
      always @(*)
      begin
      if(reset==1'b1)
     begin
r=32'b0;
      zero=0;
      carry=0;
      negative\!\!=\!\!0;
     overflow=0;
      end
      else
      begin
      if (aluc == 4'b0000)
     begin
r=a+b;
     if(r==0)
      zero=1;
      else
      zero=0;
      if(r < a || r < b)
      carry=1;
      else
      carry=0;
      if(r[31]==1)
     negative=1;
```

else

assign M9[2]=i\_mtlo;

```
negative=0;
end else if (aluc == 4'b0010)
begin
r=a+b;
if(r==0)
 zero=1;
else
 zero=0;
if(r[31]==1)
negative=1;
else
negative=0; if((a[31]==0&&b[31]==0&&r[31]==1)||(a[31]==1&&b[31]==1&&r[31]==0))
overflow=1;
else
overflow=0;
end
else if (aluc == 4'b0001)
begin
r=a-b;
if(r==0)
zero=1;
else
 zero=0;
if(r>a)
carry=1;
else
carry=0;
if(r[31]==1)
negative=1;
else
negative=0;
end
else if (aluc == 4'b0011)
begin
r=a-b;
if(r==0)
zero=1;
else
zero=0;
if(r[31]==1)
negative=1;
negative=0;
if((a[31] == 0\&\&b[31] == 1\&\&r[31] == 1) ||(a[31] == 1\&\&b[31] == 0\&\&r[31] == 0))
overflow=1;
else
overflow=0;
end
else if (aluc == 4'b0100)
begin
r=a&b;
if(r==0)
 zero=1;
else
 zero=0;
if(r[31]==1)
negative=1;
else
negative=0;
 end
else if (aluc == 4'b0101)
begin
r=a|b;
if(r==0)
zero=1;
else
```

```
zero=0;
if(r[31]==1)
negative=1;
else
negative=0;
end
else if (aluc == 4'b0110)
begin
r=a^b;
if(r==0)
zero=1;
else
zero=0;
if(r[31]==1)
negative=1;
else
negative=0;
end
else if (aluc == 4'b0111)
begin
r=\sim(a|b);
if(r==0)
zero=1;
else
zero=0;
if(r[31]==1)
negative=1;
else
negative=0;
end
else if (aluc == 4'b1000)//lui
begin
r={b[15:0],16'b0};
if(r==0)
zero=1;
else
zero=0;
if(r[31]==1)
negative=1;
else
negative=0;
//clz:计算前导 0 个数
else if (aluc == 4'b1001)
begin
if(a[31]==1)
    r=0;
else if(a[30] == 1)
    r=1;
else if(a[29]==1)
   r=2;
else if(a[28]==1)
   r=3;
else if(a[27]==1)
   r=4;
else if(a[26]==1)
r=5;
else if(a[25]==1)
r=6;
else if(a[24]==1)
    r=7;
else if(a[23]==1)
    r=8;
else if(a[22]==1)
    r=9;
else if(a[21]==1)
    r=10;
else if(a[20]==1)
r=11;
else if(a[19]==1)
r=12;
```

```
else if(a[18]==1)
     r=13:
 else if(a[17]==1)
     r=14;
 else if(a[16]==1)
     r=15;
 else if(a[15] == 1)
     r=16;
 else if(a[14] == 1)
     r=17;
 else if(a[13] == 1)
     r=18;
 else if(a[12]==1)
     r=19:
 else if(a[11]==1)
     r=20:
 else if(a[10]==1)
     r=21;
 else if(a[9]==1)
     r=22;
 else if(a[8]==1)
     r=23;
 else if(a[7]==1)
     r=24;
 else if(a[6]==1)
     r=25;
 else if(a[5]==1)
     r=26:
 else if(a[4]==1)
r=27;
 else if(a[3]==1)
     r=28;
 else if(a[2]==1)
     r=29;
 else if(a[1]==1)
     r=30;
 else if(a[0]==1)
    r=31;
 else
     r=32;
end
else if (aluc == 4'b1011)
begin
// r=(a<b)?1:0;
if(a[31]==0&&b[31]==0)
r=(a< b)?1:0;
else if(a[31]==0&&b[31]==1)
else if(a[31]==1&&b[31]==0)
r=1;
else
r=(a<b)?1:0;
if(a-b==0)
 zero=1;
 else
 zero=0;
 kkk=a-b;
 if(kkk[31]==1)
negative=1;
else
negative=0;
 end
else if (aluc == 4'b1010)
 begin
 r=(a<b)?1:0;
 if(a-b==0)
 zero=1;
 else
```

```
zero=0;
if(a<b)
carry=1;
else
carry=0;
 if(r[31]==1)
negative=1;
 else
negative=0;
 end
 else if (aluc == 4'b1100)
begin
// r=b>>>a;
r=($signed(b)) >>> a;
if(r==0)
zero=1;
 else
zero=0;
if(a==0)
 carry=0;
else if(a \le 32)
 carry=b[a-1];
else
 carry=b[31];
//carry=
if(r[31]==1)
negative=1;
else
negative=0;
 else if (aluc == 4'b1110||aluc == 4'b1111)
 begin
r=b<<a;
if(r==0)
zero=1;
else
 zero=0;
if(a==0)
carry=0;
 else if(a \le 32)
carry=b[32-a];
 else
carry=0;
if(r[31]==1)
negative=1;
else
negative=0;
end
else if (aluc == 4'b1101)
begin
r=b>>a;
if(r==0)
 zero=1;
 else
 zero=0;
if(a==0)
carry=0;
else if(a<=32)
carry=b[a-1];
else
 carry=0;
//carry=
 if(r[31]==1)
negative=1;
else
```

```
negative=0;
    end
    else
    begin
    end
    end
    end
endmodule
module CP0(
input clk,
input rst,
input mfc0,//读 cp0 寄存器
input mtc0,//写 cp0 寄存器
input [31:0]pc,
input [4:0]Rd,//写 cp0 寄存器地址
input [31:0]wdata,//写 cp0 寄存器值
input exception,
input eret,//eret 异常返回
input [4:0]cause,//中断序号, 5'b01000(syscall) 5'b01001(break) 5'b01101(teq)
input intr,//外部中断,没用
output [31:0]rdata,//读到的 cp0 寄存器值
output [31:0]status,
output reg timer_int,//定时产生外部中断,没用
output reg [31:0]exc_addr
    reg [31:0] reg_cp0[0:31];
   /*status: 12 号寄存器, cause: 13 号寄存器, epc: 14 号寄存器*/
    /*cause[6:2]为异常类型号,5'b01000(syscall) 5'b01001(break) 5'b01101(teq)*/
    assign rdata = mfc0 ? reg_cp0[Rd] : 0;
    assign status = reg_cp0[12];
    always @(negedge clk or posedge rst)
    begin
    if(rst==1'b1)
    begin
    reg_cp0[12]<=32'h0000000f;
    reg_cp0[13]<=32'h000000000;
    reg_cp0[14]<=32'h00000000;
    exc_addr<=32'h00000000;
    else if(mtc0==1'b1)
    begin
    reg_cp0[Rd]<=wdata;
    end
    else if(exception==1'b1)
    begin
       if(eret==1'b1)
        begin
        reg_cp0[12]<=reg_cp0[12]>>5;//关闭异常,右移5位,开中断
        exc_addr<=reg_cp0[14];
        end
        else if(cause==5'b01000)//syscall
        begin
            if(reg_cp0[12][1]==1'b1)
            begin
            exc_addr<=4;//异常地址入口为 0x4
            reg_cp0[12]<=reg_cp0[12]<<5;
            reg_cp0[13][6:2]<=5'b01000;
            reg_cp0[14]<=pc;
            else
            begin
            exc_addr<=pc+4;
            end
        end
        else if(cause==5'b01001)//break
        begin
            if(reg_cp0[12][2]==1'b1)
            begin
            exc_addr<=4;
            reg_cp0[12]<=reg_cp0[12]<<5;
            reg_cp0[13][6:2]<=5'b01001;
```

```
reg_cp0[14]<=pc;
               end
               else
               begin
               exc_addr<=pc+4;
               end
          end
          else if(cause==5'b01101)//teq
          begin
               if(reg_cp0[12][2]==1'b1)
               begin
               exc_addr<=4;
               reg_cp0[12]<=reg_cp0[12]<<5;
reg_cp0[13][6:2]<=5'b01101;
               reg_cp0[14]<=pc;
               end
               else
               begin
               exc_addr<=pc+4;
               end
          end
          else
          begin
          //其他指令,未实现
          end
     end
     end
endmodule
module DIV(
input [31:0]dividend,
input [31:0]divisor,
input start,
input clock,
input reset,
output [31:0]q,
output [31:0]r,
output reg busy,
output reg over
    );
     wire ready;
     reg [4:0]count;
    reg [31:0]reg_q;
reg [31:0]reg_r;
reg [31:0]reg_b;
     reg busy2,r_sign;
     wire [31:0] dividend_yuan= dividend[31]?(\sim(dividend-1)):dividend;
     wire [31:0] divisor_yuan= divisor[31]?(~(divisor-1)):divisor;
     wire dividend_sign= dividend[31];
     wire divisor_sign= divisor[31];
     wire [31:0] rr = r_sign ? reg_r + reg_b : reg_r;
     wire [31:0] qq = reg_q;
     assign ready = ~busy & busy2;
     wire~[32:0]~sub\_add = r\_sign~?~(\{reg\_r,qq[31]\} + \{1'b0,reg\_b\}) : (\{reg\_r,qq[31]\} - \{1'b0,reg\_b\})~;\\
     assign r= dividend_sign?((~rr)+1):rr;
     assign \ q = (dividend\_sign + divisor\_sign)?((\sim qq) + 1):qq;
     always @(posedge clock or posedge reset)
     begin
     if(reset==1)
     begin
          count<=5'b0;
          busy<=0;
          busy2<=0;
          over<=0;
```

```
end
     else
     begin
           busy2 \!\!<\!\!=\!\! busy;
           if(over==1)
           begin
           over<=0;
           end
           else if(start)
           begin
                reg_r<=32'b0;
                r_sign<=0;
                reg_q<=dividend_yuan;
reg_b<=divisor_yuan;
                count<=5'b0;
                busy<=1'b1;
                over<=0;
           end
           else if(busy)
           begin
                reg_r<=sub_add[31:0];
                r_sign<=sub_add[32];
                reg\_q <= \{reg\_q[30:0], \sim sub\_add[32]\};
                count<=count+5'b1;
                if(count==5'b11111)
                begin
                     busy<=0;
                      over<=1;
                end
          end
     end
     end
endmodule
module DIVU(
input [31:0]dividend,
input [31:0]divisor,
input start,
input clock,
input reset,
output [31:0]q,
output [31:0]r,
output reg busy,
output reg over
     wire ready;
     reg [4:0]count;
     reg [31:0]reg_q;
     reg [31:0]reg_r;
     reg [31:0]reg_b;
     reg busy2,r_sign;
     assign ready = ~busy & busy2;
     \label{eq:wire_sign} \begin{split} & \text{wire [32:0] sub\_add} = r\_sign~?~(\{reg\_r,q[31]\} + \{1'b0,reg\_b\}) : (\{reg\_r,q[31]\} - \{1'b0,reg\_b\})~;\\ & assign~r = r\_sign~?~reg\_r + reg\_b : reg\_r; \end{split}
     assign q = reg_q;
     always @(posedge clock or posedge reset)
     begin
     if(reset==1)
     begin
           count<=5'b0;
           busy<=0;
           busy2<=0;
           over<=0;
     end
     else
     begin
           busy2<=busy;
           if(over==1)
           begin
           over<=0;
           end
           else if(start)
           begin
                reg_r<=32'b0;
                r_sign<=0;
                reg_q<=dividend;
                reg_b<=divisor;
```

```
count<=5'b0;
                 busy<=1'b1;
                 over<=0;
           end
           else if(busy)
           begin
                 reg_r<=sub_add[31:0];
                 r_sign<=sub_add[32];
                 reg_q <= \{reg_q[30:0], \sim sub_add[32]\};
                 count<=count+5'b1;
                 if(count==5'b11111)
                 begin
                      busy<=0;
                      over<=1;
                      end
           end
     end
     end
endmodule
module MULT(
input clk,
input reset,
input [31:0]a,
input [31:0]b,
output [63:0]z
     );
     reg [63:0] temp;
reg [63:0] stored0;
reg [63:0] stored1;
     reg [63:0] stored2;
     reg [63:0] stored3;
     reg [63:0] stored4;
     reg [63:0] stored5;
     reg [63:0] stored6;
     reg [63:0] stored7;
     reg [63:0] stored8;
     reg [63:0] stored9;
     reg [63:0] stored10;
     reg [63:0] stored11;
     reg [63:0] stored12;
     reg [63:0] stored12;
reg [63:0] stored14;
     reg [63:0] stored15;
reg [63:0] stored16;
     reg [63:0] stored17;
     reg [63:0] stored18;
     reg [63:0] stored19;
     reg [63:0] stored20;
     reg [63:0] stored21;
     reg [63:0] stored22;
     reg [63:0] stored23;
     reg [63:0] stored24;
     reg [63:0] stored25;
     reg [63:0] stored26;
reg [63:0] stored27;
     reg [63:0] stored28;
     reg [63:0] stored29;
reg [63:0] stored30;
     reg [63:0] stored31;
     reg [63:0] add01;
     reg [63:0] add23;
     reg [63:0] add45;
     reg [63:0] add67;
     reg [63:0] add89;
     reg [63:0] add1011;
     reg [63:0] add1213;
     reg [63:0] add1415;
     reg [63:0] add1617;
reg [63:0] add1819;
reg [63:0] add2021;
     reg [63:0] add2223;
     reg [63:0] add2425;
     reg [63:0] add2627;
     reg [63:0] add2829;
     reg [63:0] add3031;
     reg [63:0] add0123;
```

```
reg [63:0] add4567;
reg [63:0] add891011;
reg [63:0] add12131415;
 reg [63:0] add16171819;
 reg [63:0] add20212223;
 reg [63:0] add24252627;
 reg [63:0] add28293031;
 reg [63:0] add01234567;
 reg [63:0] add89101112131415;
 reg [63:0] add1617181920212223;
 reg [63:0] add2425262728293031;
 reg [63:0] add0_15;
 reg [63:0] add16_31;
// reg [63:0] add0_31;
wire [31:0] aa;
wire [31:0] bb;
assign aa=a[31]?(~(a-1)) :a;
assign bb=b[31]?(~(b-1)):b;
always @(*)
begin
if(reset)
begin
temp=0;
stored0 = 0;
stored1 = 0;
stored2 = 0;
stored3 = 0;
stored4 = 0;
stored5 = 0;
stored6 = 0;
stored7 = 0;
stored8 = 0;
stored9 = 0;
stored10 = 0;
stored11 = 0;
stored12 = 0;
stored13 = 0;
stored14 = 0;
stored15 = 0;
stored16 = 0;
stored17 = 0;
stored18 = 0;
stored19 = 0;
stored20 = 0;
stored21 = 0;
stored22 = 0;
stored23 = 0;
stored24 = 0;
stored25 = 0;
stored26 = 0;
stored27 = 0;
stored28 = 0;
stored29 = 0;
stored30 = 0;
stored31 = 0;
add01 = 0;
add23 = 0;
add45 = 0;
add67 = 0;
add89 = 0;
add1011 = 0;
add1213 = 0;
add1415 = 0;
add1617 = 0;
add1819 = 0;
add2021 = 0;
add2223 = 0;
add2425 = 0;
add2627 = 0;
add2829 = 0;
add3031 = 0;
```

add0123 = 0;

```
add4567 = 0;
add891011 = 0:
add12131415 = 0:
add16171819 = 0:
add20212223 = 0;
add24252627 = 0:
add28293031 = 0;
add01234567 = 0;
add89101112131415 = 0;
add1617181920212223 = 0;
add2425262728293031 = 0;
add0_{15} = 0;
add16_31 = 0;
//add0_{31} = 0;
end
else
begin
stored0 = bb[0] ? {32'b0, aa} : 64'b0;
stored1 = bb[1] ? {31'b0, aa, 1'b0} : 64'b0;
stored2 = bb[2] ? {30'b0, aa, 2'b0} : 64'b0;
stored3 = bb[3] ? {29'b0, aa, 3'b0} : 64'b0;
stored4 = bb[4] ? \{28'b0, aa, 4'b0\} : 64'b0;
stored5 = bb[5] ? {27'b0, aa, 5'b0} : 64'b0;
stored6 = bb[6]? {26'b0, aa, 6'b0}: 64'b0;
stored7 = bb[7] ? {25'b0, aa, 7'b0} : 64'b0;
stored8 = bb[8] ? {24'b0, aa, 8'b0} : 64'b0;
stored9 = bb[9] ? {23'b0, aa, 9'b0} : 64'b0;
stored10 = bb[10] ? {22'b0, aa, 10'b0} : 64'b0;
stored11 = bb[11] ? {21'b0, aa, 11'b0} : 64'b0;
stored12 = bb[12] ? {20'b0, aa, 12'b0} : 64'b0;
stored13 = bb[13] ? {19'b0, aa, 13'b0}: 64'b0;
stored14 = bb[14] ? {18'b0, aa, 14'b0} : 64'b0;
stored15 = bb[15] ? {17'b0, aa, 15'b0} : 64'b0;
stored16 = bb[16] ? {16'b0, aa, 16'b0}: 64'b0;
stored17 = bb[17] ? {15'b0, aa, 17'b0}: 64'b0;
stored18 = bb[18] ? {14'b0, aa, 18'b0} : 64'b0;
stored19 = bb[19] ? {13'b0, aa, 19'b0} : 64'b0;
stored20 = bb[20] ? {12'b0, aa, 20'b0} : 64'b0;
stored21 = bb[21] ? {11'b0, aa, 21'b0} : 64'b0;
stored22 = bb[22] ? {10'b0, aa, 22'b0} : 64'b0;
stored23 = bb[23] ? {9'b0, aa, 23'b0} : 64'b0;
stored24 = bb[24] ? {8'b0, aa, 24'b0} : 64'b0;
stored25 = bb[25] ? {7'b0, aa, 25'b0} : 64'b0;
stored26 = bb[26] ? {6'b0, aa, 26'b0} : 64'b0;
stored27 = bb[27] ? {5'b0, aa, 27'b0} : 64'b0;
stored28 = bb[28] ? {4'b0, aa, 28'b0} : 64'b0;
stored29 = bb[29] ? {3'b0, aa, 29'b0} : 64'b0;
stored30 = bb[30] ? {2'b0, aa, 30'b0} : 64'b0;
stored31 = bb[31] ? {1'b0, aa, 31'b0} : 64'b0;
add01 = stored0 + stored1;
add23 = stored2 + stored3;
add45 = stored4 + stored5;
add67 = stored6 + stored7:
add89 = stored8 + stored9:
add1011 = stored10 + stored11;
add1213 = stored12 + stored13;
add1415 = stored14 + stored15;
add1617 = stored16 + stored17;
add1819 = stored18 + stored19;
add2021 = stored20 + stored21;
add2223 = stored22 + stored23;
add2425 = stored24 + stored25;
add2627 = stored26 + stored27;
add2829 = stored28 + stored29;
add3031 = stored30 + stored31;
add0123 = add01 + add23;
add4567 = add45 + add67;
add891011 = add89 + add1011;
add12131415 = add1213 + add1415;
add16171819 = add1617 + add1819;
add20212223 = add2021 + add2223;
add24252627 = add2425 + add2627;
add28293031 = add2829 + add3031;
add01234567 = add0123 + add4567;
```

```
add89101112131415 = add891011 + add12131415;
   add1617181920212223 = add16171819 + add20212223;
add2425262728293031 = add24252627 + add28293031;
   add0\_15 = add01234567 + add89101112131415; \\
   add16_31 = add1617181920212223 + add2425262728293031;
  // add0_31 = add0_15 + add16_31;
   temp = add0_15 + add16_31;
   end
   end
   assign z=(a[31]^b[31]) ?((\sim temp)+1): temp;
endmodule
module MULTU(
input clk,
input reset,
input [31:0]a,
input [31:0]b,
output [63:0]z
     reg [63:0] temp;
     reg [63:0] stored0;
    reg [63:0] stored0;
reg [63:0] stored2;
    reg [63:0] stored2;
reg [63:0] stored4;
    reg [63:0] stored5;
reg [63:0] stored6;
     reg [63:0] stored7;
     reg [63:0] stored8;
     reg [63:0] stored9;
     reg [63:0] stored10;
     reg [63:0] stored11;
     reg [63:0] stored12;
     reg [63:0] stored13;
     reg [63:0] stored14;
     reg [63:0] stored15;
    reg [63:0] stored15;
reg [63:0] stored17;
     reg [63:0] stored18;
     reg [63:0] stored19;
     reg [63:0] stored20;
     reg [63:0] stored21;
     reg [63:0] stored22;
     reg [63:0] stored23;
     reg [63:0] stored24;
     reg [63:0] stored25;
     reg [63:0] stored26;
     reg [63:0] stored27;
     reg [63:0] stored28;
    reg [63:0] stored29;
reg [63:0] stored30;
     reg [63:0] stored31;
    reg [63:0] add01;
reg [63:0] add23;
     reg [63:0] add45;
     reg [63:0] add67;
     reg [63:0] add89;
     reg [63:0] add1011;
     reg [63:0] add1213;
     reg [63:0] add1415;
     reg [63:0] add1617;
     reg [63:0] add1819;
     reg [63:0] add2021;
     reg [63:0] add2223;
     reg [63:0] add2425;
     reg [63:0] add2627;
     reg [63:0] add2829;
reg [63:0] add3031;
     reg [63:0] add0123;
     reg [63:0] add4567;
     reg [63:0] add891011;
     reg [63:0] add12131415;
```

```
reg [63:0] add16171819;
reg [63:0] add20212223;
reg [63:0] add24252627;
 reg [63:0] add28293031;
 reg [63:0] add01234567;
 reg [63:0] add89101112131415;
 reg [63:0] add1617181920212223;
 reg [63:0] add2425262728293031;
 reg [63:0] add0_15;
reg [63:0] add16_31;
// reg [63:0] add0_31;
 always @(*)
 begin
 if(reset)
 begin
temp=0;
 stored0 = 0;
 stored1 = 0;
stored2 = 0;
 stored3 = 0;
stored4 = 0;
 stored5 = 0;
 stored6 = 0;
 stored7 = 0;
 stored8 = 0;
 stored9 = 0;
 stored10 = 0;
 stored11 = 0;
 stored12 = 0;
 stored13 = 0;
 stored14 = 0;
 stored15 = 0;
 stored16 = 0;
stored17 = 0;
 stored 18 = 0;
stored19 = 0;
 stored20 = 0;
 stored21 = 0;
 stored22 = 0;
 stored23 = 0;
 stored 24 = 0;
 stored25 = 0;
 stored26 = 0;
 stored27 = 0;
 stored28 = 0;
 stored29 = 0;
stored30 = 0;
 stored31 = 0;
add01 = 0;
 add23 = 0;
add45 = 0;
add67 = 0;
add89 = 0;
 add1011 = 0;
add1213 = 0;
 add1415 = 0;
 add1617 = 0;
 add1819 = 0;
 add2021 = 0;
add2223 = 0;
add2425 = 0;
add2627 = 0;
add2829 = 0;
add3031 = 0;
 add0123 = 0;
add4567 = 0;
add891011 = 0;
add12131415 = 0;
 add16171819 = 0;
 add20212223 = 0;
 add24252627 = 0;
 add28293031 = 0;
add01234567 = 0;
```

add89101112131415 = 0;

```
add1617181920212223 = 0;
 add2425262728293031 = 0
 add0 15 = 0:
 add16_31 = 0;
//add0_31 = 0;
 end
 else
 begin
 stored0 = b[0] ? {32'b0, a} : 64'b0;
 stored1 = b[1] ? {31'b0, a, 1'b0}: 64'b0;
 stored2 = b[2] ? {30'b0, a, 2'b0}: 64'b0;
 stored3 = b[3]? {29'b0, a, 3'b0}: 64'b0;
 stored4 = b[4] ? {28'b0, a, 4'b0}: 64'b0;
 stored5 = b[5] ? {27'b0, a, 5'b0}: 64'b0;
 stored6 = b[6] ? {26'b0, a, 6'b0} : 64'b0;
 stored7 = b[7] ? {25'b0, a, 7'b0}: 64'b0;
 stored8 = b[8] ? {24'b0, a, 8'b0} : 64'b0;
 stored9 = b[9] ? {23'b0, a, 9'b0}: 64'b0;
 stored10 = b[10] ? {22'b0, a, 10'b0} : 64'b0;
 stored11 = b[11] ? {21'b0, a, 11'b0}: 64'b0;
 stored12 = b[12] ? {20'b0, a, 12'b0} : 64'b0;
 stored13 = b[13]? {19'b0, a, 13'b0}: 64'b0;
 stored14 = b[14] ? {18'b0, a, 14'b0} : 64'b0;
 stored15 = b[15] ? {17b0, a, 15b0}: 64b0;
 stored16 = b[16] ? {16'b0, a, 16'b0} : 64'b0;
 stored17 = b[17] ? {15'b0, a, 17'b0}: 64'b0;
 stored18 = b[18] ? {14'b0, a, 18'b0}: 64'b0;
 stored19 = b[19] ? {13'b0, a, 19'b0} : 64'b0;
stored20 = b[20] ? {12'b0, a, 20'b0} : 64'b0;
 stored21 = b[21] ? {11'b0 , a , 21'b0} : 64'b0;
 stored22 = b[22] ? {10'b0, a, 22'b0}: 64'b0;
 stored23 = b[23] ? {9'b0, a, 23'b0} : 64'b0;
 stored24 = b[24] ? {8'b0, a, 24'b0} : 64'b0;
 stored25 = b[25] ? {7'b0, a, 25'b0}: 64'b0;
 stored26 = b[26] ? {6'b0, a, 26'b0} : 64'b0;
 stored27 = b[27] ? {5'b0, a, 27'b0} : 64'b0;
 stored28 = b[28] ? {4'b0, a, 28'b0} : 64'b0;
 stored29 = b[29] ? {3'b0, a, 29'b0} : 64'b0;
 stored30 = b[30] ? {2'b0, a, 30'b0} : 64'b0;
 stored31 = b[31] ? \{1'b0, a, 31'b0\} : 64'b0;
 add01 = stored0 + stored1;
 add23 = stored2 + stored3;
 add45 = stored4 + stored5;
 add67 = stored6 + stored7;
 add89 = stored8 + stored9;
 add1011 = stored10 + stored11;
 add1213 = stored12 + stored13;
 add1415 = stored14 + stored15;
 add1617 = stored16 + stored17;
add1819 = stored18 + stored19;
 add2021 = stored20 + stored21;
 add2223 = stored22 + stored23:
 add2425 = stored24 + stored25:
 add2627 = stored26 + stored27:
 add2829 = stored28 + stored29;
 add3031 = stored30 + stored31;
 add0123=add01+add23;\\
 add4567 = add45 + add67;
 add891011 = add89 + add1011;
 add12131415 = add1213 + add1415;
 add16171819 = add1617 + add1819;
 add20212223 = add2021 + add2223;
 add24252627 = add2425 + add2627;
 add28293031 = add2829 + add3031;
 add01234567 = add0123 + add4567;\\
 add89101112131415 = add891011 + add12131415;
 add1617181920212223 = add16171819 + add20212223; \\
 add2425262728293031 = add24252627 + add28293031; \\
 add0_15 = add01234567 + add89101112131415;
 add16\_31 = add1617181920212223 + add2425262728293031;
// add0_31 = add0_15 + add16_31;
```

```
temp = add0\_15 + add16\_31;
      end
       end
      assign z=temp;
endmodule
module HILO(
input clk,
input cik,
input rst,
input [31:0]hi_in,
input [31:0]lo_in,
input hi_w,
input li_w,
input lo_w,
output [31:0]hi_out,
output [31:0]lo_out
      reg [31:0]hi;
      reg [31:0]lo;
      assign hi_out=hi;
      assign lo_out=lo;
       always @(negedge clk or posedge rst)
      begin
if(rst==1'b1)
     begin
hi<=32'b0;
lo<=32'b0;
      end
       else
      begin
             if(hi_w==1)
            begin
hi<=hi_in;
             end
             else
            begin
end
             if(lo_w==1)
            begin
lo<=lo_in;
end
             else
             begin
             end
       end
      end
endmodule
```

## 四、测试模块建模

(要求列写各建模模块的 test bench 模块代码)

```
`timescale 1ns / 1ns
module test(
);
reg clk, rst;
wire [31:0] inst, pc;
```

```
integer file_output;
integer counter=0;
initial begin
     file_output = $fopen("result.txt", "a");
     clk = 1'b0;
     rst = 1'b1;
     #50 rst=1'b0;
end
always begin
     #20 clk = !clk;
end
always @(posedge clk) begin
     if(counter>=1500)
     begin
     $fclose(file_output);
     end
     else if(clk==1'b1&&rst==1'b0)
     begin
     counter=counter+1;
     $fdisplay(file_output, "pc: %h", pc);
     $fdisplay(file_output, "instr: %h", inst);
     $fdisplay(file_output, "regfile0: %h", test.uut.sccpu.cpu_ref.array_reg[0]);
     $fdisplay(file_output, "regfile1: %h", test.uut.sccpu.cpu_ref.array_reg[1]);
     $fdisplay(file_output, "regfile2: %h", test.uut.sccpu.cpu_ref.array_reg[2]);
     $fdisplay(file_output, "regfile3: %h", test.uut.sccpu.cpu_ref.array_reg[3]);
     $fdisplay(file_output, "regfile4: %h", test.uut.sccpu.cpu_ref.array_reg[4]);
     $fdisplay(file_output, "regfile5: %h", test.uut.sccpu.cpu_ref.array_reg[5]);
     $fdisplay(file_output, "regfile6: %h", test.uut.sccpu.cpu_ref.array_reg[6]);
     $fdisplay(file_output, "regfile7: %h", test.uut.sccpu.cpu_ref.array_reg[7]);
     $fdisplay(file_output, "regfile8: %h", test.uut.sccpu.cpu_ref.array_reg[8]);
     $fdisplay(file_output, "regfile9: %h", test.uut.sccpu.cpu_ref.array_reg[9]);
     $fdisplay(file_output, "regfile10: %h", test.uut.sccpu.cpu_ref.array_reg[10]);
     $fdisplay(file_output, "regfile11: %h", test.uut.sccpu.cpu_ref.array_reg[11]);
     $fdisplay(file_output, "regfile12: %h", test.uut.sccpu.cpu_ref.array_reg[12]);
     $fdisplay(file_output, "regfile13: %h", test.uut.sccpu.cpu_ref.array_reg[13]);
     $fdisplay(file_output, "regfile14: %h", test.uut.sccpu.cpu_ref.array_reg[14]);
     $fdisplay(file_output, "regfile15: %h", test.uut.sccpu.cpu_ref.array_reg[15]);
     $fdisplay(file_output, "regfile16: %h", test.uut.sccpu.cpu_ref.array_reg[16]);
     $fdisplay(file_output, "regfile17: %h", test.uut.sccpu.cpu_ref.array_reg[17]);
```

```
$fdisplay(file_output, "regfile18: %h", test.uut.sccpu.cpu_ref.array_reg[18]);
     $fdisplay(file_output, "regfile19: %h", test.uut.sccpu.cpu_ref.array_reg[19]);
     $fdisplay(file_output, "regfile20: %h", test.uut.sccpu.cpu_ref.array_reg[20]);
     $fdisplay(file_output, "regfile21: %h", test.uut.sccpu.cpu_ref.array_reg[21]);
     $fdisplay(file_output, "regfile22: %h", test.uut.sccpu.cpu_ref.array_reg[22]);
     $fdisplay(file_output, "regfile23: %h", test.uut.sccpu.cpu_ref.array_reg[23]);
     $fdisplay(file_output, "regfile24: %h", test.uut.sccpu.cpu_ref.array_reg[24]);
     $fdisplay(file_output, "regfile25: %h", test.uut.sccpu.cpu_ref.array_reg[25]);
     $fdisplay(file_output, "regfile26: %h", test.uut.sccpu.cpu_ref.array_reg[26]);
     $fdisplay(file_output, "regfile27: %h", test.uut.sccpu.cpu_ref.array_reg[27]);
     $fdisplay(file_output, "regfile28: %h", test.uut.sccpu.cpu_ref.array_reg[28]);
     \$fdisplay(file\_output, "regfile 29: \%h", test.uut.sccpu.cpu\_ref.array\_reg[29]);
     $fdisplay(file_output, "regfile30: %h", test.uut.sccpu.cpu_ref.array_reg[30]);
     $fdisplay(file_output, "regfile31: %h", test.uut.sccpu.cpu_ref.array_reg[31]);
     end
     else
     begin
     end
end
sccomp_dataflow uut(
     .clk_in(clk),
     .reset(rst),
     .inst(inst),
     .pc(pc)
);
```

endmodule

## 五、实验结果

(该部分可截图说明,要求 logisim 逻辑验证图、modelsim 仿真波形图、以及下板后的实验结果贴图(实验步骤中没有下板要求的实验,不需要下板贴图))

(1).前仿真 顶层模块对外接口波形图:



包含控制信号的波形图:



从 Mars 中获取 coe 文件和 result 文件:



Mars 导出的 coe 文件:



文件(F) 编辑(E) 格式(O) 查看(V) 帮助(H)

memory\_initialization\_radix = 16;

memory\_initialization\_vector =

00000000

2000ffff

20010001

20028000

20037fff

2024ffff

2045ffff

20660006

2007000f

200800f0

20090f00

200af000

2007000f

200800f0

20090f00

200af000

200b5555

200caaaa

过程中打印的 result.txt 文件:



生成的 result 文件与 Mars 的执行结果在文本比较器中比较:



## (2).后仿真



## (3).下板



