# KGP RISC Instruction Format and Encoding

**Group 32** 

Anirban Haldar (20CS10008) Saikat Moi (20CS10050)

#### **Instruction Formats:**

Instruction formats are of the following 3 formats:

- 1. R (register) Format
- 2. I (Immediate) Format
- 3. J (Jump) Format

#### **R-Format:**

| Field<br>Size | 6  | 5  | 5  | 5     | 6    | 5  | Instructions                               |
|---------------|----|----|----|-------|------|----|--------------------------------------------|
| R-format      | ор | rs | rt | shamt | func | dc | Add, cmp, and, xor, all-shift instructions |

At present, all R-format instructions are kept under the same op-code:

#### Op-code - **000000**

| Instruction | Function Code |
|-------------|---------------|
| Add         | 1             |
| Comp        | 2             |
| AND         | 3             |
| XOR         | 4             |
| shll        | 1100          |
| shrl        | 1110          |
| shra        | 1111          |
| shrav       | 1011          |
| shrlv       | 1010          |
| shllv       | 1000          |
| dff         |               |

## **I-Format:**

| Field-size | 6  | 5  | 5      | 16                    | Instructions           |
|------------|----|----|--------|-----------------------|------------------------|
| I-format   | ор | rs | rt/ dc | address/<br>immediate | addi, compi,<br>lw, sw |

The table given below gives the op-code for all the above instructions:

| Instruction | op-code |
|-------------|---------|
| addi        | 001000  |
| compi       | 001010  |
| lw          | 010000  |
| sw          | 010010  |

## J-Format:

| Field Size | 6  | 26             | Instructions         |
|------------|----|----------------|----------------------|
| J-Format   | ор | Target address | b, br, bl, bcy, bncy |

The table given below gives the op-code for all the above instructions:

| Instruction | op-code | fmt                |
|-------------|---------|--------------------|
| b           | 100000  | op   rs   xxxxxxxx |
| b           | 101000  | op   label         |
| bny         | 101001  | op   label         |
| bncy        | 101010  | op   label         |
| bl          | 101011  | op   label         |

| bltz | 110000 | op   rs   xx   label |
|------|--------|----------------------|
| bz   | 110001 | op   rs   xx   label |
| bnz  | 110010 | op   rs   xx   label |

## **Register Convention:**

The architectural design is to be used in a similar fashion as per the MIPS convention for regular use as mentioned:

| Symbolic Name | Number          | Use                    |
|---------------|-----------------|------------------------|
| zero          | 0               | Constant 0             |
| at            | 1               | Reserved for assembler |
| v0 - v1       | 2-3             | Result registers       |
| a0 - a3       | 4-7             | Argument registers     |
| t0 - t9       | 8 - 15, 24 - 25 | Temporary registers    |
| s0 - s7       | 16 - 23         | Saved registers        |
| k0 - k1       | 26 - 27         | Kernel registers       |
| gp            | 28              | Global Data Pointer    |
| sp            | 29              | Stack Pointer          |
| fp            | 30              | Frame Pointer          |
| ra            | 31              | Return Address         |

## **ALU Design:**

#### **ALU Flags:**

- 1. Zero
- 2. Sign (0 if positive, 1 for negative)
- 3. Carry

| ALU-operation funcode[3] |          | funcode[2]       | funcode[1]  | funcode[0]  |  |
|--------------------------|----------|------------------|-------------|-------------|--|
| forward                  | vard 0 0 |                  | 0           | 0           |  |
| add 0                    |          | compl/ not-compl | 0           | 1           |  |
| and                      | 0        | 0                | 1           | 0           |  |
| xor                      | 0        | 0                | 1           | 1           |  |
| shift 1                  |          | shamt/ reg       | right/ left | log/ arithm |  |

# Truth table for ALU control signals:

| operation | opcode | funcode | alucode[3] | alucode[2] | alucode[1] | alucode[0] |
|-----------|--------|---------|------------|------------|------------|------------|
| add       | 000000 | 000001  | 0          | 0          | 0          | 1          |
| comp      | 000000 | 000101  | 0          | 1          | 0          | 1          |
| addi      | 001000 | -       | 0          | 0          | 0          | 1          |
| compi     | 001001 | -       | 0          | 1          | 0          | 1          |
| and       | 000000 | 000010  | 0          | 0          | 1          | 0          |
| xor       | 000000 | 000011  | 0          | 0          | 1          | 1          |
| shll      | 000000 | 001100  | 1          | 1          | 0          | 0          |
| shrl      | 000000 | 001110  | 1          | 1          | 1          | 0          |

| shllv | 000000 | 001000 | 1 | 0 | 0 | 0 |
|-------|--------|--------|---|---|---|---|
| shrlv | 000000 | 001010 | 1 | 0 | 1 | 0 |
| shra  | 000000 | 001111 | 1 | 1 | 1 | 1 |
| shrav | 000000 | 001011 | 1 | 0 | 1 | 1 |
| lw    | 010000 | -      | 0 | 0 | 0 | 1 |
| sw    | 011000 | -      | 0 | 0 | 0 | 1 |
| b     | 101000 | -      | 0 | 0 | 0 | 0 |
| br    | 100000 | -      | 0 | 0 | 0 | 0 |
| bltz  | 110000 | -      | 0 | 0 | 0 | 0 |
| bz    | 110001 | -      | 0 | 0 | 0 | 0 |
| bnz   | 110010 | -      | 0 | 0 | 0 | 0 |
| bl    | 101011 | -      | 0 | 0 | 0 | 0 |
| bcy   | 101001 | -      | 0 | 0 | 0 | 0 |
| bncy  | 101010 | -      | 0 | 0 | 0 | 0 |

## **ISA Datapath and Control Signals:**

There are 3 main ways in which instruction memory can be referenced to in the instruction set:

- 1. Direct PC addressing
- 2. PC-relative addressing
- 3. (Pseudo) Direct Jump Addressing

#### **Direct Addressing:**

This type of addressing takes place for 'br' instruction where the argument register has the exact address to jump to.

#### PC Relative Addressing:

This type of addressing takes in any 16-bit Label instruction like bz, bnz, blitz where the absolute address is calculated using the following formula:

Address = (PC + 4) + SignExtended (Label)

#### Pseudo Direct Addressing:

This type of addressing takes in any 26-bit label instruction like b, bl, bcy, bncy where the absolute address is calculated using the following formula:

 $Address = \{(PC + 4)[31:28], \{Label, 2b'00\}\}$ 

## **Control Signals:**

- 1. Rewrite: to decide whether to write into the register file or not
- 2. RegDst[1:0]: for the destination register for the write-register (can be \$ra, rs, rt)
- 3. ALUSrc: for the Source for the 2nd input to the ALU (can be rt, sgn-extend(imm))
- 4. MemRead: to decide whether to read from Data Memory or not
- 5. MemWrite: to decide whether to write into the Data Memory or not
- Mem2Reg[1:0]: for write-data for the register files (can be one of: PC+4, mem[], result\_ALU)
- 7. LblSel: for select type of addressing for PC-Relative and PseudoDirect
- 8. JumpAdd: to decide whether the jump address comes from a source reg (rs) or from a label

# **Truth Table for control signals**

| Ор    | Opcode | RegDst | RegWrite | ALUSrc | MemRead | MemWrite | Mem2Reg | LbISel | JumpSel |
|-------|--------|--------|----------|--------|---------|----------|---------|--------|---------|
| add   | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| comp  | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| addi  | 001000 | 00     | 1        | 1      | 0       | 0        | 00      | х      | х       |
| compi | 001001 | 00     | 1        | 1      | 0       | 0        | 00      | х      | x       |
| and   | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | x       |
| xor   | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | x       |
| shll  | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | x       |
| shrl  | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| shllv | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| shrlv | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| shra  | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| shrav | 000000 | 00     | 1        | 0      | 0       | 0        | 00      | х      | х       |
| lw    | 010000 | 01     | 1        | 1      | 1       | 0        | 01      | х      | х       |
| sw    | 011000 | х      | 0        | 1      | 0       | 1        | х       | х      | х       |
| b     | 101000 | х      | 0        | х      | 0       | 0        | х       | 0      | 0       |
| br    | 100000 | х      | 0        | х      | 0       | 0        | х       | х      | 1       |
| bltz  | 110000 | х      | 0        | х      | 0       | 0        | х       | 1      | 0       |
| bz    | 110001 | х      | 0        | х      | 0       | 0        | х       | 1      | 0       |
| bnz   | 110010 | х      | 0        | х      | 0       | 0        | х       | 1      | 0       |
| bl    | 101011 | 10     | 1        | х      | 0       | 0        | 10      | 0      | 0       |
| bcy   | 101001 | х      | 0        | х      | 0       | 0        | х       | 0      | 0       |
| bncy  | 101010 | х      | 0        | х      | 0       | 0        | х       | 0      | 0       |



