# SD Card Party

DMA Transfers, Dateisystemzugriff und SD Initialisierung

Christoffer Anselm, Fabian Hinderer, Clara Scherer

# Showcase

# DMA Transfers: Datenschubsen für Fortgeschrittene

### DmaTransfer - Viele Einstellungen, viele Möglichkeiten

```
pub double buffering mode: DoubleBufferingMode,
pub flow controller: FlowContoller,
```

# DmaTransfer::new(...) - Einfacherer Generator

```
dma 2.clone(),
    transaction width: dma::Width::Word,
```

### Verwendung: Polling

#### Übliche Verwendung, bis Interrupts etwas komfortabler werden:

### Verwendung: Warten

#### Starten, was anderes machen, warten.

```
let start_time = system_clock::ticks();
dma_transfer.start().expect("Failed to start DMA transfer");
dma_transfer.wait();
let finish_time = system_clock::ticks();
dma_transfer.stop();
```

### I'm not here for performance - I just want my data.

```
dma_transfer.execute().expect("Failed DMA transfer failed");
```

# Wichtige Einstellungen

```
Fixed = 0,
Increment = 1,
Disable = 0,
PeripheralToMemory = 0b00,
MemoryToPeripheral = 0b01,
MemoryToMemory = 0b10,
```

# Controller, Stream und Channel wählen

Table 24. DMA1 request mapping

| Peripheral requests | Stream 0            | Stream 1              | Stream 2            | Stream 3              | Stream 4              | Stream 5  | Stream 6             | Stream 7            |  |  |  |  |
|---------------------|---------------------|-----------------------|---------------------|-----------------------|-----------------------|-----------|----------------------|---------------------|--|--|--|--|
| Channel 0           | SPI3_RX             | SPDIFRX_DT            | SPI3_RX             | SPI2_RX               | SPI2_TX               | SPI3_TX   | SPDIFRX_CS           | SPI3_TX             |  |  |  |  |
| Channel 1           | I2C1_RX             | 12C3_RX               | TIM7_UP             |                       | TIM7_UP               | I2C1_RX   | I2C1_TX              | I2C1_TX             |  |  |  |  |
| Channel 2           | TIM4_CH1            | -                     | 12C4 _RX            | TIM4_CH2              |                       | 12C4 _TX  | TIM4_UP              | TIM4_CH3            |  |  |  |  |
| Channel 3           | -                   | TIM2_UP<br>TIM2_CH3   | I2C3_RX             |                       | I2C3_TX               | TIM2_CH1  | TIM2_CH2<br>TIM2_CH4 | TIM2_UP<br>TIM2_CH4 |  |  |  |  |
| Channel 4           | UART5_RX            | USART3_RX             | UART4_RX            | USART3_TX             | UART4_TX              | USART2_RX | USART2_TX            | UART5_TX            |  |  |  |  |
| Channel 5           | UART8_TX            | UART7_TX              | TIM3_CH4<br>TIM3_UP | UART7_RX              | TIM3_CH1<br>TIM3_TRIG | TIM3_CH2  | UART8_RX             | TIM3_CH3            |  |  |  |  |
| Channel 6           | TIM5_CH3<br>TIM5_UP | TIM5_CH4<br>TIM5_TRIG | TIM5_CH1            | TIM5_CH4<br>TIM5_TRIG | TIM5_CH2              |           | TIM5_UP              | -                   |  |  |  |  |
| Channel 7           | -                   | TIM6_UP               | I2C2_RX             | 12C2_RX               | USART3_TX             | DAC1      | DAC2                 | I2C2_TX             |  |  |  |  |

Table 25. DMA2 request mapping

| Peripheral requests | Stream 0  | Stream 1  | Stream 2                         | Stream 3 | Stream 4                          | Stream 5  | Stream 6                         | Stream 7                          |
|---------------------|-----------|-----------|----------------------------------|----------|-----------------------------------|-----------|----------------------------------|-----------------------------------|
| Channel 0           | ADC1      | SAI1_A    | TIM8_CH1<br>TIM8_CH2<br>TIM8_CH3 | SAI1_A   | ADC1                              | SAI1_B    | TIM1_CH1<br>TIM1_CH2<br>TIM1_CH3 | SAI2_B                            |
| Channel 1           | -         | DCMI      | ADC2                             | ADC2     | SAI1_B                            | SPI6_TX   | SPI6_RX                          | DCMI                              |
| Channel 2           | ADC3      | ADC3      |                                  | SPI5_RX  | SPI5_TX                           | CRYP_OUT  | CRYP_IN                          | HASH_IN                           |
| Channel 3           | SPI1_RX   | -         | SPI1_RX                          | SPI1_TX  | SAI2_A                            | SPI1_TX   | SAI2_B                           | QUADSPI                           |
| Channel 4           | SPI4_RX   | SPI4_TX   | USART1_RX                        | SDMMC1   |                                   | USART1_RX | SDMMC1                           | USART1_TX                         |
| Channel 5           | -         | USART6_RX | USART6_RX                        | SPI4_RX  | SPI4_TX                           |           | USART6_TX                        | USART6_TX                         |
| Channel 6           | TIM1_TRIG | TIM1_CH1  | TIM1_CH2                         | TIM1_CH1 | TIM1_CH4<br>TIM1_TRIG<br>TIM1_COM | TIM1_UP   | TIM1_CH3                         | -                                 |
| Channel 7           | -         | TIM8_UP   | TIM8_CH1                         | TIM8_CH2 | TIM8_CH3                          | SPI5_RX   | SPI5_TX                          | TIM8_CH4<br>TIM8_TRIG<br>TIM8_COM |

### Vorteile

- Schnell
- Vielseitig
- Asynchron (Hält die CPU frei)

Verwendung

- Peripheral <-> Memory
  - Controller, Stream & Channel wählen Tabelle beachten!
  - Einstellungen hängen von der Peripherie ab
- Memory <-> Memory
  - Controller, Stream & Channel wählen freie Wahl
  - Zugriff auf alle via FMC angebundenen Speicher
  - Bis zu 255,99kb (65535 \* 4b) pro Transfer möglich
  - Kein Circular oder Direct mode!

### **Fazit**

- Implementation rein auf Basis der Dokumentation -> :-(
- Referenzimplementation to the rescue!
- Rust, clippy und rls sehr hilfreich

Dateisystemzugriff: Datei im FAT32 Root-Directory auslese

# Dateisystemzugriff: Datei im FAT32 Root-Directory auslesen

Dateisystemzugriff: Datei im FAT32 Root-Directory ausleser

### Datenträgerinhalt

- MBR
  - . . . . .
  - Partitionstabelle
  - •
- •
- erste Partition
  - FAT32 Dateisystem
    - Metadaten
    - FAT -> u32 Liste; Einträge stehen für Cluster in den
    - Nutzdaten

• . . .

# Modellierung

- BlockDevice (Trait)
  - abstrahiert Datenzugriff
  - read\_blocks(..), number\_of\_blocks(..), block\_size(..)
- MbrDeviceDriver
  - Zugriff: BlockDevice
  - liefert: erste Partition
- Partition
  - ist: BlockDevice
  - hat: Dateisystemtyp
- Fat32DeviceDriver
  - Zugriff: BlockDevice
  - liefert: Datei (Vec)

# Fat32DeviceDriver Dateizugriff

- 1. Metadaten liefern: erster Cluster vom Root-Directory
- 2. Einträge dort enthalten: is\_file, name\_extension, first\_cluster
- 3. Damit: FAT Clusterkette durchlaufen und
- 4. entsprechende Cluster in den Nutzdaten konkatenieren (Vec)

# Verwendung Codebeispiel

```
let mbr_device_driver = MbrDeviceDriver::new(&block_device);
let partition = mbr device driver.get first partition();
if partition.get partition type() != 0x0B  {
    panic!("not FAT32");
let fat32 device driver = Fat32DeviceDriver::new(partition);
let file_vec = fat32_device_driver.read_file_to_vec("tst.txt");
if file vec.is some() {
    let file = String::from_utf8(file_vec.unwrap()).unwrap();
    println!("\{:?\}", file);
} else {
    println!("file not found");
```

# Showcase

# SD Initialisierung

### SdHandle

```
/// SD handle
// represents SD HandleTypeDef
pub struct SdHandle {
    registers: &'static mut Sdmmc,
    lock type: LockType,
    rx dma transfer: dma::DmaTransfer,
    tx_dma_transfer: dma::DmaTransfer,
    context: Context,
    state: State,
    error_code: low_level::SdmmcErrorCode,
    sd card: CardInfo,
```

### CardInfo

```
// represents HAL SD CardInfoTypeDef
#[derive(Debug, PartialEq, Eq)]
struct CardInfo {
    card type: CardType,
    version: CardVersion,
    class: u16, // einfach Resp2 >> 20
    relative_card_address: u16,
    number of blocks: usize,
    block size: usize,
    logical_number_of_blocks: usize,
    logical_block_size: usize,
    cid: [u32; 4], // Card indentification number data
    csd: [u32; 4], // Card specific data
```

nowcase SD Initialisierung

### Hardware initialisieren

- GPIO Pins per Alternate Function setzen
  - SDMMC Clock
  - SDMMC Command
  - SDMMC Data
- Clock initialisieren und anschalten
- Power On
- Initialisierung der SD Karte

### SD Karte initialisieren



### Benutzung

- DmaManager initialisieren → dma::DmaManager::init\_dma2(dma\_2, rcc);
- neues SdHandle struct erzeugen → sd::SdHandle::new(sdmmc, &dma\_2, &mut sdram\_addr);
- SdHandle initialisieren → sd\_handle.init(&mut gpio, rcc);

```
// DMA2 init
let dma_2 = dma::DmaManager::init_dma2(dma_2, rcc);

// SD stuff
let mut sd_handle = sd::SdHandle::new(sdmmc, &dma_2, &mut sdram_addr);
sd_handle.init(&mut gpio, rcc);
```