



# 1. Simulation Overview

#### Imagine your conventional debugging









Verifying & Debugging





#### Simulation Flow

- Simulation
  - ◆ 설계 블록(DUT)에 Stimulus를 적용
  - ◆ Waveform을 확인







#### Types of Simulation

- Functional Simulation
  - ◆ 로직의 동작을 확인
  - ◆ Gate/propagation delay는 고려하지 않음
  - ◆ 검증이 간단하고 빠름



- Timing Simulation
  - ◆ 로직과 wire의 delay를 설명
  - ◆ Function Simulation보다 현실적임
  - ◆ 검증이 복잡하고 느림





#### Simulation Process



- 문법 체크
- Simulation이나
   Synthesis에
   필요한 파일 생성

- Design module의 실행
- Signal/Net에서의 변화 값을 계산하여 출력





# 2. Cadence Xcelium™ Simulator

# Simulation Step[s] in Xcelium® Simulator

#### Multi Step Simulation

Design Setup: library & setting file

xmvlog: compile source file

xmelab: elaborate the design

**xmsim**: start simulation

Single Step Simulation

xrun: compile + elaborate+ simulation



# Multi-step Simulation(1): Design Setup

**Design Setup**: library & setting file

```
// cds.lib

define {alias} {LIBRARY_NAME}
include {OTHER_REFERENCED_CDS.LIB}
...

→ 설계 및 simulation에서 사용/생성되는
library관리 파일
```

// hdl.var
define WORK {alias}
define {SIM\_OPTION\_VAR} -option
...

→ compile, elaboration, simulation에서 사용되는 옵션 및 설정 관리 파일 Referenced in each step as environmental files

xmvlog: compile source file

xmelab: elaborate the design

xmsim: start simulation



### Multi-step Simulation(Compile)

#### xmvlog: compile source file

\$ xmlvog -message -linedebug mux.v

- -message OR -MESS: compile 진행과정/결과를 모듈별로 출력
- -linedebug: verilog 코드에 breakpoint를 적용하여 code line별로 debugging을 수행할 수 있도록 함

L.C:V Library.Cell:View



\$ xmls –all: Compile확인



### Multi-step Simulation(Elaboration)

#### xmelab: elaborate the design

\$ xmelab -message -access RWC mux\_test

- -message OR -MESS: compile 진행과정/결과를 모듈별로 출력
- -access RWC: compile된 verilog파일에 RWC권한을 부여하여 파형을 확인할 수 있도록 함

```
[toolsetup@nprnd lab1 mux]$ xmelab -MESS -access RWC mux test
xmelab: 23.03-s003: (c) Copyright 1995-2023 Cadence Design Systems, Inc.
       Elaborating the design hierarchy:
               Caching library 'mux4 to 1' ...... Done
       Building instance overlay tables: ...... Done
       Generating native compiled code:
               mux4 to 1.mux:vlog <0x026181f9>
                       streams: 1, words: 497
               mux4 to 1.mux test:vlog <0x5f71d92a>
                       streams: 5, words: 5073
       Building instance specific data structures.
       Loading native compiled code:
       Design hierarchy summary:
                                Instances Unique
               Modules:
               Registers:
               Scalar wires:
               Always blocks:
               Initial blocks:
               Pseudo assignments:
               Simulation timescale: 1ns
       Writing initial simulation snapshot: mux4 to 1.mux test:vlog
```



# Multi-step Simulation(Simulation: no-gui)

#### xmsim: start simulation

\$ xmsim -message mux\_test -gui

- -message OR -MESS: compile 진행과정/결과를 모듈별로 출력
- -gui: gui tool(simvision)을 구동함

```
[toolsetup@nprnd lab1_mux]$ xmsim mux_test
xmsim: 23.03-s003: (c) Copyright 1995-2023 Cadence Design Systems, Inc.
xcelium> run
time=10 ns s=0 i1=0 i0=1 y=1
time=20 ns s=0 i1=1 i0=0 y=0
time=30 ns s=1 i1=0 i0=1 y=0
time=40 ns s=1 i1=1 i0=0 y=1
xmsim: *W,RNQUIE: Simulation is complete.
xcelium> exit
```

xmsim: no-gui mode



# Multi-step Simulation(Simulation: gui)





# Multi-step Simulation(Simulation:PPE)

**PPE**: Post Processing Environment

\$ simvison waves.shm

- PPE모드에서는 이미 완료된 simulatio결과에 대해 파형을 관찰하는 경우에 사용
- 이미 생성된 waves.shm database에 access

[toolsetup@nprnd lab1\_mux]\$ simvision waves.shm
simvision: 23.03-s003: (c) Copyright 1995-2023 Cadence Design Systems, Inc.
txe: 23.03-s003: (c) Copyright 1995-2023 Cadence Design Systems, Inc.





#### LAB

- 1. DUT design applying module instantiation
- 2. Write test bench according to truth table on the data sheet
- 3. 3-step simulation
- 4. Make file automation