# $\begin{array}{c} Correct\ by\ Design\ {\rm with}\ {\rm TLA}+\\ {\rm Work\ In\ Progress} \end{array}$

Richard Tang

January 31, 2025

## Contents

| Ι       | Int                                           | roduction                                                                                                        | 4                                |
|---------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 1       | Mot<br>1.1<br>1.2<br>1.3<br>1.4<br>1.5        | Catching Problems Early The Generalized Problem What is TLA+? About This Book How to Use This Book               | 5<br>6<br>7<br>7<br>8            |
| 2       | TLA<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6 | A+ Primer         Purpose          Design          Spec          Safety          Liveness          Model Checker | 9<br>10<br>10<br>11<br>12<br>12  |
|         |                                               |                                                                                                                  |                                  |
| ΙΙ      | $\mathbf{E}$                                  | xamples with TLA+                                                                                                | 15                               |
| 11<br>3 |                                               | ple Gossip Protocol Design                                                                                       | 15<br>16<br>16<br>17<br>18<br>18 |
|         | Sim 3.1 3.2 3.3 3.4                           | ple Gossip Protocol           Design            Spec            Safety                                           | 16<br>16<br>17<br>18             |

Contents 2

|    | 5.3                        | Refinement                          | 32         |  |  |  |  |  |  |  |  |
|----|----------------------------|-------------------------------------|------------|--|--|--|--|--|--|--|--|
|    |                            | 5.3.1 Removing Stale Acknowlegement | 32         |  |  |  |  |  |  |  |  |
|    | 5.4                        | Safety                              | 32         |  |  |  |  |  |  |  |  |
|    | 5.5                        |                                     | 32         |  |  |  |  |  |  |  |  |
| 6  | Raft Consensus Protocol 33 |                                     |            |  |  |  |  |  |  |  |  |
|    | 6.1                        | Design                              | 33         |  |  |  |  |  |  |  |  |
|    | 6.2                        | ~                                   | 34         |  |  |  |  |  |  |  |  |
|    | 6.3                        | 1                                   | 38         |  |  |  |  |  |  |  |  |
|    |                            |                                     | 38         |  |  |  |  |  |  |  |  |
|    |                            |                                     | 38         |  |  |  |  |  |  |  |  |
|    |                            | <u> </u>                            | 39         |  |  |  |  |  |  |  |  |
|    |                            |                                     | 10         |  |  |  |  |  |  |  |  |
|    |                            |                                     | 10         |  |  |  |  |  |  |  |  |
|    |                            |                                     | 11         |  |  |  |  |  |  |  |  |
|    | 6.4                        |                                     | 11         |  |  |  |  |  |  |  |  |
|    | 6.5                        |                                     | 11         |  |  |  |  |  |  |  |  |
|    |                            |                                     |            |  |  |  |  |  |  |  |  |
| II | I E                        | Examples with PlusCal 4             | 3          |  |  |  |  |  |  |  |  |
| 7  | SPS                        | SC Lockless Queue 4                 | <b>1</b> 5 |  |  |  |  |  |  |  |  |
|    | 7.1                        | Design                              | 15         |  |  |  |  |  |  |  |  |
|    | 7.2                        | Spec                                | 16         |  |  |  |  |  |  |  |  |
|    | 7.3                        | Safety                              | 17         |  |  |  |  |  |  |  |  |
|    | 7.4                        | Liveness                            | 18         |  |  |  |  |  |  |  |  |
| 8  | SPMC Lockless Queue 49     |                                     |            |  |  |  |  |  |  |  |  |
|    | 8.1                        | Design                              | 19         |  |  |  |  |  |  |  |  |
|    | 8.2                        | Spec                                | 50         |  |  |  |  |  |  |  |  |
|    | 8.3                        | Safety                              | 52         |  |  |  |  |  |  |  |  |
|    | 8.4                        | Liveness                            | 52         |  |  |  |  |  |  |  |  |
| TX | , T                        |                                     |            |  |  |  |  |  |  |  |  |
| Iλ | ' F                        | Reference 5                         | 4          |  |  |  |  |  |  |  |  |
| 9  |                            |                                     | 5          |  |  |  |  |  |  |  |  |
|    |                            |                                     | 55         |  |  |  |  |  |  |  |  |
|    | 9.2                        | -                                   | 56         |  |  |  |  |  |  |  |  |
|    | 9.3                        | Function                            | 56         |  |  |  |  |  |  |  |  |
| 10 | Fair                       |                                     | 8          |  |  |  |  |  |  |  |  |
|    |                            |                                     | 58         |  |  |  |  |  |  |  |  |
|    |                            |                                     | 59         |  |  |  |  |  |  |  |  |
|    | 10.3                       | Strong Fairness                     | 60         |  |  |  |  |  |  |  |  |

| Contents  | 3 |
|-----------|---|
| Contonios |   |

| 11 | Liveness                 |    |  |  |  |  |  |  |  |  |
|----|--------------------------|----|--|--|--|--|--|--|--|--|
|    | 11.1 Always Eventually   | 63 |  |  |  |  |  |  |  |  |
|    | 11.2 Eventually Always   | 63 |  |  |  |  |  |  |  |  |
|    | 11.3 Leads To            | 64 |  |  |  |  |  |  |  |  |
| 12 | General Guideline        |    |  |  |  |  |  |  |  |  |
|    | 12.1 Model Checker Debug | 65 |  |  |  |  |  |  |  |  |
|    | 12.1.1 Dead Lock         | 65 |  |  |  |  |  |  |  |  |
|    | 12.1.2 Live Lock         | 65 |  |  |  |  |  |  |  |  |
|    | 12.2 Model Refinement    | 66 |  |  |  |  |  |  |  |  |
| 13 | Reference                | 67 |  |  |  |  |  |  |  |  |

# Part I Introduction

## Chapter 1

## Motivation

#### 1.1 Catching Problems Early

Years ago, I worked on a proprietary low-power processor in an embedded system. The processor ran a microcode featuring a custom instruction set. To enter a low-power state, a set of (possibly hundreds) instructions were executed. These instructions progressively put the system in a lower power state. For example: Turn off IP A, then turn off IP B, then turn off the power island to the IPs. To save cost and power, the low-power processor had very limited debuggability support.

An experienced reader may start to notice some red flags.

If the microcode attempts to access the memory interface when the power island has been shut off, the processor will hang. Since the power island has been shut off, the physical hardware debug port is also unavailable, leaving the developer with *no way* of live debugging-related problems. At this point, the developer needs to siphon through (possibly hundreds) of instructions to catch invariant violation *manually*.

If the microcode attempts to access the memory interface when the power island has been shut off, the processor will hang. Since the power island has been shut off, the physical hardware debug port is also unavailable, leaving the developer with no way to debug related problems. At this point, the developer needs to manually inspect (possibly hundreds) of instructions to catch invariant violations.

As one can imagine, maintaining the microcode was very expensive. Fortunately, the proprietary low-power processor only had a handful of instructions, so I created an emulator for this proprietary processor to verify the microcode before deploying it on target. The emulator models the processor states as a

state graph, with executed instruction, transitions the state machine to the next state. At every state, all the invariants are verified. Example invariants include:

- Accessing memory interface after power off leads to a hang
- Accessing certain register in certain chip revision leads to a hang
- Verify IPs are shut off in the allowed order

The verification algorithm was implemented using a *depth-first-search*, providing 100% microcode coverage before deployment on target.

To generalize, we can model an arbitrary system as a set of states and a set of invariants that must be upheld at all times. The complexity of such an arbitrary system generally grows quadratically as the number of states grows linearly (eg. In an N-state system, adding state N+1 may introduce N transitions into the new state). There are many engineering problems with a large number of states, such as lockless or wait-free data structures, distributed algorithms, OS schedulers, consensus protocols, and more. As the number of states grows, the problem becomes more challenging for designers to reason about.

So, how do we produce a system that is *correct by design?* 

#### 1.2 The Generalized Problem

Fast forward to now: I stumbled across TLA+, a formalized solution of what I was looking for.

The Turing Award winner Leslie Lamport invented the TLA+ in 1999, but TLA+ didn't appear to have caught on until the 2010s. My opinion is that TLA+ was invented ahead of its time, and the problem complexity finally caught up in the past decade or so, to allow TLA+ to demonstrate its strength.

We are at a point in the technology curve where vertical scaling is no longer practical, with CPU speed plateaued in the past decade or so. The industry is exploring horizontal scaling solutions, such as hardware vendors focusing on adding more CPU cores, or software vendors buying many low-end hardware instead of a few high-end hardware. This shifts the technology complexity from vertical to horizontal, demanding solutions to maximize concurrent resource utilization. There is one slight problem though:

Humans are not good at concurrent reasoning.

Our cognitive system is optimized for sequential reasoning. Enumerating all scenarios in one's mind to ensure an arbitrary design accommodates all the corner cases is challenging.

Consider a distributed system. The system is a cluster of independently operating entities and need to somehow collectively offer the correct system behavior, while any one of the machines may receive instructions out of order, crash, recover, etc.

Consider a single producer multiple consumer lockless queue. The consumers may reserve an index in the queue in a certain order but may release it in a different order. What if one reader is slow, and another reader is superfast and possibly lapses the slow reader?

Consider an OS scheduler with locks. Assume all the processes have the same priority. Can a process starve the other processes by repeatedly acquiring and releasing the lock? How do we ensure scheduling is fair?

The anti-pattern is to keep band-aiding the design until the user stops filing bug reports. This is never ideal. Per Murphy's law, anything that can go wrong will go wrong, and a hard-to-reproduce bug will come in at the most inconvenient time. How do we make sure the solution is correct by design? To solve this problem, we must rely on tools to do the reasoning for us.

#### 1.3 What is TLA+?

TLA+ is a system specification language to describe a system without implementation details. TLA+ allows a designer to describe a system as a set of states with transitions from one state to the next. Designers can describe invariants that must hold in every state and liveness properties a sequence of states must satisfy. One of TLA+'s keys is once the system is modeled as a finite set of states, the states can be exhaustively explored (via breath-first-search) to ensure properties are upheld throughout the entire state space (either per state or a sequence of states).

#### 1.4 About This Book

To my surprise, there is not as much material on TLA+ as I assumed for such critical tools in a designer's toolbox. This book was initially a set of notes I took while learning TLA+. I decided to formalize these notes into this short book, which I hope the readers will find helpful in their TLA+ journey.

The book intends to teach the reader how to write TLA+ spec for their design to provide confidence in *design correctness*. This book is targeted at software designers, hardware designers, system architects, and in general anyone interested in designing correct systems.

To get the most out of the book, the reader should have general computing

science knowledge. The reader doesn't need to be an expert in a particular language to understand this book; TLA+ is effectively its language. This book is example-driven and will go through designs such as lockless queues, simple task schedulers, consensus algorithms, etc. Readers will likely enjoy a deeper insight if there is familiarity with these topics.

#### 1.5 How to Use This Book

This book was designed to be used as a reference, providing examples and references using TLA+.

Examples are split into two categories: Examples written using TLA+ and examples written using PlusCal (the C-like syntax that transpiles down to TLA+). I believe they are useful for different use cases. The differences will be highlighted in their respective sections. All examples will follow a similar layout, covering the problem statement, design, spec, and safety properties.

All examples in this book will be presented using TLA+ mathematical notation. Converting between Mathematical and ASCII notation is trivial due to the one-to-one mapping. Readers are encouraged to consult Table 8 in [1] as needed.

The last part of the book provides language references and some focused topics. Readers can use the last part of the book as a general reference.

## Chapter 2

## TLA+ Primer

#### 2.1 Purpose

The key insight to TLA+ is modeling a system as a state machine. A simple digital clock can be represented by two variables, hour and minute and the number of possible states in a digital clock is 24\*60=1440. For example, a clock in state 10:00 will transition to state 10:01. Assume an arbitrary system described by N variables, each variable having K possible values such an arbitrary system can have up to  $N^K$  state.

For every specification, the designer can specify safety property (or invariants) that must be true in every state. For example, in any state of the digital clock hour must be between 0 to 23, or formally described as  $hour \in 0..23$ . Similarly, the minute must have a value between 0 to 59, or  $minute \in 0..59$ . Examples of invariants of a system include: Only one thread has exclusive access to a critical region, all variables in the system are within allowable value, and the resource allocation manager never allocates more than available resources.

The designer can also specify *liveness* property. These are properties to be satisfied by a *sequence of state*. One liveness property of the digital clock could be when the clock is 10:00, it will eventually become 11:00 (10:00 *leads* to 11:00). Example liveness property include: a distributed system eventually converges, the scheduler eventually schedules every task in the task queue, and the resource allocation manager fairly allocates resources.

A TLA+ Spec can be checked by TLC, the model checker. TLC uses *breadth-first search* algorithm to explore *all* states in the state machine and ensure safety and liveness properties are upheld.

A TLA+ Spec describes the system using temporal logic. The syntax may

appear unfamiliar if one hasn't seen it before but like any other programming language an initiated reader should become familiarized quickly.

#### 2.2 Design

In this example, we will specify a *digital clock*. The digital clock has a few simple requirements:

- Two variables to represent state: hour and minute
- The clock increment one minute at a time
- Hour is between 0 to 23, inclusive
- Minute is between 0 to 59, inclusive
- Clock wraps around at midnight (ie. 23:59 transitions to 00:00)

#### 2.3 Spec

The Init state of such system can be described as:

```
Init \stackrel{\triangle}{=} \\ \wedge hour = 0 \\ \wedge minute = 0
```

 $\stackrel{\triangle}{=}$  is the defines equal symbol and  $\wedge$  is the logical and symbol. The above TLA+ syntax can be read as Init state is defined as both hour and minute are 0.

The spec also always include a *Next* definition, an *action formula* describing how the system transition from one state to another. Action formula contains *primed* variables what happens to the variable in its next state. The *Next* action for the digital clock can be defined as:

```
NextHour \triangleq \\ \land minute = 59 \\ \land hour' = (hour + 1)\%24 \\ \land minute' = 0 \\ NextMinute \triangleq \\ \land minute \neq 59 \\ \land hour' = hour \\ \land minute' = minute + 1 \\ Next \triangleq \\ \lor NextMinute \\ \lor NextHour
```

Here's a breakdown of what the spec does:

- Next can take either NextHour or NextMinute
- Next takes NextMinute when minute is not 59. NextMinute doesn't update Hour and increments Minute.
- Next takes NextHour when minute is 59. NextHour increments hour modulus 24 and sets minute to 0.

Note that the formulas are state descriptions, not assignment. minute = 59 describes the state transition takes when minute equals 59. Since this is an equality description, minute = 59 and 59 = minute are equivalent in TLA+.

Finally, the Spec itself is formally defined as:

```
\begin{array}{ll} vars & \stackrel{\triangle}{=} \langle hour, \ minute \rangle \\ Spec & \stackrel{\triangle}{=} \\ & \wedge \ Init \\ & \wedge \ \Box [Next]_{vars} \end{array}
```

Note this forms the basis for all TLA+ Spec. Every example in this book will include a Spec definition similar to this.

 $\Box[Next]_{vars}$  deserves some special attention:

- vars is defined earlier to be all variables in the spec, in this case hour and minute. Combination of these variables at different values constitute the states of the system (eg. 23:59 and 00:00 are differente states in the system).
- □[Next]<sub>vars</sub> is a box-action formula, where Next is an action and vars is a state function.
- — operator asserts the formula is always true for every step in the behaviour.
- And steps in the behaviour is defined as  $[Next]_{vars}$ , where Next describe the action and vars capturing all variables representing the state.

This can be roughly translate to: the system is valid for for every step *Next* can take, forming the basis of the Spec.

#### 2.4 Safety

Safety property describes invariant that must hold true in *every* state of system. A common invariant is *type safety* checks. In a digital clock, hour can only be in value between 0 to 23, and minute can only be value of 0 to 59:

$$Type\_OK \triangleq$$

```
 \land hour \in 0 ... 23  \land minute \in 0 ... 59
```

When hour or minute falls outside of the specified range, the model checker reports failure.

#### 2.5 Liveness

Liveness property verifies certain behavioural across a sequence of state. One liveness property is to confirm the clock wraps around at midnight, a property that can only be verified after checking at least two states:

```
Liveness \triangleq \land hour = 23 \land minute = 59 \Rightarrow hour = 0 \land minute = 0
```

→ is the *leads to* operator, suggesting something is eventually true. TLA+ provides a set of operators to describe liveness property.

To verify liveness, we need to modify the spec slightly to enable *fairness* to prevent *stuttering*. In plain terms, fairness ensure a state always transition to *some other state*. Without fairness the spec is allowed to *stutter*, or *not transition* to any state. This by definition fails liveness property check as the model checker is unable to verify the behaviour across a sequence of states. To get a more comprehensive description of fairness, refer to the last part of the book.

```
Spec \triangleq \\ \land Init \\ \land \Box [Next]_{vars} \\ \land WF_{vars}(Next)
```

 $WF_{vars}(Next)$  is the fairness qualifier.

#### 2.6 Model Checker

A TLA+ spec can be verified using model checker. The model checker runs the spec and verifies all specified safety and liveness properties are fulfilled. The model checker is a library written in Java, and can be invoked from command line. For instruction on installing the model checker and related tools, please see [7].

After installing the model checker, we need two things to verify the spec:

- clock.tla: spec
- clock.cfg: config file

For reference, clock.tla is listed below:

```
- module clock -
Extends Naturals
VARIABLES hour, minute
vars \stackrel{\triangle}{=} \langle hour, minute \rangle
Type\_OK \triangleq
      \land hour \in 0...23
      \land minute \in 0...59
Liveness \triangleq
      \land hour = 23 \land minute = 59 \Rightarrow hour = 0 \land minute = 0
Init \triangleq
     \wedge hour = 0
      \land minute = 0
NextMinute \triangleq
      \land minute = 59
     \wedge hour' = (hour + 1)\%24
      \land minute' = 0
NextHour \triangleq
     \land minute \neq 59
     \wedge hour' = hour
     \land minute' = minute + 1
Next \triangleq
      \lor \textit{NextMinute}
      \vee \mathit{NextHour}
Spec \triangleq
   \wedge Init
   \wedge \Box [Next]_{vars}
   \wedge WF_{vars}(Next)
```

The corresponding clock.cfg is listed below:

```
SPECIFICATION Spec
INVARIANTS Type_OK
PROPERTIES Liveness
```

After putting both clock.cfg and clock.tla in the same directory, one can now run the model checker. In this book I'll assume a commandline interface for the model checker:

```
java -cp /usr/local/lib/tla2tools.jar tlc2.TLC clock
...
Model checking completed. No error has been found.
Estimates of the probability that TLC did not check all reachable states
```

because two distinct states had the same fingerprint:
calculated (optimistic): val = 7.8E-17
1441 states generated, 1440 distinct states found, 0 states left on queue.

The depth of the complete state graph search is 1440.

The 1440 states in the graph represents total number of minutes in a day.

## 

## Chapter 3

## Simple Gossip Protocol

In a distributed system, a cluster of nodes collectively provides a service. A distributed system may have 10s to 100s of nodes working together to offer the service in a geo-diverse environment to maximize uptime. The nodes often have requirements to know about each other. In the context of a distributed database, a node may need to know the key range of another of its peers. The cluster needs a way to communicate this information. One such mechanism is the gossip protocol.

Gossip protocol allows nodes to fetch the latest cluster information in a distributed fashion. Before the gossip protocol, nodes in a cluster learn about their neighbors by contacting a centralized server. This introduces a single failure point in the system. Gossip protocol relies on nodes to initiate the data exchange, and the nodes in the cluster periodically select a set of neighbors to gossip with.

Assume an N node cluster, at some periodic interval a node selects k neighbours to gossip with. The total amount of gossip propagation time is described logarithmically below:

$$propagation\_time = \log_k N * gossip\_interval$$
 (3.1)

With the total number of messages exchanged:

$$messages\_exchanged = \log_k N * k$$
 (3.2)

#### 3.1 Design

In this chapter we will implement a simplified gossip model where:

- Each node has a version.
- Each node caches the version of all other nodes.

- A pair of nodes are randomly selected to gossip
- A node can restart. Restarting a node clears the node's version cache of the other nodes.
- A node can bump its own version.

If the gossip protocol works correctly, every node should eventually have the latest version of all the nodes.

#### 3.2 Spec

In gossip protocol, every node needs to remember all its peers current version:

The *Init* formula simply declares version to be a two dimension array with all elements initialized to 0. *Next* allows either bumping version of a server, pick a pair of nodes to gossip, or restart a server.

The following provides definition to these steps:

```
Gossip(i, j) \triangleq \\ LET \\ Max(a, b) \triangleq \text{ If } a > b \text{ THEN } a \text{ ELSE } b \\ updated \triangleq [k \in Servers \mapsto Max(version[i][k], version[j][k])] \\ version\_a \triangleq [version \text{ EXCEPT } ![i] = updated] \\ version\_ab \triangleq [version\_a \text{ EXCEPT } ![j] = updated] \\ \text{IN} \\ \land version' = version\_ab
```

When two server gossip, they gossip about all the nodes (including themselves) and update both of their version cache with the more up-to-date entry between the two. The LET..IN syntax enables local macro definition. In this example, we use temporary variables defined inside LET, and update the primed variable inside the IN clause.

```
Bump(i) \triangleq
```

The action only permits version bump if the Server hasn't made it to *MaxVer-sion*. When the Server bumps the version, it only bumps its own version and keeps all other version in its version cache as is.

```
Restart(i) \triangleq \land version' = [version \ \text{EXCEPT} \ ![i] = [k \in Servers \mapsto \text{IF} \ i \neq k \ \text{THEN} \ 0 \ \text{ELSE} \ version[i][i]]]
```

Upon *Restart*, a server reloads from its local storage (so it's own version persist), but the server needs to re-learn the cluster status (all other entries in its version cache is wiped).

The Spec defines three actions: Bump, Restart, Gossip. Without any fairness description, Any permutation of these actions are allowed by the Spec, and will be checked by the model checker:

- Restart, Restart, Restart,...
- Bump, Bump, Bump, Bump ...
- Restart, Gossip, Restart, Gossip, ...

We will discuss how to specify fairness in the Liveness section of this chapter.

#### 3.3 Safety

#### 3.4 Liveness

The expected behaviour of a system using gossip protocol is to ensure the cluster converges towards higher version number for all servers even in the presence of failure (represented by Restart). This means we need to gaurantee Bump is always being called. Without this gaurantee, the Spec can trap in a Restart and Gossip loop. To ensure Bump is always called, we need to add fairness description:

```
Spec \triangleq \\ \land Init \\ \land \Box [Next]_{vars} \\ \land WF_{vars}(Next) \\ \land \forall i \in Servers : \\ WF_{vars}(Bump(i))
```

The the model checker explores all possible transitions permitted by the Spec. This includes calling Restart repeatedly, calling Gossip repeatedly, calling any subset of the actions repeatedly. The fairness description gaurantees that if the enabling condition of an action is true, the action will take. If the system is trapped in a Restart and Gossip loop when Bump can be called, specifying fairness for Bump ensures Bump is called, breaking the loop.

With the Spec ensuring the system always mgirate torwards higher version number, we can now define the Liveness property:

```
Liveness \triangleq

\exists i, j \in Servers :

\land i \neq j

\land \Box \diamondsuit (version[i][i] = MaxVersion

\land version[i][i] = MaxVersion

\land version[i][j] = MaxVersion
```

The  $\Box \diamondsuit$  represents always eventually. The liveness condition specifies that there exists a pair of Servers such that both of them always eventually makes it to MaxVersion and have Gossip with each other.

Since the Spec permits *Restart* to be called anytime, a liveness property where *all* Servers are up-to-date cannot be true. The model checker can always *Restart* one of the Servers before this property is met.

Likewise, replacing always eventually with eventually always ( $\Diamond\Box$ ) also fails.  $\Diamond\Box$  checks that once the system eventually enters a specified state, it always remains in that state. This cannot be true as the liveness condition is transient, since the model checker can always disturb any condition with a Restart.

For a more comprehensive discussion of fairness, refer to the last section of the book.

## Chapter 4

## Simple Scheduler

Task schedulers are fairly ubiquitous. Every device implements *something* to manage tasks. Modern desktop or mobile device processes are non-trivial OS abstractions. Every process maintains its own virtual memory space for security reasons. Context switching process requires the OS to "clean" the hardware before running the new process.

For embedded devices such as hard drives or network cards, the security consideration may be relaxed as users are typically not allowed to run arbitrary code on the device. Sometimes these products don't have a full-blown operating system to save on memory and storage footprint, but still need some sort of scheduler to manage the tasks.

To solve the C10k [9] problem, some languages (eg. Rust) support asynchronous programming, allowing the user to enable task switching within in the same process to scale up system throughput. However, language like Rust only provides the language support for asynchronous programming, and user must supply their async runtime. The async runtime must also include a scheduler to manage the tasks.

Hopefully, this provides enough context as to why implementing a scheduler may be of interest. In this chapter, we will implement a very simple cooperative scheduler with tasks that share a single lock.

#### 4.1 Design

In this section we will define a spec for a simple task scheduler. The task sechdeuler has the following requirements:

- Supporting N execution context (ie. CPUs)
- Supporting T number of tasks

- Tasks have identical priority and are scheduled coopertively
- System has a single global lock
- Any task can attempt to acquire the lock, Any task attempting to acquire the lock are gauranteed to be scheduled.
- If multiple tasks attempt to grab the lock, the tasks will be scheduled in lock request order.

#### 4.2 Spec

We will model scheduler using the following variables:

```
Init \triangleq \\ \land cpus = [i \in 0 ... N - 1 \mapsto ""] \\ \land ready\_q = SetToSeq(Tasks) \\ \land blocked\_q = \langle \rangle \\ \land lock\_owner = ""
```

A few things to note:

- The system has N executing context, represented as number of CPUs. When a task is running, cpus[k] is set to taskName. When CPU is idle, tcpus[k] is set to an empty string.
- $ready_q$  and  $blocked_q$  are initialized as  $ordered\ tuple$ , due to the cooperative scheduling requirement.
- SetToSeq is a macro from the community module [10] to converts a set into a ordered tuple. To use community module, one can install required .tla files into the tla project source directly.
- lock\_owner represents the task that is current holding the lock.

A task can be in three possible state: *Ready, Blocked* and *Running*. The Spec describes required lock contention handling.

```
Ready \triangleq \\ \exists t \in \text{DOMAIN } ready\_q : \\ \exists k \in \text{DOMAIN } cpus : \\ \land cpus[k] = \text{``''} \\ \land cpus' = [cpus \text{ EXCEPT } ![k] = Head(ready\_q)] \\ \land ready\_q' = Tail(ready\_q) \\ \land \text{ UNCHANGED } \langle lock\_owner, blocked\_q \rangle \\ Running \triangleq \\ \exists k \in \text{DOMAIN } cpus : \\ \lor MoveToReady(k)
```

```
 \begin{array}{c} \lor Lock(k) \\ \lor Unlock(k) \\ Next \stackrel{\triangle}{=} \\ \lor Running \\ \lor Ready \end{array}
```

Next can update either a task that is running, or a task waiting to be scheduled.

A *Ready* task is popped off the ready queue and put onto a idle CPU. Since ready\_q is implemented as an ordered tuple, fetching and popping the front is done using *Head* and *Tail*, respectively.

A *Running* task can either go back to the ready queue (done for now), acquire the global lock, or release the global lock. The sub-actions are defined below:

```
\begin{aligned} MoveToReady(k) &\triangleq \\ &\land cpus[k] \neq "" \\ &\land lock\_owner \neq cpus[k] \\ &\land ready\_q' = Append(ready\_q, cpus[k]) \\ &\land cpus' = [cpus \ \text{EXCEPT} \ ![k] = ""] \\ &\land \text{UNCHANGED} \ \langle lock\_owner, \ blocked\_q, \ blocked \rangle \end{aligned}
```

Move ToReady defines the where task voluntarily go back to ready queue.

```
Lock(k) \triangleq \\ \lor \land cpus[k] \neq "" \\ \land lock\_owner = "" \\ \land lock\_owner' = cpus[k] \\ \land \text{UNCHANGED} \land (ready\_q, cpus, blocked\_q, blocked} \\ \lor \land cpus[k] \neq "" \\ \land lock\_owner \neq "" \\ \land lock\_owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owner \neq cpus[k] \text{ cannot double lock} \\ \land block=owne
```

Lock represents when a running task attempts to acquire the global lock. When the lock is free, the task grabs the lock and move on. When the lock is already held, the task moves into blocked queue to be scheduled when the lock is released. If multiple tasks attempt to acquire the lock while the lock is being held, the tasks will be inserted in the block queue in request order.

```
Unlock(k) \stackrel{\triangle}{=}
```

```
 \begin{tabular}{ll} $\vee & \wedge cpus[k] \neq ```'$ \\ $\wedge Len(blocked\_q) \neq 0$ \\ $\wedge lock\_owner = cpus[k]$ \\ $\wedge lock\_owner' = Head(blocked\_q)$ \\ $\wedge cpus' = [cpus \ \mbox{Except } ![k] = Head(blocked\_q)]$ \\ $\wedge ready\_q' = ready\_q \circ \langle cpus[k] \rangle$ \\ $\wedge blocked\_q' = Tail(blocked\_q)$ \\ $\wedge blocked\_q' = Tail(blocked\_q)$ \\ $\wedge blocked' = [blocked \ \mbox{Except } ![Head(blocked\_q)] = 0]$ \\ $\vee & \wedge cpus[k] \neq ```'$ \\ $\wedge Len(blocked\_q) = 0$ \\ $\wedge lock\_owner' = ```'$ \\ $\wedge Unchanged \ \end{tabular} $\wedge volume = volume =
```

*Unlock* represents when a running task releases the lock. If there are no blocked tasks, the running task carries on as before. If there are blocked tasks, the first blocked task is scheduled to run immediately and running task is inserted at the end of the ready queue.

#### 4.3 Safety

We can define safety property to detect programmatic failures. For example: if a task is running on a CPU, this *implies* task cannot be blocked:

```
Safety \triangleq \\ \forall t \in Tasks : \\ \forall k \in 0 ... N-1 : \\ cpus[k] = t \Rightarrow blocked[t] = 0
```

#### 4.4 Liveness

Any tasks attempting to acquire the lock when the lock is already taken becomes blocked. A liveness property we can define is to check the scheduler gaurantee any blocked task eventually acquire the lock and run. Before we describe this liveness property, we need to first make sure no task can *cannot* hold onto the lock indefinitely (which is something the model checker *will try*):

```
Fairness \triangleq \\ \forall t \in Tasks: \\ \forall n \in 0...(N-1): \\ \text{WF}_{vars}(HoldingLock(t) \land Unlock(n)) \\ Spec \triangleq \\ \land Init \\ \land \Box[Next]_{vars} \\ \land \text{WF}_{vars}(Next)
```

#### $\land \textit{Fairness}$

The weakness fairness description states that if the enabling condition for HoldingLock and Unlock continuously stays true (eg. a lock is being held and the task can unlock), the associated action, Unlock, must  $always\ eventually$  be called to satisfy the weak fairness requirement. We can now define the liveness property: a task blocked waiting for the lock  $leads\ to$  the task acquiring the lock:

```
\begin{array}{l} Liveness \triangleq \\ \forall \ t \in Tasks: \\ blocked[t] = 1 \leadsto lock\_owner = t \end{array}
```

## Chapter 5

## Selective Retransmit

Assume a client device that plays a video stream. Structurally, a video is composed of frames, frames are then segmented into packets to stream across a network. The client device recombines the packets into a frame and then sequences the frame to playback the video.

However, the network is not-deterministic. Depending on the route the packets take to get to the client, they may arrive out-of-order. The client may need to maintain a receive buffer for the packets and re-order the packets back into sequence before pushing the packets down to the decoding engine.

The network may also drop packets if any of the switches along the way get busy. In the case of a packet drop, the client has a few options. The client can either discard the frame and let the decoding engine downstream deal with it (which may result in visible artifacts during playback). The client can request the whole frame to be re-sent, which results in additional bandwidth consumption. The client can selectively request the missing packet to be retransmitted, which will minimize additional bandwidth consumption but increase implementation complexity.

In this chapter, we will implement a simple selective retransmit algorithm.



Since packets may arrive out-of-order, the server stamps the packets with sequence number to allow the client to order the packets as they arrive. Once the client has a set of ordered packets, it moves the packets from the receive buffer into the decoding engine to be displayed.

The video packets are often sent via unreliable channel to minimize network overhead and latency. The client sends acknowledgement back to the server to acknowledge the received packet. This indicates to the server it can send more video data to the client. Acknowledgements are not latency sensitive in nature, and take up a very small proportion of bandwidth, so they are transported through reliable channel.

The following illustrates packet reorder handling:



The following illustrates packet loss handling:



There are other design considerations. The server is allowed to send up to W packets before getting an acknowledgement, this reduces latency perceived by the user. The client also doesn't need to acknowledge all the packets, since the server assumes once an acknowledgement of packet N is received, then all packets prior to N have also been received.

#### 5.1 Design

With the above description, we are now ready to provide a more formal description for our design:

- Client is the receiver that displays the video stream.
- Server is the sender that sends the video stream.
- Server always sends the packets in-order.
- Client may receive the packets out-of-order.

- Client may never receive some packet due to loss.
- Server can send up to W packets before an acknowledgement is received
- Packet sequence number is represented by a fixed number of bytes in the network header, the sequence number will eventually wrap around once it hits the maximum representable value. The maximum sequence number is represented as N-1.
- Client puts a received packet in its receive buffer. Packets in the receive buffer may be out-of-order due to network conditions.
- Client will remove the packets from the receive buffer once the sequence number of the received packets are contiguous. The client will also send an acknowledgement back to the Server with the most recently acknowledged sequence number.
- Data patckets are transported using unreliable channel due to bandwidth and latency requirement.
- Control packets are transported using reliable channel due to relaxed and latency requirement.

We are now ready to implement the Spec.

#### 5.2 Spec

The following is the skeleton of the Spec:

```
Init \triangleq
     \land network = \{\}
     \wedge server_{-}tx = 0
     \land server\_tx\_limit = W
     \land server\_tx\_ack = 0
     \wedge client\_rx = 0
     \land client\_buffer = \{\}
     \wedge lost = 0
Next \triangleq
     \vee Send
     \vee \exists p \in network :
      Receive(p)
     \lor ClientRetransmitRequest
     \lor ClientAcknowledgement
     \vee \exists p \in network :
      \wedge p.dst = "client"
      \wedge Drop(p)
```

The server is represented by three variables:

- tx+1 represents the sequence number to be used in the next packet
- tx\_liimit represents the highest sequence number server can send without waiting for an acknowledgement
- tx\_ack represents the most recent acknowledged sequence number

The client is represented by two variables:

- client\_rx is the most recently acknowledged sequence number
- client\_buffer is the receive buffer holding all the packets waiting to be re-ordered prior to being acknowleged

The allowed actions include packet *Receive*, which the existential quantifier also has the side effect of re-ordering. *ClientRetransmitRequest* detects and sends retransmit request. *ClientAcknowledgement* sends acknowledgement. Finally, data packets may be dropped.

Before we start defining the actions, let us define some helper functions:

```
MinS(s) \triangleq
CHOOSE x \in s : \forall y \in s : x \leq y
MaxS(s) \triangleq
CHOOSE x \in s : \forall y \in s : x > y
MaxIndex \triangleq
       LET
               \begin{array}{ll} upper \ \stackrel{\triangle}{=} \ \{x \in \mathit{client\_buffer} : x > N - W \} \\ lower \ \stackrel{\triangle}{=} \ \{x \in \mathit{client\_buffer} : x < W \} \end{array}
               maxv \triangleq \text{IF } upper \neq \{\} \land lower \neq \{\}
                THEN
                       MaxS(lower)
                 ELSE
                       MaxS(client_buffer)
       IN
               maxv
MinIndex \triangleq
       LET
               \begin{array}{ll} upper \ \stackrel{\triangle}{=} \ \{x \in \mathit{client\_buffer} : x > N - W\} \\ lower \ \stackrel{\triangle}{=} \ \{x \in \mathit{client\_buffer} : x < W\} \end{array}
               minv \stackrel{\triangle}{=} \text{IF } upper \neq \{\} \land lower \neq \{\}
                 THEN
                       MinS(upper)
                 ELSE
                       MinS(client\_buffer)
       IN
```

```
minv
Range \triangleq \\ \text{IF } MaxIndex \geq MinIndex \\ \text{THEN} \\ MaxIndex - MinIndex + 1 \\ \text{ELSE} \\ MaxIndex + 1 + N - MinIndex
```

At any moment the system allows a window of packets to be unacknowledged. Both the client and server are aware of the window size, represented by W. By looking at packets in its receive buffer and its most acknowledged sequence number, the client can determine which packets were lost. There's actually some nuisance to implement this.

Since the system does not allow more than W unacknowledged packets, the client can assume the window of packet in its receiver buffer must have sequence number  $s \in client\_rx..client\_rx + W$ . Since the sequence number has a ceiling, the window of packets may wrap around the boundary. This introduces some complication around determining the minimum and maximum in the window of packet. The functions defined above calculates the range, maximum and minimum value in the window accounting for wraparound.

Now we can look at how the client acknowledgement logic:

```
\label{eq:model} \begin{aligned} & \text{MergeReady} \triangleq \\ & \land client\_buffer \neq \{\} \\ & \land (client\_rx+1)\%N = \textit{MinIndex} \\ & \land Range = \textit{Cardinality}(\textit{client\_buffer}) \end{aligned} \qquad \text{contiguous with previous ack} \\ & \land Range = \textit{Cardinality}(\textit{client\_buffer}) \end{aligned} \qquad \text{combined is contiguous}  \begin{aligned} & \textit{ClientAcknowledgement} \triangleq \\ & \land \textit{client\_buffer} \neq \{\} \\ & \land \textit{MergeReady} \\ & \land \textit{client\_buffer'} = \{\} \\ & \land \textit{client\_rx'} = \textit{MaxIndex} \\ & \land \textit{client\_rx'} = \textit{MaxIndex} \\ & \land \textit{network'} = \textit{AddMessage}([\textit{dst} \mapsto \textit{"server"}, \textit{type} \mapsto \textit{"ack"}, \textit{ack} \mapsto \textit{MaxIndex}], \textit{network}) \blacksquare \\ & \land \textit{UNCHANGED} \ \langle \textit{server\_tx}, \textit{server\_tx\_ack}, \textit{server\_tx\_limit}, \textit{lost} \rangle \end{aligned}
```

The client only acknowledges when it has a contiguous sequence of packets that follows its most recently acknowledged packet. When MergeReady is true, the client sends the acknowledgement back to the server.

```
ClientReceive(pp) \triangleq \\ \land network' = RemoveMessage(pp, network) \\ \land client\_buffer' = client\_buffer \cup \{pp.seq\} \\ \land \text{UNCHANGED} \ \langle server\_tx, \ client\_rx, \ server\_tx\_ack, \ server\_tx\_limit, \ lost \rangle
```

```
Missing \triangleq
     LET
          full\_seq \triangleq
               IF MaxIndex \ge client\_rx + 1
                THEN
                    \{x \in client\_rx + 1 \dots MaxIndex : TRUE\}
                ELSE
                     \{x \in 0 \dots MaxIndex : \text{true}\} \cup \{x \in client\_rx + 1 \dots N - 1 : \text{true}\}
          all\_client\_msgs \stackrel{\triangle}{=} \{m \in network : m.dst = "client"\}
          all\_client\_seqs \triangleq \{m.seq : m \in all\_client\_msgs\}
          network\_missing \stackrel{\triangle}{=} full\_seq \setminus all\_client\_seqs
          client\_missing \triangleq full\_seq \setminus client\_buffer
          to\_request \stackrel{\triangle}{=} network\_missing \cap client\_missing
     IN
          to\_request
ClientRetransmitRequest \stackrel{\Delta}{=}
     \land \neg MergeReady
     \land client\_buffer \neq \{\}
     \land Missing \neq \{\}
     \land network' = AddMessage([dst \mapsto "server",
     type \mapsto "retransmit",
     seq \mapsto \text{CHOOSE } x \in Missing : \text{TRUE}],
       network)
     \land UNCHANGED \langle server\_tx, server\_tx\_limit, client\_rx, client\_buffer, server\_tx\_ack, lost \rangle
```

ClientReceive moves the a packet from network into client receive buffer. The only reason why this is done as a separate step is to make debugging easier.

Missing returns a set of missing missing sequence number. This is done by cross checking the client receive buffer and the outstanding network packet targeting the client. In theory, the client doesn't know if a gap in its receive buffer means the packet is lost or will arrive soon. Practically, the client will assume a packet is lost after some configurable timeout and request a retransmit.

Let us take a look at server related definitions:

```
 \begin{array}{c} RemoveStaleAck(ack,\ msgs) \ \triangleq \\ \text{LET} \\ acks \ \triangleq \ \{(ack-k+N)\%N: k \in 1 \ldots W\} \\ \text{IN} \\ \{m \in msgs: \neg (m.dst = \text{"server"} \land m.type = \text{"ack"} \land m.ack \in acks)\} \\ ServerReceive(pp) \ \triangleq \\ \lor \land pp.type = \text{"ack"} \\ \land server\_tx\_ack' = pp.ack \\ \end{array}
```

```
 \land server\_tx\_limit' = (pp.ack + W)\%N \\ \land network' = RemoveStaleAck(pp.ack, RemoveMessage(pp, network)) \\ \land \text{UNCHANGED} \  \langle server\_tx, \ client\_rx, \ client\_buffer, \ lost \rangle \\ \lor \land pp.type = \text{"retransmit"} \\ \land network' = AddMessage([dst \mapsto \text{"client"}, \ seq \mapsto pp.seq], \\ RemoveMessage(pp, \ network)) \\ \land lost' = lost - 1 \\ \land \text{UNCHANGED} \  \langle server\_tx, \ server\_tx\_limit, \ client\_rx, \ client\_buffer, \ server\_tx\_ack \rangle
```

When the server receives an acknowledgement for sequence number K, it assumes K-1 and prior were all received by the client. *RemoveStaleAck* is an model optimization to drop all acknowledgements with sequence number less than K. Note that sequence number k, k-N, k-2\*N, are all represented as k, and in theory the client may not be able to differentiate between them. Practically, N is sized large enough to represent a few seconds worth of data, so the system can safely assume a sequence number k is for the most recent N packets.

Upon receiving an acknowledgement from the client, the server bumps the server\_tx\_limit allowing it to send more data. The server can also receive a retransmit request and send the requested data. *lost* is configurable to determine how many packets can be dropped at the same time.

#### 5.3 Refinement

#### 5.3.1 Removing Stale Acknowlegement

TODO: W \* 2 ; N TODO: stale ack removal TODO: describe network empty TODO: retransmit is assumed to be reliable, because making it unreliable doesn't make sense.

#### 5.4 Safety

#### 5.5 Liveness

Given the system may randomly drop packets, one possible liveness condition is to verify packets of all sequence number are received by the client at some point. This can be described as for all possible sequence number value k, k is eventually exists in client receive buffer.

```
\begin{array}{l} \textit{Liveness} \; \triangleq \\ \forall \, i \in 0 \; ... \; N-1 : \\ \textit{client\_buffer} = \{\} \leadsto \exists \, j \in \textit{client\_buffer} : i = j \end{array}
```

## Chapter 6

## Raft Consensus Protocol

#### 6.1 Design

Raft is a consensus algorithm that enables a cluster of nodes to agree on a collective state even in the presence of failures. An application of Raft is database replication protocol. With a replication factor of 3 (eg. data is replicated across 3 nodes) and hard drive failure rate of 0.81% per year, the possibility of the total failure where the entire replication group goes down is  $1-0.0081^3=99.9999\%$  uptime [4].

This chapter implements only the leader election portion of the protocol to limit the scope of the discussion. For a full description of the Raft protocol, please refer to the original paper [5].

We will briefly describe Raft and its leader election process below:

- A Raft cluster have N nodes, the cluster work collective as a *system* to offer some service
- Each node can be in one of three possible states: Follower, Candidate, Leader
- During normal operations, a cluster of N nodes have a single leader and N-1 followers
- The leader handles all the client interactions. Requests sent to followers will be redirected to the leader
- The leader regularly sends heartbeat to the follower, indicate its alive
- If a follower fails to receive heartbeat from the leader after timeout, it will become a candidate, vote for itself, and campaign to be leader
- A candidate collect the majority of the vote becomes the leader

- If multiple candidates are campaigning and a split vote happen, candidates will eventually declare election timeout and start new round of election
- The cluster can have multiple leaders due to unfavourable network conditions, but the leaders must be on different terms
- A newly elected leader will send a heartbeat to other nodes to establish leadership
- All request and responses include the sender's term, allowing the receiver to react accordingly

The protocol also included description about log synchronization, state recovery, and more. Many details are ommitted in chis chapter to reduce modeling cost. The N nodes in the cluster operate *independently* following the above hueristics. Hopefully this highlights the complexity around verifying the the correctness of the protocol.

The following illustrate the state diagram of one node in the cluster:



#### **6.2** Spec

The following implements the skeleton portion of the leader election protocol:

```
 \begin{array}{ll} Init & \triangleq \\ & \land state = [s \in Servers \mapsto \text{``Follower''}] \\ & \land messages = \{\} \\ & \land voted\_for = [s \in Servers \mapsto \text{``''}] \\ & \land vote\_granted = [s \in Servers \mapsto \{\}] \\ & \land vote\_requested = [s \in Servers \mapsto 0] \\ & \land term = [s \in Servers \mapsto 0] \\ \\ & RequestVoteSet(i) & \triangleq \{ \end{array}
```

```
[fSrc \mapsto i, fDst \mapsto s, fType \mapsto \text{``RequestVoteReq''}, fTerm \mapsto term[i]]
          : s \in Servers \setminus \{i\}
}
Campaign(i) \triangleq
     \land vote\_requested[i] = 0
     \land vote\_requested' = [vote\_requested \ \texttt{EXCEPT} \ ![i] = 1]
     \land messages' = messages \cup RequestVoteSet(i)
     \land UNCHANGED \langle state, term, vote\_granted, voted\_for \rangle
KeepAliveSet(i) \triangleq \{
    [fSrc \mapsto i, fDst \mapsto s, fType \mapsto \text{``AppendEntryReq''}, fTerm \mapsto term[i]]
          : s \in Servers \setminus \{i\}
}
Leader(i) \triangleq
     \wedge state[i] = \text{``Leader''}
     \land messages' = messages \cup KeepAliveSet(i)
     \land UNCHANGED \langle state, voted\_for, term, vote\_granted, vote\_requested <math>\rangle
BecomeLeader(i) \triangleq
     \land Cardinality(vote\_granted[i]) > Cardinality(Servers) \div 2
     \land state' = [state \ EXCEPT \ ![i] = "Leader"]
     \land UNCHANGED \langle messages, voted\_for, term, vote\_granted, vote\_requested <math>\rangle
Candidate(i) \triangleq
     \wedge state[i] = \text{``Candidate''}
     \land \lor Campaign(i)
        \vee BecomeLeader(i)
        \vee Timeout(i)
Follower(i) \triangleq
     \land state[i] = "Follower"
     \land Timeout(i)
Receive(msg) \triangleq
     \lor \land msg.fType = \text{``AppendEntryReq''}
          \land AppendEntryReq(msg)
     \lor \land msg.fType = \text{``AppendEntryResp''}
          \land AppendEntryResp(msg)
     \lor \land msg.fType = "RequestVoteReq"
          \land RequestVoteReq(msg)
     \lor \land msg.fType = "RequestVoteResp"
          \land RequestVoteResp(msq)
Next \triangleq
     \vee \exists i \in Servers :
           \vee Leader(i)
```

```
\lor Candidate(i)
\lor Follower(i)
\lor \exists msg \in messages : Receive(msg)
```

- Next either picks a server to make progress, or picks a message in the message pool to process. Message processing is done by Receive, handling is state agnostic
- message is defined to be a set that holds a collection of functions, where each function is a message with source, destination, type, and more specified
- *voted\_for* tracks who a given node previously voted for. This prevents a node from voting more than once
- vote\_granted tracks how many votes a candidate has received
- vote\_requested tracks if a node has already issued request vote to its peers
- Follower either Receive or Timeout and campaign to be a leader
- Candidate campaigns to be a leader, and becomes one if it has enough vote. Failing to collect enough votes, Candidate start a new election on a new term. It can also receive a request with a higher term and transition to be a Follower.
- Leader will establish its leadership by sending AppendEntryReq to all its peers

The Spec implements four messages AppendEntry request/response, RequestVote request/response. Handling for all messages are fairly similar in structure. In this chapter we will look at *RequestVoteReq* only. Readers are encouraged to check the remaining definition as an exercise:

```
Request VoteReq(msg) \triangleq \\ LET \\ i \triangleq msg.fDst \\ j \triangleq msg.fSrc \\ type \triangleq msg.fType \\ t \triangleq msg.fTerm \\ IN \\ \text{haven't voted, or whom we voted re-requested} \\ \lor \land t = term[i] \\ \land \lor voted\_for[i] = j \\ \lor voted\_for[i] = "" \\ \land voted\_for' = [voted\_for \ \text{EXCEPT } ![i] = j] \\ \land messages' = AddMessage([fSrc \mapsto i, fDst \mapsto j, fType \mapsto \text{"RequestVoteResp"}, fType \mapsto \text{"RequestVoteResp"}, fType is the state of the state of
```

```
fTerm \mapsto t,
                                        fSuccess \mapsto 1,
                                        RemoveMessage(msq, messages))
  \land UNCHANGED \langle state, term, vote\_granted, vote\_requested, establish\_leadership \right\right
already voted someone else
\vee \wedge t = term[i]
  \land voted\_for[i] \neq j
  \land \ voted\_for[i] \neq ```'
  \land messages' = AddMessage([fSrc \mapsto i,
                                        fDst \mapsto j,
                                        fType \mapsto "RequestVoteResp",
                                        fTerm \mapsto t,
                                        fSuccess \mapsto 0,
                                        RemoveMessage(msq, messages))
    \land UNCHANGED \langle state, voted\_for, term, vote\_granted, vote\_requested, establish\_leadership \right\right\right
   \wedge t < term[i]
    \land messages' = AddMessage([fSrc \mapsto i,
                                        fType \mapsto "RequestVoteResp",
                                        fTerm \mapsto term[i],
                                        fSuccess \mapsto 0,
                                        RemoveMessage(msg, messages))
    \land UNCHANGED \langle state, voted\_for, term, vote\_granted, vote\_requested, establish\_leadership \right\right\right
revert back to follower
\vee \wedge t > term[i]
    \wedge state' = [state \ EXCEPT \ ![i] = "Follower"]
    \land term' = [term \ EXCEPT \ ![i] = t]
    \land voted\_for' = [voted\_for \ EXCEPT \ ![i] = j]
    \land vote\_granted' = [vote\_granted \ EXCEPT \ ![i] = \{\}]
    \land vote\_requested' = [vote\_requested \ EXCEPT \ ![i] = 0]
    \land establish\_leadership' = [establish\_leadership \ EXCEPT \ ![i] = 0]
    \land messages' = AddMessage([fSrc \mapsto i,
                                        fDst \mapsto j
                                        fType \mapsto "RequestVoteResp",
                                        fTerm \mapsto t,
                                        fSuccess \mapsto 1,
                                        RemoveMessage(msg, messages))
```

The handling is split into three cases:

- If received request is on a higher term, processing node grants vote and becomes a Follower
- If received request is on a lower term, processing node ignores request
- If received request is on the same term, processing node only grants vote if it hasn't voted, or has had voted for the same requester prior

## 6.3 Refinement

The model checker will run the spec as defined, but due to the expoential growth of states it is unlikely to complete in a reasonable amount of time. We need to simplify the model and possibly trades off some correctness. Careful consideration must go into finding the right balance between maximizing model correctness and minimizing model checker runtime.

The main strategy is to bound the state graph. The following describe a set of optimization implemented for this example.

### 6.3.1 Modeling Messages as a Set

In the original Raft TLA+ Spec [6], messages are modeled as an *unordered map* to track the count of each message. It is possible for a sender to repeatedly send the same message (eg. keepalive), and grow the message count in an unbounded fashion.

messages in this example has been implemented as a set, which effectively limits message instance count to one. It is still possible for messages to grow unboundedly because of the monotonically increasing term value. Further changes are described below.

## 6.3.2 Limit Term Divergence

It is possible for a node to *never* make progress. Such case can occur when a node is partitioned off while the rest of the cluster elects new leader and move onto newer terms. Many of the interesting behaviours of Raft are how it addresses these cases. In a cluster of nodes with mixed terms, the nodes with older term will eventually converge onto newer terms when they are contacted by new leader. This converging behaviour will happen whether the stale node is either 1 or N terms away from the current leader, and the former is much less costly to simulate than the latter because the reduced number of states.

We can include *LimitDivergence* as a conjunction in *Timeout*:

```
\begin{array}{l} \textit{LimitDivergence}(i) \ \stackrel{\triangle}{=} \\ \textit{values} \ \stackrel{\triangle}{=} \ \{\textit{term}[s] : s \in \textit{Servers}\} \\ \textit{max\_v} \ \stackrel{\triangle}{=} \ \textit{CHOOSE} \ x \in \textit{values} : \forall \ y \in \textit{values} : x \geq y \\ \textit{min\_v} \ \stackrel{\triangle}{=} \ \textit{CHOOSE} \ x \in \textit{values} : \forall \ y \in \textit{values} : x \leq y \\ \text{IN} \\ \lor \land \textit{term}[i] \neq \textit{max\_v} \\ \lor \land \textit{term}[i] = \textit{max\_v} \\ \land \textit{term}[i] - \textit{min\_v} < \textit{MaxDiff} \\ \end{array}
```

#### 6.3.3 Normalize Cluster Term

However, term *itself* can grow unbounded. This is a key tenent converging protocols rely on, an monotonically increasing counter. We want to *normalize* the range of terms in the cluster so the minimum value resets back to 0. This provides an upper bound to the state graph.

```
Normalize \triangleq
     LET
           \begin{array}{ll} values \; \stackrel{\triangle}{=} \; \{term[s]: s \in Servers\} \\ max\_v \; \stackrel{\triangle}{=} \; \text{CHOOSE} \; x \in values: } \forall \; y \in values: x \geq y \end{array}
            min_v \triangleq \text{CHOOSE } x \in values : \forall y \in values : x < y
     IN
            \wedge max_v = MaxTerm
            \land term' = [s \in Servers \mapsto term[s] - min\_v]
            \land messages' = \{\}
            \land UNCHANGED \langle state, voted\_for, vote\_granted, vote\_requested, establish\_leadership <math>\rangle
Next \triangleq
      \lor \land \forall i \in Servers : term[i] \neq MaxTerm
          \land \lor \exists i \in Servers :
                     \vee Leader(i)
                     \vee Candidate(i)
                     \vee Follower(i)
               \vee \exists msg \in messages : Receive(msg)
      \lor \land \exists i \in Servers : term[i] = MaxTerm
          \land Normalize
```

The implementation ensures only the state machine only moves forward when none of the nodes is on *MaxTerm*. If any of the node is on *MaxTerm*, the cluster terms are normalized.

Another caveat here is in the initial implementation I didn't update messsages. This led to liveness property violation as the messages had terms disagreeing with the system state. To simplify the spec I simply cleared all messages. This indirectly verifies a portion of the packet loss handling in the spec as well.

#### 6.3.4 Sending Request as a Batch

The send requests were initially implemented using the existential quantifier. This introduces many interleaving states. This was replaced with a universal quantifier so the set of messages are only sent once. The implementation no longer tracks if the responses were received, since the spec should handle packet loss scenarios as well.

```
RequestVoteSet(i) \triangleq \{
    [fSrc \mapsto i, fDst \mapsto s, fType \mapsto \text{``RequestVoteReq''}, fTerm \mapsto term[i]]
          : s \in Servers \setminus \{i\}
}
Campaign(i) \triangleq
     \land vote\_requested[i] = 0
     \land vote\_requested' = [vote\_requested \ EXCEPT \ ![i] = 1]
     \land messages' = messages \cup RequestVoteSet(i)
     \land UNCHANGED \langle state, term, vote\_granted, voted\_for, establish\_leadership <math>\rangle
KeepAliveSet(i) \triangleq \{
     [fSrc \mapsto i, fDst \mapsto s, fType \mapsto \text{``AppendEntryReq''}, fTerm \mapsto term[i]]
          : s \in Servers \setminus \{i\}
}
Leader(i) \triangleq
     \wedge state[i] = \text{``Leader''}
     \land establish\_leadership[i] = 0
     \land establish\_leadership' = [establish\_leadership \ Except \ ![i] = 1]
     \land messages' = messages \cup KeepAliveSet(i)
     \land UNCHANGED \langle state, voted\_for, term, vote\_granted, vote\_requested <math>\rangle
```

#### 6.3.5 Prune Messages with Stale Terms

When a node's term advances, all messages targeted to this node with older terms are discarded. Keeping messages with stale terms allows the model checker to verify the node correctly discards them, but can exponentially grow the state machine. To simplify the model, we can prune stale messages as we add a new message:

```
 \begin{array}{ccc} AddMessage(to\_add, \, msgs) & \triangleq \\ & \text{LET} & pruned & \triangleq \{ msg \in msgs : \\ & \neg (msg.fDst = to\_add.fDst \land msg.fTerm < to\_add.fTerm) \} \blacksquare \\ & \text{IN} \\ \end{array}
```

```
pruned \cup \{to\_add\}
```

 $RemoveMessage(to\_remove, msgs) \stackrel{\Delta}{=}$ 

## 6.3.6 Enable Symmetry

Since the behaviour is symmetric between nodes, we can enable symmetry to speed up model checker runtime:

 $Perms \stackrel{\triangle}{=} Permutations(Servers)$ 

## 6.4 Safety

One of the goals for the protocol is to ensure the cluster only have one leader. It is possible for the clusters to have mulitple leaders due to unfavourable network connections. For example, a leader node is partitioned off and a new leader is elected. However, even when the cluster have multiple leaders, they must be on different terms. The leader with the highest term is effectively the true leader. This invariant can be implemented like so:

For every pair of nodes, they cannot both be Leaders and have the same term.

### 6.5 Liveness

In any failure recovery scenario, the nodes in the cluster converges to a higher term value either voluntary or involuntarily. For example:

- A node timed out and starts a new election on a new term
- A partitioned follower receives heartbeat from a new leader on a new term
- A candidate receiving a request vote from another candidate on a higher term

In any case, a node's term number always increase. This can be described as below:

```
Converge \triangleq

\forall s \in Servers :

term[s] = 0 \leadsto term[s] = MaxTerm - MaxDiff
```

Instead of MaxTerm, we use MaxTerm-MaxDiff to ensure the liveness property is always upheld even after Normalization. However, running the spec against TLC now will encounter a set of stuttering issues. We also need to update the fairness description to ensure all possible actions are called when the enabling conditions are eventually always true:

```
 \begin{array}{l} Liveness \ \triangleq \\ \land \forall \ i \in Servers: \\ \land \ \text{WF}_{vars}(Leader(i)) \\ \land \ \text{WF}_{vars}(Candidate(i)) \\ \land \ \text{WF}_{vars}(Follower(i)) \\ \land \ \text{WF}_{vars}(\exists \ msg \in messages: Receive(msg)) \end{array}
```

# Part III Examples with PlusCal

PlusCal is a C-like syntax that allows designer to describe their *Spec* in a more programming language like fashion. I'm of the opinion that these are suitable to describe concurrent algorithm, where the code execution between multiple contexts may interleave in any way imaginable. While it certainly is possible to express these in TLA+ directly, I find it to be error prone, somewhat comparable to writing in Assembly instead of C. In this section we will describe a few PlusCal example.

# SPSC Lockless Queue

A single producer single consumer (SPSC) lockless queue is a data exchange queue between a producer and a consumer. The SPSC lockless queue enables data exchange between producer and consumer without the use of a lock, allowing both producer and consumer to make progress in all scenarios.

An example application of an SPSC queue is a data exchange interface between the ASIC and the CPU in a driver implementation.

A real implementation needs to account for memory ordering effects specific to the architecture. For example, ARM has a weak memory ordering model where read/write may appear out-of-order between CPUs. In this chapter, we will assume *logical* execution order where each command is perceived as issued sequentially (even across CPUs) to focus the discussion on describing the system using TLA+.

## 7.1 Design

The following describes the SPSC queue requirements:

- Two executing context, reader and writer
- Writer pointer advances after write
- Reader pointer advances after read
- If read pointer equals write pointer, queue is empty
- If writer pointer + 1 equals read pointer, queue is full

The following is an example of a SPSC queue:



Since the reader and writer execute in different contexts, the instructions in a read and write can interleave in *any* way imaginable:

- Reader empty check can happen just as the writer is writing data
- Writer full check can happen just as the reader is reading data
- Reading and writing can occur concurrently

The key observation is the index held by the write pointer is reserved by the writer. Similarly, the index held by the read pointer is reserved by the reader. The only exception is when the read pointer equals to write pointer, then the queue is empty. Given the possible ways the reader and writer execution can interleave, we can use TLA+ to verify the design.

## 7.2 Spec

TLA+ specification can be written using its native formal specification language, or a C-like syntax called PlusCal (which transpires down to its native form). In this example, I chose to implement the specification using PlusCal, since the content to be verified is pseudo implementation. While it is possible to specify SPSC in native TLA+, I find the approach more error-prone as each line is effectively an individual state to be modeled.

The following is a snippet of the spec written in PlusCal:

```
procedure reader()
begin
r\_chk\_empty:
    if rptr = wptr then
    r\_early\_ret:
        return;
    end if;
r\_read\_buf:
    assert buffer[rptr] \neq 0;
r\_cs:
    buffer[rptr] := 0;
r\_upd\_rtpr:
    rptr := (rptr + 1)\%N;
    return;
end procedure;
```

The reader checks if queue is empty by comparing read and write pointer. If queue is empty, reader early returns. If queue is not empty, reader reads the index and advances the read pointer.

```
procedure writer()
begin
    w_chk_full:
    if (wptr + 1)%N = rptr then
        w_early_ret:
        return;
    end if ;
    w_write_buf:
        assert buffer[wptr] = 0;
    w_cs:
        buffer[wptr] := wptr + 1000;
    w_upd_wptr:
        wptr := (wptr + 1)%N;
    return;
end procedure ;
```

The writer checks if the queue is full checking if there's more space to write to. If the queue is full, the writer early exists. If the queue is not full, a writer writes to the queue and advances the write pointer.

The key insight here is the read and write pointer effectively reserves the index they are pointing to. The state of the indices is unknown to the other context. Assume a reader index of k, the writer cannot write to index k since the reader might be reading from it. The only time a writer can write to k is when the read index is no longer k, suggesting the reader is done with the index. The reason works symmetrically with the write index.

## 7.3 Safety

A correctness property for a lockless algorithm is to ensure reader and writer cannot access the same index at the same time. Both reader and writer can be working inside their critical section, but they *cannot* be working on the same index. The following formula describes this safety property:

```
\begin{array}{ll} MutualExclusion & \triangleq \\ \neg ((pc[WRITER] = \text{``w\_cs''}) \land (pc[READER] = \text{``r\_cs''}) \land rptr = wptr) \end{array}
```

## 7.4 Liveness

For liveness, we want to check the queue never hangs. This can be described as all indices are eventually used and unused:

```
 \begin{array}{l} \textit{Liveness} \;\; \stackrel{\triangle}{=} \\ \;\; \land \forall \, k \in 0 \; ... \; N-1 : \\ \;\; \textit{buffer}[k] \neq 0 \leadsto \textit{buffer}[k] = 0 \\ \;\; \land \forall \, k \in 0 \; ... \; N-1 : \\ \;\; \textit{buffer}[k] = 0 \leadsto \textit{buffer}[k] \neq 0 \end{array}
```

# SPMC Lockless Queue

As the name suggests, an SPMC lockless queue supports a single producer multiple consumer usage topology.



An SPMC queue can be tricky to get right. There are many things to consider:

- Readers can lapse each other.
- Readers can compete for read indices.
- Readers can lapse writer.
- One reader can starve other readers.
- A slow reader can block the system.

And under all circumstances, system *correctness* must be maintained.

## 8.1 Design

For the design:

- SPMC is implemented as a circular queue with size of N
- The status of individual index is represented as a status array of size N
- The status of each index is either UNUSED, WRITTEN, or READING

- Each reader maintain its own read pointer
- A *outstanding* counter is incremented by the writer when write is complete, and decremented by the reader when it reserves a read

Whenever the write finishes a write, it increments *outstanding* to indicate some buffer is ready to read.

To read, a reader performs a two-step reservation:

- The reader decrements *outstanding*. A successful decrement means the reader is *quaranteed* a read index.
- After successful decrement of *outstanding*, the reader walk its read pointer until it successfully reserve the next available index to read. This is done by attempting to CAS update an index from *WRITTEN* to *READING*. If the update fails, then the index was already reserved by another reader.

There may be more than one approach in implementing SPMC, the above description is what we will implement in this chapter.

## 8.2 Spec

The following is the core reader implementation:

```
procedure reader( )
variable
   i = self;
begin
r\_chk\_empty:
   if outstanding \neq 0 then
    outstanding := outstanding - 1;
   else
   r\_early\_ret:
       return;
   end if;
r\_try\_lock:
   if status[rptr[i]] = WRITTEN then
    status[rptr[i]] := READING;
   else
   r\_retry:
       rptr[i] := (rptr[i] + 1)\%N;
       goto r_{-}try_{-}lock;
   end if;
r_{-}data_{-}chk:
   assert buffer[rptr[i]] = rptr[i] + 1000;
r\_read\_buf:
```

```
\begin{array}{l} \textit{buffer}[\textit{rptr}[i]] := 0 \ ; \\ \textit{r\_unlock:} \\ \textit{status}[\textit{rptr}[i]] := \textit{UNUSED} \ ; \\ \textit{r\_done:} \\ \text{return} \ ; \\ \text{end procedure} \ ; \end{array}
```

The reader performs a non-zero check on outstanding. If the outstanding is zero, the queue is empty, and the reader early returns.

If outstanding is K, then at most K readers can reserve an index to read. If system has M readers, then M-K readers will fail to reserve a read index. The readers now compete to reserve a read. More specifically:

- Reader loads outstanding, stores that onto local variable counter.
- Reader early returns if counter is zero
- Reader attempts to update outstanding with CAS using counter and counter 1.
- If CAS fails, go back to the top and retry.

If rv is non-success, another reader has won the reservation. The current reader can attempt to reserve again if outstanding is non-zero.

If rv is a success, the reader is *guaranteed* a read. However, readers may still compete during index reservation. To reserve an index, a reader issues CAS to update the index status from *WRITTEN* to *READING*. CAS failure indicates another reader has already reserved this index. The reader will bump the read pointer and try to reserve the next index.

Now let us take a look at the writer implementation:

```
procedure writer(\ ) begin w\_chk\_full:
    if outstanding = N-1 then w\_early\_ret:
        return;
    end if;
w\_chk\_st:
    if status[wptr] \neq UNUSED then w\_early\_ret2:
    return;
    end if;
w\_write\_buf:
    buffer[wptr] := wptr + 1000;
```

```
w_mark_written:
    status[wptr] := WRITTEN;
w_inc_wptr:
    wptr := (wptr + 1)%N;
w_inc:
    outstanding := outstanding + 1;
w_done:
    return;
end procedure;
```

The writer first checks outstanding, and early return if queue is full. After fullness check, the writer then checks if the current index is UNUSED. This is to account for the edge case where a reader has performed the reservation first step to decrement outstanding but haven't done the actual read. If both checks pass, then writer now has an *UNUSED* index it can write to.

## 8.3 Safety

When a reader reserves an index to read, the reader must have exclusive access. This can be described as: For any pair of readers inside critical section, they must operate on different indices:

Similarly, for any reader and writer inside critical section, they must operate on different indices as well:

```
\begin{aligned} Exclusive Read Write &\triangleq \\ \forall \, x \in READERS : \\ (\, \land \, pc[x] = \text{ "r\_read\_buf"} \\ \land \, pc[WRITER] = \text{ "w\_write\_buf"}) \\ &\Rightarrow (rptr[x] \neq wptr) \end{aligned}
```

#### 8.4 Liveness

All indices must be used as the system runs. The following verifies all unused indices are eventually used, and all used indicies are eventually unused:

```
 \begin{array}{l} \textit{Liveness} \; \stackrel{\triangle}{=} \\ \; \land \forall \, k \in 0 \ldots N-1 : \\ \; \textit{buffer}[k] = 0 \leadsto \textit{buffer}[k] \neq 0 \\ \; \land \forall \, k \in 0 \ldots N-1 : \\ \; \textit{buffer}[k] \neq 0 \leadsto \textit{buffer}[k] = 0 \end{array}
```

The following describes a more subtle scenario. We need to ensure the system remains functional even if readers complete out-of-order. The following describe such scenario, where two non-contiguous indicies have been reserved for reading. In this case we expect the indicies to eventually be re-used. This means the system remains functional after such scenario.

```
 \begin{array}{l} Liveness2 \ \triangleq \\ \ \forall \ k \in 0 \ .. \ N-3: \\ \ \land (\land status[k] = READING \\ \ \land status[k+1] = UNUSED \\ \ \land status[k+2] = READING) \\ \ \rightsquigarrow (status[k] = WRITTEN) \\ \ \land (\land status[k] = READING \\ \ \land status[k+1] = UNUSED \\ \ \land status[k+2] = READING) \\ \ \rightsquigarrow (status[k+2] = WRITTEN) \\ \ \rightsquigarrow (status[k+2] = WRITTEN) \\ \end{array}
```

# Part IV

# Reference

## **Data Structure**

Like other languages, TLA+ provides its data structure. Readers are assumed familiar with common data structures, and this chapter will only focus on the TLA+ language semantics.

## 9.1 Set

Set is an unordered set where every element in the set is unique. TLA+ Set includes common set operation including union, intersection, membership check, and more.

```
\begin{array}{l} a & \stackrel{\triangle}{=} \ \{0,\,1,\,2\} \\ b & \stackrel{\triangle}{=} \ \{2,\,3,\,4\} \\ \\ & \{0,\,1,\,2,\,3,\,4\} \\ c & \stackrel{\triangle}{=} \ a \cup b \\ \\ & \{2\} \\ d & \stackrel{\triangle}{=} \ a \cup b \\ \\ & \text{TRUE - because 4 in c is bigger than 3} \\ e & \stackrel{\triangle}{=} \ 3x \in c: x > 3 \\ \\ & \text{FALSE - nothing in c is bigger than 5} \\ f & \stackrel{\triangle}{=} \ 3x \in c: x > 5 \\ \\ & \text{FALSE - not all elements in c are smaller than 3} \\ g & \stackrel{\triangle}{=} \ \forall x \in c: x < 3 \\ \\ & \text{TRUE - all elements in c are smaller than 3} \\ h & \stackrel{\triangle}{=} \ \forall x \in c: x < 5 \\ \\ & \{0,\,1,\,2\} \text{ - all elementse less than 3} \\ i & \stackrel{\triangle}{=} \ \{x \in c: x < 3\} \\ \end{array}
```

```
5 - the number of elements in c j \ \stackrel{\triangle}{=} \ Cardinality(c) \{0,\,1,\,3,\,4\} \text{ - c substracts d} k \ \stackrel{\triangle}{=} \ c \setminus d
```

## 9.2 Tuple

A tuple is an ordered data structure, similar to a queue in other languages. Common operation supported by tuple include Append to push and Tail to pop.

```
\begin{array}{l} a \stackrel{\triangle}{=} \langle 0,1,2 \rangle \\ b \stackrel{\triangle}{=} \langle 2,3,4 \rangle \\ \\ \text{tuple: } 0,1,2,2,3,4 \\ c \stackrel{\triangle}{=} A \circ B \\ \\ d \stackrel{\triangle}{=} Len(c) \\ \\ \text{TRUE - every c[x] is not 10} \\ \text{First tuple element is at index 1 (not 0)} \\ e \stackrel{\triangle}{=} \forall x \in 1 \dots Len(c) : c[x] \neq 10 \\ \\ \text{TRUE - there exists a c[x] that is 2} \\ f \stackrel{\triangle}{=} \exists x \in 1 \dots Len(c) : c[x] = 2 \\ \\ \{3,4\} \text{ - when index is 3 or 4, c[x] = 2} \\ g \stackrel{\triangle}{=} \{x \in 1 \dots Len(c) : c[x] = 2\} \\ \end{array}
```

### 9.3 Function

Function is similar to map in other data structures, supporting key value lookup.

```
\begin{array}{l} SetA \ \stackrel{\triangle}{=} \ \{\text{``a''}, \text{``b''}, \text{``c''}\} \\ SetB \ \stackrel{\triangle}{=} \ \{\text{``c''}, \text{``d''}, \text{``e''}\} \\ \\ Create a mapping with keys a, b, c with values 0, 0, 0 \\ a \ \stackrel{\triangle}{=} \ [k \in SetA \mapsto 0] \\ b \ \stackrel{\triangle}{=} \ [k \in SetB \mapsto 1] \\ \\ Concatenate \\ c \ \stackrel{\triangle}{=} \ a \ @@ b \\ \\ Subtraction \\ d \ \stackrel{\triangle}{=} \ [x \in (\text{DOMAIN } c \setminus \text{DOMAIN } b) \mapsto c[x]] \\ \\ Create a mapping with keys a, b, c with values <math>\{\}, \{\}, \{\}\} \\ \end{array}
```

$$e \stackrel{\Delta}{=} [k \in \mathit{SetA} \mapsto \{\}]$$

Create a mapping that is the same as e, except key a's value is "a", "b", "c"  $f \triangleq [e \text{ EXCEPT }![\text{``a"}] = \{\text{``a"}, \text{``b"}, \text{``c"}\}]$ 

## **Fairness**

For rigorous definition and proof, please refer to [1]. This chapter focus on the application fairness by describing an elevator that eventually makes it to the top floor:



## 10.1 Liveness

Consider the following elevator Spec:

```
—— MODULE elevator -
EXTENDS Integers
VARIABLES a
vars \triangleq \langle a \rangle
TOP
BOTTOM \stackrel{\triangle}{=} 1
Init \triangleq
      \wedge a = BOTTOM
      \land \ a \neq \mathit{TOP}
      \wedge \ a' = a+1
Down \triangleq
      \land a \neq BOTTOM
      \wedge a' = a - 1
Spec \triangleq
   \land \mathit{Init}
   \wedge \Box [Up \vee Down]_a
```

The building has a set of floors and the elevator can go either up or down. The elevator keeps going up until it's the top floor, or keep going down until it's the bottom floor. TLC will pass the spec as is.

Let's introduce a liveness property. The elevator should always at least go to the second floor:

```
\begin{array}{c} Liveness \stackrel{\triangle}{=} \\ \wedge \ a = 1 \leadsto a = 2 \end{array}
```

Model checker will report a violation on this property:

```
Error: Temporal properties were violated.
Error: The following behavior constitutes a counter-example:
State 1: <Initial predicate>
a = 1
State 2: Stuttering
```

Since the *Spec* permits *suttering*, the state machine is allowed to perpetually stay on 1F and *never* go to 2F. This can be fixed by introducing fairness description.

### 10.2 Weak Fairness

Weak fairness is defined as:

$$\Diamond \Box (ENABLED\langle A \rangle_v) \Rightarrow \Box \Diamond \langle A \rangle_v \tag{10.1}$$

 $ENABLED\langle A \rangle$  represents conditions required for action A. The above translates to: if conditions required for action A to occur is eventually always true, then action A will always eventually happen.

Without weak fairness defined, the elevator may stutter at 1F and never go to 2F. Weak fairness states that if the conditions of an action is eventually always true (ie. elevator decides to stay on 1F but can go up), the elevator always eventually go up.

```
Spec \triangleq \\ \land Init \\ \land \Box [Down \lor Up]_a \\ \land \operatorname{WF}_a(Down) \\ \land \operatorname{WF}_a(Up)
```

Running the spec against model checker passes again. What if we want to verify the elevator eventually always goes to the top, not just to 2F? Let's modify the Liveness property again:

```
\begin{array}{l} Liveness \stackrel{\triangle}{=} \\ \land a = BOTTOM \leadsto a = TOP \end{array}
```

Model checker now reports the following violation:

```
Error: Temporal properties were violated.

Error: The following behavior constitutes a counter-example:

State 1: <Initial predicate>
a = 1

State 2: <Up line 10, col 5 to line 11, col 17 of module elevator>
a = 2

Back to state 1: <Down line 13, col 5 to line 14, col 17 of module elevator>
```

Model checker identified a case where the elevator is perpetually stuck going between 1F and 2F, but never go to 3F. Weak fairness is no longer enough, because the elevator is not stuck on 2F repeatedly, but stuck going between 1F and 2F. This is where we need strong fairness.

## 10.3 Strong Fairness

Strong fairness is defined as:

$$\Box \Diamond (ENABLED\langle A \rangle_v) \Rightarrow \Box \Diamond \langle A \rangle_v \tag{10.2}$$

The difference between weak and strong fairness is the *eventually always* vs. *always eventually*.

In weak fairness, once the state machine is stuck in a state forever, the state machine always transition to a possible next state permitted by the *Spec* (eg. if the elevator is stuck on 1F but can go to 2F, it will). With strong fairness, the elevator doesn't need to be stuck on 2F to go to 3F. If the elevator *always* eventually makes it to 2F, it always eventually go to 3F.

Intuitively we are tempted to enable strong fairness like so:

```
Spec \stackrel{\triangle}{=} \\ \wedge Init \\ \wedge \Box [Up \vee Down]_a \\ \wedge WF_a(Down) \\ \wedge SF_a(UP)
```

However, model checker *still* reports the same violation.

If we take a closer look at the enabling condition for Up, it only requires current floor to be not the top floor. When the elevator is stuck in a loop going Up and Down between 1F and 2F indefinitely, strong fairness for Up is already

satisfied. What we really want is strong fairness on *Up* for every floor, instead of any floor except top floor. So if elevator makes to 2F once, it will always eventaully go to 3F. If elevator makes to 3F once, it will always eventaully go to 4F, so on and so forth. The following is the change required:

```
 \begin{array}{l} Spec \ \stackrel{\triangle}{=} \\ \wedge \ Init \\ \wedge \ \square [\ Up \lor Down]_a \\ \wedge \ WF_a(Down) \\ \wedge \ \forall \ f \in BOTTOM \ .. \ TOP-1 : \\ \wedge \ WF_a(\ Up \land f = a) \end{array}
```

With this change the model checker will pass.

## Liveness

While safety properties can catch per-state contradictions, liveness properties allow you to verify the behavior across a series of states. This is TLA+'s *su-perpower*. We are rarely interested only in the correctness of one state in the system, but rather in the correctness of system behavior *across* a set of states.

This book has already provided a few examples of liveness properties: eg. The elevator eventually makes it to the top floor, consensus protocol eventually converges, the scheduling algorithm guarantees a lock requester eventually gets the lock, etc. I argue any system worth the reader's time to model using TLA+must have interesting liveness properties to verify.

Unfortunately, liveness check also takes *much* longer, since the very definition of verifying property across a series of states makes the task very hard to parallelize. Care must go into refining the model to keep the model checker runtime reasonable.

In this chapter, we will go through a very simple state machine to demonstrate liveness properties. Assume a simple three-system system:



This can be described by the following Spec:

```
EXTENDS Naturals

VARIABLES counter

vars \triangleq \langle counter \rangle

Eventually Always \triangleq \Diamond \Box (counter = 3)

Always Eventually \triangleq \Box \Diamond (counter = 3)
```

```
 \begin{split} &\operatorname{Init} \ \stackrel{\triangle}{=} \\ & \wedge \operatorname{counter} = 0 \\ &\operatorname{Inc} \ \stackrel{\triangle}{=} \\ & \wedge \operatorname{counter}' = \operatorname{counter} + 1 \\ &\operatorname{Dec} \ \stackrel{\triangle}{=} \\ & \wedge \operatorname{counter}' = \operatorname{counter} - 1 \\ &\operatorname{Next} \ \stackrel{\triangle}{=} \\ & \vee \wedge \operatorname{counter} \neq 3 \\ & \wedge \operatorname{Inc} \\ & \vee \wedge \operatorname{counter} = 3 \\ & \wedge \operatorname{Dec} \\ &\operatorname{Spec} \ \stackrel{\triangle}{=} \\ & \wedge \operatorname{Init} \\ & \wedge \square[\operatorname{Next}]_{\operatorname{vars}} \\ & \wedge \operatorname{WF}_{\operatorname{vars}}(\operatorname{Next}) \end{split}
```

Note the required fairness description in the spec. Without fairness the spec is allowed to stuttering and model checker cannot verify liveness properties.

## 11.1 Always Eventually

We want to verify the system always eventually makes it to state 3. This can be described by the following liveness property:

```
AlwaysEventually \triangleq \Box \Diamond (counter = 3)
```

Once the system makes it to state 3, the system is stuck in a loop transitioning state 2 and 3. It doesn't *remain* in state 3, but it does *always eventually* make it to state 3. The system as described fulfills this liveness property.

## 11.2 Eventually Always

However, the system does not *eventually always* stay in state 3, because the system toggles between state 2 and 3. This is described by the following liveness property:

```
EventuallyAlways \triangleq \Diamond \Box (counter = 3)
```

To satisfy this liveness property, we will need to remove the transition from 3 to 2:



We need to remove the corresponding Dec action from Next:

```
 \begin{array}{c} Next \; \triangleq \\ \; \vee \; \wedge \; counter \neq 3 \\ \; \wedge \; Inc \end{array}
```

The system now *eventually always* remain in state 3, satisfy the liveness property.

Note that the system still always eventually make it to state 3, so the updated spec satisfies both AlwaysEventually and EventuallyAlways liveness properties. This is not to say designer should always use eventually always. Some system may never converge onto a fixed state. For example, in a consesus system any given server may crash and disturb the converged state. In such case eventually always will never be true, but always eventually will be.

## 11.3 Leads To

Leads to provides a cause-and-effect description. In this example, we can describe state 0 leads to state 3:

```
state 0 leads to state 3: TRUE LeadsTo \ \stackrel{\triangle}{=} \ counter = 0 \leadsto counter = 3 state 0 leads to state 4: FALSE - model checker reports violation LeadsTo \ \stackrel{\triangle}{=} \ counter = 0 \leadsto counter = 4
```

Note that *leads to* is only evaluated if the left hand side is *true*. If right hand side is updated to counter = 4, the liveness property will fail as expected. However, if left hand side is false, then the liveness property is not evaluated since there isn't a state that satisfies the cause condition. For example, the model checker will not report violation for the following liveness property:

```
model checker will NOT report violation because cause condition never occur LeadsTo \stackrel{\Delta}{=} counter = 4 \leadsto counter = 3
```

## General Guideline

## 12.1 Model Checker Debug

Debugging in TLC is a bit different than debugging with normal programs. A step in the model checker is really a state transition. Even if the model checker completes, it's still worthwhile dump and audit the states just to make sure the Spec is defined correctly.

```
tlc elevator -dump out > /dev/null && cat out.dump | head -n5
State 1:
a = 1
State 2:
a = 2
```

You may want to grep the output to look for state being set to certain value to confirm the Spec is working as intended.

#### 12.1.1 Dead Lock

Deadlock typically happens when the model checker ran out of things to do. This is typically a result of an incomplete Spec definition, where certain edge cases were not accounted for. The model checker typically provides a fairly comprehensive backtrace leading up to the dead lock to simplify debug.

#### 12.1.2 Live Lock

Livelock happens when the model checker identifies a case where the liveness property is violated. An example is the elevator stuck going between two floors instead of keep going to the top floor, or the system is stuck dropping and retransmit the same packet.

These are typically fixed by providing additional fairness description to the Spec, telling the model checker how continue in the case of a live lock.

For a detail fairness description please refer to Chapter 10.

#### 12.2 Model Refinement

This is, in some sense, the *art* associated with writing model checker verifiable TLA+ spec. Model checking is only valuable if it can be verified within a reasonable amount of time. Since the model complexity grows exponentially, there's little value in attempting to hyper-optimize the details. Designer should focus on optimizing the broad stroke, such as removing features that are harder to get wrong, and focus the model on the bits that have the highest return on investment.

One useful way of trimming out low value portion of the Spec is to audit the state dump. Even in the case of a non-terminating run, a partial state dump may help identify low value details that can be removed from the Spec.

One key value of TLA+ is it highlights all the corner cases in the system. Even if designer end up simplifying the Spec, it still likely highlights certain condition the designer was previously unaware of.

As a broad stroke principle: when the Spec has millions or higher more states, it is unlikely to terminate within a few seconds. From first principles if a designer can find one failure case in a million states, designer can also likely simplify the model to reproduce the failure in much fewer states.

Reference

# Bibliography

- [1] https://lamport.azurewebsites.net/tla/book.html
- [2] Srikumar Subramanian https://sriku.org/posts/fairness-in-tlaplus/, 2015
- [3] Richard M. Murray, Nok Wongpiromsarn Linear Temporal Logic, Lecture 3, 2012
- [4] https://www.backblaze.com/blog/cloud-storage-durability/
- [5] https://raft.github.io/raft.pdf
- [6] https://github.com/ongardie/raft.tla
- [7] https://github.com/tlaplus/tlaplus
- [8] https://ahelwer.ca/post/2023-11-01-tla-finite-monotonic/
- [9] https://en.wikipedia.org/wiki/C10k\_problem
- $[10]\ https://github.com/tlaplus/CommunityModules$