## 第04次實習課

學生:林培瑋

2024 Advanced Mixed-Operation System (AMOS) Lab.







#### P347 16.2.4 Writing the Data to the UART



#### 16.2.4 Writing the Data to the UART

Now that the UART is configured to send and receive data, we can try writing some data out of the part. In this case, we'll send some character data—the short message "Watson. Come quickly!" The subroutine for this task is written so that the calling routine can send a single character at a time. When the subroutine receives the character, it's placed into the transmit buffer, but only after the processor checks to ensure the previous character has been transmitted. Who's reading this data? In the simulation tools, there is a serial window that can accept data from a UART, driving the necessary handshake lines that are normally attached to the receiver. The assembly code for our transmitter routine looks like the following: 

Read bit 5 of LSR to see if bit 5 = 1 or 0.



| UART 0     |                   |                                    |                     |            |                 |                          |                  |                                  |                        |                           |     |                |
|------------|-------------------|------------------------------------|---------------------|------------|-----------------|--------------------------|------------------|----------------------------------|------------------------|---------------------------|-----|----------------|
| 0xE000C000 | U0RBR<br>(DLAB=0) | U0 Receiver<br>buffer<br>register  | 8-bit data          |            |                 |                          |                  |                                  |                        |                           |     | un–<br>defined |
|            | U0THR<br>(DLAB=0) | U0 Transmit<br>holding<br>register |                     | 8-bit data |                 |                          |                  |                                  |                        |                           |     | NA             |
|            | U0DLL<br>(DLAB=1) | U0 Divisor<br>latch LSB            | 8-bit data          |            |                 |                          |                  |                                  |                        |                           | R/W | 0x01           |
| 0xE000C004 | U0IER<br>(DLAB=0) | U0 Interrupt<br>enable<br>register | 0                   | 0          | 0               | 0                        | 0                | En. Rx<br>Line<br>Status<br>Int. | Enable<br>THRE<br>Int. | En. Rx<br>Data<br>Av.Int. | R/W | 0              |
|            | U0DLM<br>(DLAB=1) | U0 Divisor<br>latch LSB            | 8 bit data          |            |                 |                          |                  |                                  |                        |                           | R/W | 0              |
| 0xE000C008 | UoIIR             | U0 Interrupt<br>ID register        | FIFOs Enabled       |            | 0               | 0                        | IIR3             | IIR2                             | IIR1                   | IIRO                      | RO  | 0x01           |
|            | U0FCR             | U0 FIFO<br>control<br>register     | Rx Trigger          |            | -               | -                        | -                | U0 Tx<br>FIFO<br>Reset           | U0 Rx<br>FIFO<br>Reset | U0<br>FIFO<br>Enable      | WO  | 0              |
| 0xE000C00C | UOLCR             | U0 Line<br>control<br>register     | DLAB Set<br>break   |            | Stick<br>parity | Even<br>parity<br>select | Parity<br>enable | Nm. of<br>stop<br>bits           |                        | length<br>ect             | R/W | 0              |
| 0xE000C014 | UoLSR             | U0 Line<br>status<br>register      | Rx<br>FIFO<br>Error | ТЕМТ       | THRE            | ВІ                       | FE               | PE                               | OE                     | DR                        | RO  | 0x60           |
| 0xE000C01C | U0LSR             | U0 Scratch<br>pad register         | 8-bit data          |            |                 |                          |                  |                                  |                        | R/W                       | 0   |                |

bit 5(Transmit Holding Register Empty) -> if 1:empty  $\,\,$  0:not empty  $\,\,$ 

→類似於C語言中的put character



### **Keil Tool-UARTConfig**

2024 Advanced Mixed-Operation System (AMOS) Lab.









Peripherals Tools SVCS Window Help





















#### **Keil Tool-Transmit**

2024 Advanced Mixed-Operation System (AMOS) Lab.











#### Debug: F11 vs. F10 vs. F5



- ❖ F11(Step): 單步執行。(一行指令一行指令執行)
- ❖ F10(Step Over): 不進副函式,但副函式的結果會呈現出來。 (把副函式當成一步)
- ❖ F5(Run):整個程式執行完的結果。

|                  | Run                | F5       |
|------------------|--------------------|----------|
| ⊗                | Stop               |          |
| <b>{1}</b> }     | Step               | F11      |
| {}               | Step Over          | F10      |
| { <sup>1</sup> } | Step Out           | Ctrl+F11 |
| <b>→{</b> }      | Run to Cursor Line | Ctrl+F10 |



### 練習:反向印出字串



```
AREA UARTDEMO, CODE, READONLY
              0xE002C000
         EQU
                             ; controls the function of the pins
PINSEL0
UOSTART
         EQU
            0xE000C000 ; start of UART0 registers
                             ; line control register for UARTO
LCR0
         EQU
             0xC
LSR0
         EQU
             0x14
                             ; line status register for UARTO
                             ; start of onboard RAM for 2104
RAMSTART
         EQU
            0x40000000
         ENTRY
                →先自行計算最後一個字元的位置,依序往前取值。(設COUNTER)
start
               sp, = RAMSTART ; set up stack pointer
         LDR
              UARTConfiq ; initialize/configure UARTO
         _{
m BL}
              r1, = CharData ; starting address of characters
         LDR
Loop
         LDRB
              r0, [r1],#1; load character, increment address
                             ; null terminated?
         CMP
              r0,#0
              Transmit
                             ; send character to UART
         BLNE
                             ; continue if not a '0'
         BNE
              Loop
                             ; otherwise we're done
done
         В
               done
```

#### Receive

2024 Advanced Mixed-Operation System (AMOS) Lab.







#### Reading the data from the UART buffer



```
Receive
           STMIA
                   sp!, {r5, r6, lr}
                   r5, = U0START
           LDR
wait
           LDRB
                   r6, [r5, #LSR0]; get status of buffer
                                   ; DR: Data Ready?
           TST
                   r6, #1
                                   ; spin until data ready
                   wait
           BEQ
           STRB
                   r0, [r5]
                   sp!, {r5, r6, pc}
           LDMDB
```

| UART 0     |                   |                                    |                     |            |                 |                          |                  |                                  |                        |                           |     |      |
|------------|-------------------|------------------------------------|---------------------|------------|-----------------|--------------------------|------------------|----------------------------------|------------------------|---------------------------|-----|------|
|            | UORBR<br>(DLAB=0) | U0 Receiver<br>buffer<br>register  |                     | 8-bit data |                 |                          |                  |                                  |                        |                           |     |      |
| 0xE000C000 | U0THR<br>(DLAB=0) | U0 Transmit<br>holding<br>register |                     | 8-bit data |                 |                          |                  |                                  |                        |                           |     |      |
|            | U0DLL<br>(DLAB=1) | U0 Divisor<br>latch LSB            |                     | 8-bit data |                 |                          |                  |                                  |                        |                           |     | 0x01 |
| 0xE000C004 | U0IER<br>(DLAB=0) | U0 Interrupt<br>enable<br>register | 0                   | 0          | 0               | 0                        | 0                | En. Rx<br>Line<br>Status<br>Int. | Enable<br>THRE<br>Int. | En. Rx<br>Data<br>Av.Int. | R/W | 0    |
|            | U0DLM<br>(DLAB=1) | U0 Divisor<br>latch LSB            |                     | 8 bit data |                 |                          |                  |                                  |                        |                           |     | 0    |
| 0xE000C008 | UoIIR             | U0 Interrupt<br>ID register        | FIFOs l             | Enabled    | 0               | 0                        | IIR3             | IIR2                             | IIR1                   | IIRO                      | RO  | 0x01 |
|            | U0FCR             | U0 FIFO<br>control<br>register     | Rx Tı               | rigger     | 1               | 1                        | 1                | U0 Tx<br>FIFO<br>Reset           | U0 Rx<br>FIFO<br>Reset | U0<br>FIFO<br>Enable      | WO  | 0    |
| 0xE000C00C | U0LCR             | U0 Line<br>control<br>register     | DLAB Set<br>break   |            | Stick<br>parity | Even<br>parity<br>select | Parity<br>enable | Nm. of<br>stop<br>bits           | Word length<br>select  |                           | R/W | 0    |
| 0xE000C014 | UoLSR             | U0 Line<br>status<br>register      | Rx<br>FIFO<br>Error | TEMT       | THRE            | BI                       | FE               | PE                               | OE                     | DR                        | RO  | 0x60 |
| 0xE000C01C | U0LSR             | U0 Scratch<br>pad register         | 8-bit data          |            |                 |                          |                  |                                  |                        |                           | R/W | 0    |



#### FE vs. PE vs. OE

LILABTER



- \* FE: Frame Error, PE: Parity Error, OE: Overrun Error
- \* Read bits 3, 2 and 1 of a word at memory address 0xE000C014(LSR)
  - If they are all 0 then END
  - Otherwise, then go back to wait

#### 1. Frame Error (FE) - 幀錯誤:

- 幀錯誤發生在接收器無法正確識別通信中的開始位和停止位之間的數據位時。在UART通信中,每個數據字節都有一個開始位和一個或多個停止位,用於標誌數據字節的開始和結束。如果接收器在接收數據時無法準確同步,就會導致幀錯誤。
- 幀錯誤可能由於多種因素引起,例如通信速率設置不正確、噪聲干擾或線路問題。當出現幀錯 誤時,接收器通常會將錯誤標誌設置為FE,並且可能會觸發相應的中斷來通知系統。

#### 2. Parity Error (PE) - 奇偶校驗錯誤:

- 奇偶校驗是一種用於檢測數據錯誤的方法。在某些UART設置中,可以配置奇偶校驗位,以使 數據位的總數(包括奇偶校驗位)為奇數或偶數。在接收端,當接收到的數據的奇偶性與預期 的不一致時,就會發生奇偶校驗錯誤。
- 奇偶校驗錯誤通常表示接收到的數據可能已經被損壞或出錯。這可能是由於通信中的噪聲、干擾或其他原因引起的。

#### 3. Overrun Error (OE) - 溢出錯誤:

- 溢出錯誤發生在UART接收緩衝區無法及時處理接收到的數據時。當接收器無法處理數據流的 速度,導致接收緩衝區溢出時,就會發生溢出錯誤。
- 溢出錯誤通常由於接收數據的速度超過系統處理數據的速度而引起。這可能是因為數據傳輸速率太快、接收端處理能力不足或者其他系統性能問題。當發生溢出錯誤時,可能會丟失部分數據,這可能會導致通信錯誤或故障。

| UART 0     |                   |                                    |                     |            |                 |                          |                  |                                  |                        |                           |     |                |
|------------|-------------------|------------------------------------|---------------------|------------|-----------------|--------------------------|------------------|----------------------------------|------------------------|---------------------------|-----|----------------|
| 0xE000C000 | UORBR<br>(DLAB=0) | U0 Receiver<br>buffer<br>register  | 8-bit data          |            |                 |                          |                  |                                  |                        |                           |     | un–<br>defined |
|            | U0THR<br>(DLAB=0) | U0 Transmit<br>holding<br>register |                     | 8-bit data |                 |                          |                  |                                  |                        |                           |     | NA             |
|            | U0DLL<br>(DLAB=1) | U0 Divisor<br>latch LSB            |                     | 8-bit data |                 |                          |                  |                                  |                        |                           |     |                |
| 0xE000C004 | U0IER<br>(DLAB=0) | U0 Interrupt<br>enable<br>register | 0                   | 0          | 0               | 0                        | 0                | En. Rx<br>Line<br>Status<br>Int. | Enable<br>THRE<br>Int. | En. Rx<br>Data<br>Av.Int. | R/W | 0              |
|            | U0DLM<br>(DLAB=1) | U0 Divisor<br>latch LSB            | 8 bit data          |            |                 |                          |                  |                                  |                        |                           | R/W | 0              |
| 0xE000C008 | UoIIR             | U0 Interrupt<br>ID register        | FIFOs l             | Enabled    | 0               | 0                        | IIR3             | IIR2                             | IIR1                   | IIRO                      | RO  | 0x01           |
|            | U0FCR             | U0 FIFO<br>control<br>register     | Rx Trigger          |            | -               | -                        | -                | U0 Tx<br>FIFO<br>Reset           | U0 Rx<br>FIFO<br>Reset | U0<br>FIFO<br>Enable      | WO  | 0              |
| 0xE000C00C | U0LCR             | U0 Line<br>control<br>register     | DLAB Set<br>break   |            | Stick<br>parity | Even<br>parity<br>select | Parity<br>enable | Nm. of<br>stop<br>bits           |                        | length<br>ect             | R/W | 0              |
| 0xE000C014 | UoLSR             | U0 Line<br>status<br>register      | Rx<br>FIFO<br>Error | TEMT       | THRE            | BI                       | FE               | PE                               | OE                     | DR                        | RO  | 0x60           |
| 0xE000C01C | U0LSR             | U0 Scratch<br>pad register         | 8-bit data          |            |                 |                          |                  |                                  |                        |                           | R/W | 0              |

→ 参考技術手冊: <a href="https://reurl.cc/yY8MV2">https://reurl.cc/yY8MV2</a>







Q&A





# Thanks for your attention !!