











SN65DSI84-Q1

ZHCSFS1A - DECEMBER 2016-REVISED JUNE 2018

## SN65DSI84-Q1 汽车用单通道 MIPI® DSI 转双链路 LVDS 桥接器

### 1 特性

- 符合汽车类应用的 要求
- 具有符合 AEC-Q100 标准的下列特性:
  - 器件温度等级 2: -40°C 至 105°C 的环境运行 温度范围
  - 器件 HBM ESD 分类等级 3A
  - 器件 CDM ESD 分类等级 C6
- 实现了 MIPI D-PHY 版本 1.00.00 物理层前端和显示屏串行接口 (DSI) 版本 1.02.00
- 单通道 DSI 接收器每通道可配置 1、2、3 或 4 条 D-PHY 数据信道,每条信道的运行速率高达 1Gbps
- 支持 RGB666 和 RGB888 格式的 18bpp 与 24bpp DSI 视频流
- 适合 60fps WUXGA 1920 × 1200 分辨率(18bpp 和 24bpp 颜色),以及 60fps 1366 × 768 分辨率 (18bpp 和 24bpp 颜色)
- 针对单链路或双链路 LVDS 的输出配置
- 支持单通道 DSI 转单链路 LVDS 的操作模式
- 双链路或单链路模式下 LVDS 输出时钟范围为 25MHz 到 154MHz
- LVDS 像素时钟可采用自由运行持续 D-PHY 时钟或外部基准时钟 (REFCLK)
- 1.8V 主 V<sub>CC</sub> 电源
- 低功耗 特性 包括关断模式、低 LVDS 输出电压摆幅、共模以及 MIPI 超低功耗状态 (ULPS) 支持
- 针对简化印刷电路板 (PCB) 走线的 LVDS 通道交换 (SWAP), LVDS 引脚顺序反向特性
- 采用 64 引脚 10mm x 10mm HTQFP (PAP) 封装 PowerPADTMIC 封装

#### 2 应用

- 集成显示屏的信息娱乐系统主机
- 具有远程显示屏的信息娱乐系统主机
- 后座信息娱乐系统
- 混合动力汽车仪表板
- 便携式导航设备 (PND)
- 导航
- 工业人机界面 (HMI) 和显示屏

#### 3 说明

SN65DSI84-Q1 DSI 转 LVDS 桥接器 具有 一个单通道 MIPI D-PHY 接收器前端配置,此配置中在每个通道上具有 4 条信道,每条信道的运行速率为 1Gbps,最大输入带宽为 4Gbps。桥接器可解码 MIPI®DSI 18bpp RGB666 和 24bpp RGB888 包,并将格式化视频数据流转换为 LVDS 输出(像素时钟范围为 25MHz至 154MHz),从而提供双链路 LVDS 或单链路 LVDS(每个链路具有 4 个数据信道)。

SN65DSI84-Q1 器件非常适用于每秒帧数 (fps) 为 60 的 WUXGA (1920 × 1080),每像素位数 (bpp) 高达 24 位。该器件实现了部分线路缓冲以适应 DSI 与 LVDS 接口间的数据流不匹配的情况。

SN65DSI84-Q1 器件采用小外形 10mm x 10mm HTQFP

(0.5mm 间距) 封装,工作温度范围为 **–40℃** 至 **+105℃**。

#### 器件信息<sup>(1)</sup>

| 器件编号         | 封装         | 封装尺寸 (标称值)        |
|--------------|------------|-------------------|
| SN65DSI84-Q1 | HTQFP (64) | 10.00mm x 10.00mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。

图 1. 典型应用





Copyright © 2016, Texas Instruments Incorporate



# 目录

| 1 | 特性1                                  |    | 8.6 Register Maps                 | 23 |
|---|--------------------------------------|----|-----------------------------------|----|
| 2 | 应用 1                                 | 9  | Application and Implementation    |    |
| 3 | 说明 1                                 |    | 9.1 Application Information       | 38 |
| 4 | 修订历史记录 2                             |    | 9.2 Typical Application           | 38 |
| 5 | Pin Configuration and Functions 3    | 10 | Power Supply Recommendations      | 45 |
| 6 | Specifications5                      |    | 10.1 V <sub>CC</sub> Power Supply | 45 |
| • | 6.1 Absolute Maximum Ratings         |    | 10.2 VCORE Power Supply           | 45 |
|   | 6.2 ESD Ratings                      | 11 | Layout                            | 45 |
|   | 6.3 Recommended Operating Conditions |    | 11.1 Layout Guidelines            | 45 |
|   | 6.4 Thermal Information              |    | 11.2 Layout Example               | 46 |
|   | 6.5 Electrical Characteristics       | 12 | 器件和文档支持                           | 47 |
|   | 6.6 Switching Characteristics9       |    | 12.1 文档支持                         | 47 |
| 7 | Parameter Measurement Information    |    | 12.2 接收文档更新通知                     | 47 |
| 8 | Detailed Description 12              |    | 12.3 社区资源                         | 47 |
| • | 8.1 Overview                         |    | 12.4 商标                           | 47 |
|   | 8.2 Functional Block Diagram         |    | 12.5 静电放电警告                       | 47 |
|   | 8.3 Feature Description              |    | 12.6 术语表                          | 47 |
|   | 8.4 Device Functional Modes          | 13 | 机械、封装和可订购信息                       | 48 |
|   | 8.5 Programming                      |    |                                   |    |

# 4 修订历史记录

| C | hanges from Original (December 2016) to Revision A                                                                                                                                        | Page |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Deleted figure RESET and Initialization Timing Definition While V <sub>CC</sub> is High                                                                                                   | 11   |
| • | Changed the paragraph following Figure 8                                                                                                                                                  | 14   |
| • | Changed Recommended Initialization Sequence To: Initialization Sequence                                                                                                                   | 15   |
| • | Changed Table 2                                                                                                                                                                           | 15   |
| • | Changed item 3 in Video Stop and Restart Sequence From: Drive all DSI input lanes including DSI CLK lane to LP11. To: Drive all DSI data lanes to LP11, but keep the DSI CLK lanes in HS. | 38   |



## 5 Pin Configuration and Functions





### **Pin Functions**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PIN                                 |      | Pin Functions                                                                                                                                                                                                                                                                                                   |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NO.                                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
| ADDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 64                                  | I/O  | Local I <sup>2</sup> C interface target address select. See Table 4. In normal operation this pin is an input. When the ADDR pin is programmed high, it must be tied to the same 1.8-V power rails where the SN65DSI84-Q1 VCC 1.8-V power rail is connected.                                                    |  |
| A_Y0P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 46                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| A_Y0N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 47                                  | 0    | LVDS channel A, LVDS data output 0                                                                                                                                                                                                                                                                              |  |
| A_Y1P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 44                                  | 0    | 1,700 1 14 1,700 14 14 14                                                                                                                                                                                                                                                                                       |  |
| A_Y1N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 45                                  | 0    | LVDS channel A, LVDS data output 1                                                                                                                                                                                                                                                                              |  |
| A_Y2P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 41                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| NAME         NO.           ADDR         64         I/O         Local input. rails we have a size of the property of the p |                                     | 0    | LVDS channel A, LVDS data output 2                                                                                                                                                                                                                                                                              |  |
| A_Y3P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 36                                  | 0    | LVDS channel A, LVDS data output 3. A_Y3P and A_Y3N must be left not connected                                                                                                                                                                                                                                  |  |
| A_Y3N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 37                                  | 0    | (NC) for 18-bpp panels.                                                                                                                                                                                                                                                                                         |  |
| A_CLKP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 38                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| A_CLKN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 39                                  | 0    | LVDS channel A, LVDS clock output                                                                                                                                                                                                                                                                               |  |
| B_Y0P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 61                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| B_Y0N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 62                                  | 0    | LVDS channel B, LVDS data output 0                                                                                                                                                                                                                                                                              |  |
| B_Y1P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 59                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| B_Y1N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 60                                  | 0    | LVDS channel B, LVDS data output 1                                                                                                                                                                                                                                                                              |  |
| B_Y2P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 56                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| B_Y2N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 57                                  | 0    | LVDS channel B, LVDS data output 2                                                                                                                                                                                                                                                                              |  |
| B_Y3P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 50                                  | 0    | LVDS channel B, LVDS data output 3. B Y3P and B Y3N must be left NC for 18-bpp                                                                                                                                                                                                                                  |  |
| B_Y3N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 51                                  | 0    | panels.                                                                                                                                                                                                                                                                                                         |  |
| B_CLKP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 53                                  | 0    | LVDS channel B, LVDS clock output                                                                                                                                                                                                                                                                               |  |
| B_CLKN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 54                                  | 0    |                                                                                                                                                                                                                                                                                                                 |  |
| DAOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19                                  | ı    |                                                                                                                                                                                                                                                                                                                 |  |
| DAON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 20                                  | ı    | MIPI D-PHY channel A, data lane 0; data rate up to 1 Gbps.                                                                                                                                                                                                                                                      |  |
| DA1P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 21                                  | ı    |                                                                                                                                                                                                                                                                                                                 |  |
| DA1N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 22                                  | ı    | MIPI D-PHY channel A, data lane 1; data rate up to 1 Gbps                                                                                                                                                                                                                                                       |  |
| DA2P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 27                                  | ı    |                                                                                                                                                                                                                                                                                                                 |  |
| DA2N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 28                                  | ı    | MIPI D-PHY channel A, data lane 2; data rate up to 1 Gbps.                                                                                                                                                                                                                                                      |  |
| DA3P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 29                                  | ı    |                                                                                                                                                                                                                                                                                                                 |  |
| DA3N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30                                  | ı    | MIPI D-PHY channel A, data lane 3; data rate up to 1 Gbps.                                                                                                                                                                                                                                                      |  |
| DACP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 24                                  | ı    |                                                                                                                                                                                                                                                                                                                 |  |
| DACN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 25                                  | ı    | MIPI D-PHY channel A, clock lane; data rate up to 1 Gbps.                                                                                                                                                                                                                                                       |  |
| RSVD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4, 5, 6, 7, 8, 9,<br>10, 11, 12, 13 | _    | Leave unconnected                                                                                                                                                                                                                                                                                               |  |
| EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2                                   | I    | Chip enable and reset. The device is reset (shutdown) when the EN pin is low.                                                                                                                                                                                                                                   |  |
| GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 23, 26, 52                          | G    | Reference ground                                                                                                                                                                                                                                                                                                |  |
| IRQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 33                                  | 0    | Interrupt signal                                                                                                                                                                                                                                                                                                |  |
| REFCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 17                                  | I    | This pin is an optional external reference clock for the LVDS pixel clock. If an external reference clock is not used, this pin must be pulled to ground with an external resistor. The source of the reference clock must be placed as close as possible with a series resistor near the source to reduce EMI. |  |
| RSVD1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 34                                  | I/O  | Reserved. This pin must be left unconnected for normal operation.                                                                                                                                                                                                                                               |  |
| RSVD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                   | I    | Reserved. This pin must be left unconnected for normal operation.                                                                                                                                                                                                                                               |  |
| SCL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 15                                  | I    | Local I <sup>2</sup> C interface clock.                                                                                                                                                                                                                                                                         |  |
| SDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16                                  | I/O  | Local I <sup>2</sup> C interface data                                                                                                                                                                                                                                                                           |  |



### Pin Functions (continued)

| Р               | PIN |      | DECODINE                                                                                         |  |  |
|-----------------|-----|------|--------------------------------------------------------------------------------------------------|--|--|
| NAME NO.        |     | TYPE | DESCRIPTION                                                                                      |  |  |
|                 | 3   | _    |                                                                                                  |  |  |
|                 | 14  | _    |                                                                                                  |  |  |
|                 | 18  | _    |                                                                                                  |  |  |
|                 | 32  | _    |                                                                                                  |  |  |
|                 | 35  | _    |                                                                                                  |  |  |
| V               | 40  | _    | 1.8-V power supply                                                                               |  |  |
| V <sub>CC</sub> | 43  | _    | 1.6-V power supply                                                                               |  |  |
|                 | 48  | _    |                                                                                                  |  |  |
|                 | 49  | _    |                                                                                                  |  |  |
|                 | 55  | _    |                                                                                                  |  |  |
|                 | 58  | _    |                                                                                                  |  |  |
|                 | 63  | _    |                                                                                                  |  |  |
| VCORE           | 31  | Р    | 1.1-V output from the voltage regulator. This pin must have a 1-µF external capacitor to ground. |  |  |
| PowerPAD        |     | _    | Reference ground                                                                                 |  |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                |                                             | MIN  | MAX   | UNIT |
|------------------|--------------------------------|---------------------------------------------|------|-------|------|
| $V_{CC}$         | Supply voltage                 |                                             | -0.3 | 2.175 | V    |
|                  | Input voltage                  | CMOS input pins                             | -0.5 | 2.175 | V    |
|                  |                                | DSI input pins (DAxP, DAxN, DBxP, and DBxN) | -0.4 | 1.4   | V    |
| T <sub>A</sub>   | Operating free-air temperature |                                             | -40  | 105   | °C   |
| $T_J$            | Junction temperature           |                                             | -40  | 115   | °C   |
| T <sub>stq</sub> | Storage temperature            |                                             | -65  | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Procedures. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |               |                                                         | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | L'icotrodiano | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | \/   |
|                    |               | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                           | MIN                                  | TYP | MAX  | UNIT              |
|-----------------------|-------------------------------------------|--------------------------------------|-----|------|-------------------|
| V <sub>CC</sub>       | V <sub>CC</sub> power supply              | 1.65                                 | 1.8 | 1.95 | V                 |
| $V_{PSN}$             | Supply noise on any V <sub>CC</sub> pin   | $f_{\text{(noise)}} > 1 \text{ MHz}$ |     | 0.05 | V                 |
| V <sub>(DSI)</sub>    | DSI input pin voltage                     | -50                                  |     | 1350 | mV                |
| $f_{(I2C)}$           | Local I <sup>2</sup> C input frequency    |                                      |     | 400  | kHz               |
| $f_{HS(CLK)}$         | DSI high-speed (HS) clock input frequency | 40                                   |     | 500  | MHz               |
| t <sub>su</sub>       | DSI HS data to clock setup time           | 0.15                                 |     |      | UI <sup>(1)</sup> |
| t <sub>h</sub>        | DSI HS data to clock hold time            | 0.15                                 |     |      | UI <sup>(1)</sup> |
| Z <sub>OD(LVDS)</sub> | LVDS output differential impedance        | 90                                   |     | 132  | Ω                 |
| T <sub>C</sub>        | Case temperature                          |                                      |     | 92.2 | °C                |

<sup>(1)</sup> The unit interval (UI) is one half of the period of the HS clock; at 500 MHz the minimum setup and hold time is 150 ps.

#### 6.4 Thermal Information

|                      |                                                                                                                                                        | SN65DSI84-Q1 |      |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup> R <sub>0JA</sub> Junction-to-ambient thermal resistance  R <sub>0JC(top)</sub> Junction-to-case (top) thermal resistance | PAP (HTQFP)  | UNIT |
|                      |                                                                                                                                                        | 64 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance                                                                                                                 | 36.1         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance                                                                                                              | 18.2         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance                                                                                                                   | 20.6         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter                                                                                                             | 0.8          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter                                                                                                           | 20.5         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance                                                                                                           | 2.2          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                               | TEST CONDITIONS                                              | MIN       | TYP <sup>(1)</sup> | MAX       | UNIT |
|-------------------|-----------------------------------------|--------------------------------------------------------------|-----------|--------------------|-----------|------|
| V <sub>IL</sub>   | Low-level control signal input voltage  |                                                              |           |                    | 0.3 × VCC | ٧    |
| $V_{IH}$          | High-level control signal input voltage |                                                              | 0.7 × VCC |                    |           | ٧    |
| V <sub>OH</sub>   | High-level output voltage               | I <sub>OH</sub> = -4 mA                                      | 1.25      |                    |           | V    |
| V <sub>OL</sub>   | Low-level output voltage                | I <sub>OL</sub> = 4 mA                                       |           |                    | 0.4       | ٧    |
| I <sub>LKG</sub>  | Input failsafe leakage current          | V <sub>CC</sub> = 0; V <sub>CC(PIN)</sub> = 1.8 V            |           |                    | ±30       | μА   |
| I <sub>IH</sub>   | High level input current                | Any input terminal                                           |           |                    | ±30       | μΑ   |
| I <sub>IL</sub>   | Low level input current                 | Any input terminal                                           |           |                    | ±30       | μА   |
| I <sub>OZ</sub>   | High-impedance output current           | CMOS output terminals                                        |           |                    | ±10       | μΑ   |
| I <sub>OS</sub>   | Short-circuit output current            | Any output driving GND short                                 |           |                    | ±50       | mA   |
| I <sub>CC</sub>   | Device active current                   | See (2)                                                      |           | 106                | 164       | mA   |
| I <sub>ULPS</sub> | Device standby current                  | All data and clock lanes are in ultra-low power state (ULPS) |           | 7.7                | 14        | mA   |
| I <sub>RST</sub>  | Shutdown current                        | EN = 0                                                       |           | 0.04               | 130       | μΑ   |
| R <sub>EN</sub>   | EN control input resistor               |                                                              |           | 200                |           | kΩ   |

All typical values are at  $V_{CC}$  = 1.8V and  $T_A$  = 25°C SN65DSI84-Q1: SINGLE Channel DSI to DUAL Channel LVDS, 1400 x 900 (a) number of LVDS lanes = 2 x (3 data lanes + 1 CLK lane)

<sup>(</sup>b) number of DSI lanes = 2 data lanes + 1 CLK lane

<sup>(</sup>c) LVDS CLK OUT = 53.25 M

<sup>(</sup>d) DSI CLK = 500 M

<sup>(</sup>e) RGB888, LVDS18 bpp

Maximum values are at  $V_{CC} = 1.95 \text{ V}$  and  $T_A = 105^{\circ}\text{C}$ 



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                                                                 | PARAMETER                                                                          | TEST CONDITIONS                                                           | MIN | TYP <sup>(1)</sup> | MAX | UNIT |  |  |  |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|--------------------|-----|------|--|--|--|
| MIPI DSI INTERFACE  VILLE I P receiver input high threshold See Figure 2 880 mV |                                                                                    |                                                                           |     |                    |     |      |  |  |  |
| V <sub>IH-LP</sub>                                                              | LP receiver input high threshold                                                   | See Figure 2                                                              | 880 |                    |     | mV   |  |  |  |
| V <sub>IL-LP</sub>                                                              | LP receiver input low threshold                                                    | See Figure 2                                                              |     |                    | 550 | mV   |  |  |  |
| V <sub>ID</sub>                                                                 | HS differential input voltage                                                      |                                                                           | 100 |                    | 270 | mV   |  |  |  |
| V <sub>IDT</sub>                                                                | HS differential input voltage threshold                                            |                                                                           |     |                    | 50  | mV   |  |  |  |
| V <sub>IL-ULPS</sub>                                                            | LP receiver input low threshold; ultra-low power state (ULPS)                      |                                                                           |     |                    | 300 | mV   |  |  |  |
| V <sub>CM-HS</sub>                                                              | HS common mode voltage; steady-state                                               |                                                                           | 70  |                    | 330 | mV   |  |  |  |
| $\Delta V_{\text{CM-HS}}$                                                       | HS common mode peak-to-peak variation including symbol delta and interference      |                                                                           |     |                    | 100 | mV   |  |  |  |
| V <sub>IH-HS</sub>                                                              | HS single-ended input high voltage                                                 | See Figure 2                                                              |     |                    | 460 | mV   |  |  |  |
| V <sub>IL-HS</sub>                                                              | HS single-ended input low voltage                                                  | See Figure 2                                                              | -40 |                    |     | mV   |  |  |  |
| V <sub>TERM-EN</sub>                                                            | HS termination enable; single-ended input voltage (both Dp AND Dn apply to enable) | Termination is switched simultaneous for Dn and Dp                        |     |                    | 450 | mV   |  |  |  |
| R <sub>DIFF-HS</sub>                                                            | HS mode differential input impedance                                               |                                                                           | 80  |                    | 125 | Ω    |  |  |  |
| LVDS OUT                                                                        | PUT                                                                                |                                                                           |     |                    |     |      |  |  |  |
|                                                                                 |                                                                                    | CSR 0x19.3:2=00 and, or CSR 0x19.1:0=00 100 $\Omega$ near end termination | 180 | 245                | 330 |      |  |  |  |
|                                                                                 |                                                                                    | CSR 0x19.3:2=01 and, or CSR 0x19.1:0=01 100 $\Omega$ near end termination | 215 | 293                | 392 |      |  |  |  |
|                                                                                 |                                                                                    | CSR 0x19.3:2=10 and, or CSR 0x19.1:0=10 100 $\Omega$ near end termination | 250 | 341                | 455 |      |  |  |  |
| N                                                                               | Steady-state differential output voltage for                                       | CSR 0x19.3:2=11 and, or CSR 0x19.1:0=11 100 $\Omega$ near end termination | 290 | 389                | 515 | .,   |  |  |  |
| V <sub>OD</sub>                                                                 | A_Yx P/N and B_Yx P/N                                                              | CSR 0x19.3:2=00 and, or CSR 0x19.1:0=00 200 $\Omega$ near end termination | 150 | 204                | 275 | mV   |  |  |  |
|                                                                                 |                                                                                    | CSR 0x19.3:2=01 and, or CSR 0x19.1:0=01 200 $\Omega$ near end termination | 200 | 271                | 365 |      |  |  |  |
|                                                                                 |                                                                                    | CSR 0x19.3:2=10 and, or CSR 0x19.1:0=10 200 $\Omega$ near end termination | 250 | 337                | 450 |      |  |  |  |
|                                                                                 |                                                                                    | CSR 0x19.3:2=11 and, or CSR 0x19.1:0=11 200 $\Omega$ near end termination | 300 | 402                | 535 |      |  |  |  |



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                         | TEST CONDITIONS                                                                                  | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|--------------------|------|------|
|                       |                                                                                   | CSR 0x19.3:2=00 and, or CSR 0x19.1:0=00 100 $\Omega$ near end termination                        | 140  | 191                | 262  |      |
|                       |                                                                                   | CSR 0x19.3:2=01 and, or CSR 0x19.1:0=01 100 $\Omega$ near end termination                        | 168  | 229                | 315  |      |
|                       |                                                                                   | CSR 0x19.3:2=10 and, or CSR 0x19.1:0=10 100 $\Omega$ near end termination                        | 195  | 266                | 365  |      |
| 11/                   | Steady-state differential output voltage for                                      | CSR 0x19.3:2=11 and, or CSR 0x19.1:0=11 100 $\Omega$ near end termination                        | 226  | 303                | 415  | \/   |
| V <sub>OD</sub>       | ol A_CLЌP/N and B_CLKP/N °                                                        | CSR 0x19.3:2=00 and, or CSR 0x19.1:0=00 200 $\Omega$ near end termination                        | 117  | 159                | 220  | mV   |
|                       |                                                                                   | CSR 0x19.3:2=01 and, or CSR 0x19.1:0=01 200 $\Omega$ near end termination                        | 156  | 211                | 295  |      |
|                       |                                                                                   | CSR 0x19.3:2=10 and, or CSR 0x19.1:0=10 200 $\Omega$ near end termination                        | 195  | 263                | 362  |      |
|                       |                                                                                   | CSR 0x19.3:2=11 and, or CSR 0x19.1:0=11 200 $\Omega$ near end termination                        | 234  | 314                | 435  |      |
| $\Delta  V_{OD} $     | Change in steady-state differential output voltage between opposite binary states | RL = 100 Ω                                                                                       |      |                    | 35   | mV   |
| V <sub>OC(SS)</sub>   | Steady state common-mode output                                                   | CSR 0x19.6 = 1 and CSR 0x1B.6 = 1;<br>and, or CSR 0x19.4 = 1 and<br>CSR 0x1B.4 = 1; see Figure 3 | 0.75 | 0.9                | 1.13 | V    |
|                       | voltage <sup>(3)</sup>                                                            | CSR 0x19.6 = 0 and, or CSR 0x19.4 = 0; see Figure 3                                              | 1    | 1.25               | 1.5  |      |
| V <sub>OC(PP)</sub>   | Peak-to-peak common-mode output voltage                                           | see Figure 3                                                                                     |      |                    | 35   | mV   |
| R <sub>LVDS_DIS</sub> | Pulldown resistance for disabled LVDS outputs                                     |                                                                                                  |      | 1                  |      | kΩ   |

<sup>(3)</sup> Tested at  $V_{CC}$  = 1.8V ,  $T_A$  = -40°C for MIN,  $T_A$  = 25°C for TYP,  $T_A$  = 105°C for MAX.



## 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                                                 | TEST CONDITIONS                        | MIN                       | TYP <sup>(1)</sup> | MAX                       | UNIT |
|---------------------------------|-----------------------------------------------------------|----------------------------------------|---------------------------|--------------------|---------------------------|------|
| DSI                             |                                                           |                                        |                           |                    | T.                        |      |
| t <sub>GS</sub>                 | DSI LP glitch suppression pulse width                     |                                        |                           |                    | 300                       | ps   |
| LVDS                            |                                                           |                                        |                           |                    | "                         |      |
| t <sub>c</sub>                  | Output clock period                                       |                                        | 6.49                      |                    | 40                        | ns   |
| t <sub>w</sub>                  | High-level output clock (CLK) pulse duration              |                                        |                           | 4/7 t <sub>c</sub> |                           | ns   |
| t <sub>0</sub>                  | Delay time, CLK↑ to 1st serial bit position               |                                        | -0.15                     |                    | 0.15                      | ns   |
| t <sub>1</sub>                  | Delay time, CLK↑ to 2nd serial bit position               |                                        | 1/7 t <sub>c</sub> - 0.15 |                    | 1/7 t <sub>c</sub> + 0.15 | ns   |
| t <sub>2</sub>                  | Delay time, CLK↑ to 3rd serial bit position               | $t_c = 6.49 \text{ ns};$               | 2/7 t <sub>c</sub> - 0.15 |                    | 2/7 t <sub>c</sub> + 0.15 | ns   |
| t <sub>3</sub>                  | Delay time, CLK↑ to 4th serial bit position               | Input clock jitter < 25 ps<br>(REFCLK) | 3/7 t <sub>c</sub> - 0.15 |                    | 3/7 t <sub>c</sub> + 0.15 | ns   |
| t <sub>4</sub>                  | Delay time, CLK↑ to 5th serial bit position               | See Figure 4                           | 4/7 t <sub>c</sub> - 0.15 |                    | 4/7 t <sub>c</sub> + 0.15 | ns   |
| t <sub>5</sub>                  | Delay time, CLK↑ to 6th serial bit position               |                                        | 5/7 t <sub>c</sub> - 0.15 |                    | 5/7 t <sub>c</sub> + 0.15 | ns   |
| t <sub>6</sub>                  | Delay time, CLK↑ to 7th serial bit position               |                                        | 6/7 t <sub>c</sub> - 0.15 |                    | 6/7 t <sub>c</sub> + 0.15 | ns   |
| t <sub>r</sub>                  | Differential output rise-time                             | Con Figure 4                           | 400                       |                    | 500                       |      |
| t <sub>f</sub>                  | Differential output fall-time                             | See Figure 4                           | 180                       | 30                 |                           | ps   |
|                                 | LVDS CLK A to CLK B skew                                  |                                        | -10                       |                    | 10                        | ps   |
| EN, ULPS, R                     | ESET                                                      |                                        |                           |                    |                           |      |
| t <sub>en</sub>                 | Enable time from EN or ULPS; see                          | t <sub>c(o)</sub> = 12.9 ns            |                           |                    | 1                         | ms   |
| t <sub>dis</sub>                | Disable time to standby                                   | t <sub>c(o)</sub> = 12.9 ns            |                           |                    | 0.1                       | ms   |
| t <sub>reset</sub>              | Reset Time                                                |                                        | 10                        |                    |                           | ms   |
| REFCLK                          |                                                           |                                        |                           |                    | <u>,</u>                  |      |
| F <sub>REFCLK</sub>             | REFCLK Frequency. Supported frequencies: 25 MHz - 15 4MHz |                                        | 25                        |                    | 154                       | MHz  |
| t <sub>r</sub> , t <sub>f</sub> | REFCLK rise and fall time                                 |                                        | 0.1                       |                    | 1                         | ns   |
| t <sub>pj</sub>                 | REFCLK Peak-to-Peak Phase Jitter                          |                                        |                           |                    | 50                        | ps   |
| Duty                            | REFCLK Duty Cycle                                         |                                        | 40%                       | 50%                | 60%                       |      |
| REFCLK or I                     | DSI CLK (DACP/N, DBCP/N)                                  |                                        |                           |                    | <u>,</u>                  |      |
| SSC CLKIN                       | SSC enabled Input CLK center spread depth <sup>(2)</sup>  |                                        | 0.5%                      | 1%                 | 2%                        | -    |
| SSC_CLNIN                       | Modulation Frequency Range                                |                                        | 30                        |                    | 60                        | kHz  |

### **Parameter Measurement Information**



Figure 2. DSI Receiver Voltage Definitions

 <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 1.8 V and T<sub>A</sub> = 25°C
 (2) For EMI reduction purpose, SN65DSI84-Q1 supports the center spreading of the LVDS CLK output through the REFCLK or DSI CLK input. The center spread CLK input to the REFCLK or DSI CLK is passed through to the LVDS CLK output A\_CLKP/N and/or B\_CLKP/N.



## **Parameter Measurement Information (continued)**



Figure 3. Test Load and Voltage Definitions for LVDS Outputs



Figure 4. SN65DSI84-Q1 LVDS Timing Definitions



### **Parameter Measurement Information (continued)**



- (1) See the ULPS section of the data sheet for the ULPS entry and exit sequence.
- (2) ULPS entry and exit protocol and timing requirements must be met according to the MIPI DPHY specification.

Figure 5. ULPS Timing Definition



#### 8 Detailed Description

#### 8.1 Overview

The SN65DSI84-Q1 DSI to LVDS bridge features a single-channel MIPI D-PHY receiver front-end configuration with 4 lanes per channel operating at 1 Gbps per lane; a maximum input bandwidth of 4 Gbps. The bridge decodes MIPI DSI 18-bpp RGB666 and 240-bpp RG888 packets and converts the formatted video data stream to a LVDS compatible LVDS output operating at pixel clocks operating from 25 MHx to 154 MHz, offering a Dual-Link LVDS, Single-Link LVDS interface with four data lanes per link.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Clock Configurations and Multipliers

The LVDS clock may be derived from the DSI channel A clock, or from an external reference clock source. When the MIPI D-PHY channel A HS clock is used as the LVDS clock source, the D-PHY clock lane must operate in HS free-running (continuous) mode; this feature eliminates the requirement for an external reference clock reducing system costs

The reference clock source is selected by HS\_CLK\_SRC (CSR 0x0A.0) programmed through the local I<sup>2</sup>C interface. If an external reference clock is selected, it is multiplied by the factor in REFCLK\_MULTIPLIER (CSR 0x0B.1:0) to generate the LVDS output clock. When an external reference clock is selected, it must be between 25 MHz and 154 MHz. If the DSI channel A clock is selected, it is divided by the factor in DSI\_CLK\_DIVIDER (CSR 0x0B.7:3) to generate the LVDS output clock. Additionally, LVDS\_CLK\_RANGE (CSR 0x0A.3:1) and CH\_DSI\_CLK\_RANGE(CSR 0x12) must be set to the frequency range of the LVDS output clock for and DSI Channel A input clock respectively the internal PLL to operate correctly. After these settings are programmed, PLL\_EN (CSR 0x0D.0) must be set to enable the internal PLL.

#### 8.3.2 ULPS

The SN65DSI84-Q1 supports the MIPI defined ultra-low power state (ULPS). While the device is in the ULPS, the CSR registers are accessible via I2C interface. ULPS sequence should be issued to all active DSI CLK and/or DSI data lanes of the enabled DSI Channels for the SN65DSI84-Q1 enter the ULPS. The Following sequence should be followed to enter and exit the ULPS.

- 1. Host issues a ULPS entry sequence to all DSI CLK and data lanes enabled.
- 2. When host is ready to exit the ULPS mode, host issues a ULPS exit sequence to all DSI CLK and data lanes that must be active in normal operation.
- 3. Wait for a minimum of 3 ms.
- 4. Set the SOFT\_RESET bit (CSR 0x09.0).
- 5. Device resumes normal operation.(i.e video streaming resumes on the panel).

#### 8.3.3 LVDS Pattern Generation

The SN65DSI84-Q1 supports a pattern generation feature on LVDS Channels. This feature can be used to test the LVDS output path and LVDS panels in a system platform. The pattern generation feature can be enabled by setting the CHA\_TEST\_PATTERN bit at address 0x3C. No DSI data is received while the pattern generation feature is enabled.

Three modes are available for LVDS test pattern generation. The mode of test pattern generation is determined by register configuration as shown in Table 1.

Table 1. Video Registers

| Addr. bit | Register Name                  |
|-----------|--------------------------------|
| 0x20.7:0  | CHA_ACTIVE_LINE_LENGTH_LOW     |
| 0x21.3:0  | CHA_ACTIVE_LINE_LENGTH_HIGH    |
| 0x24.7:0  | CHA_VERTICAL_DISPLAY_SIZE_LOW  |
| 0x25.3:0  | CHA_VERTICAL_DISPLAY_SIZE_HIGH |
| 0x2C.7:0  | CHA_HSYNC_PULSE_WIDTH_LOW      |
| 0x2D.1:0  | CHA_HSYNC_PULSE_WIDTH_HIGH     |
| 0x30.7:0  | CHA_VSYNC_PULSE_WIDTH_LOW      |
| 0x31.1:0  | CHA_VSYNC_PULSE_WIDTH_HIGH     |
| 0x34.7:0  | CHA_HORIZONTAL_BACK_PORCH      |
| 0x36.7:0  | CHA_VERTICAL_BACK_PORCH        |
| 0x38.7:0  | CHA_HORIZONTAL_FRONT_PORCH     |
| 0x3A.7:0  | CHA_VERTICAL_FRONT_PORCH       |



#### 8.4 Device Functional Modes

#### 8.4.1 Reset Implementation

When EN is de-asserted (low), the SN65DSI84-Q1 is in SHUTDOWN or RESET state. In this state, CMOS inputs are ignored, the MIPI® D-PHY inputs are disabled and outputs are high impedance. The EN input must transmit from a low to a high level after the  $V_{CC}$  supply has reached the minimum operating voltage as shown in Figure 6. This is achieved by a control signal to the EN input, or by an external capacitor connected between EN and GND.



Figure 6. Cold Start V<sub>CC</sub> Ramp up to EN

When implementing the external capacitor, the size of the external capacitor depends on the power up ramp of the  $V_{CC}$  supply, where a slower ramp-up results in a larger value external capacitor. See the latest reference schematic for the SN65DSI84-Q1 device and, or consider approximately 200 nF capacitor as a reasonable first estimate for the size of the external capacitor.

Both EN implementations are shown in Figure 7 and Figure 8.



Figure 7. External Capacitor Controlled EN

Figure 8. EN Input From Active Controller

When the SN65DSI84-Q1 is reset while  $V_{CC}$  is high, the EN pin must be held low for at least 10 ms before being asserted high as described in Table 2 to be sure that the device is properly reset. The DSI CLK lane MUST be in HS and the DSI data lanes MUST be driven to LP11 while the device is in reset before the EN pin is asserted per the timing described in Table 2.

#### 8.4.2 Initialization Sequence

Use the following initialization sequence to setup the SN65DSI84-Q1. This sequence is required for proper operation of the device. Steps 9 through 11 in the sequence are optional.

Also see to Figure 6.



#### **Device Functional Modes (continued)**

**Table 2. Initialization Sequence** 

| INITIALIZATION<br>SEQUENCE<br>NUMBER | INITIALIZATION SEQUENCE DESCRIPTION                                                                                                                            |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Init seq 1                           | Power on                                                                                                                                                       |
| Init seq 2                           | After power is applied and stable, the DSI CLK lanes MUST be in HS state and the DSI data lanes MUST be driven to LP11 state                                   |
| Init seq 3                           | Set EN pin to Low                                                                                                                                              |
| Wait 10 ms (1)                       |                                                                                                                                                                |
| Init seq 4                           | Tie EN pin to High                                                                                                                                             |
| Wait 10 ms (1)                       |                                                                                                                                                                |
| Init seq 5                           | Initialize all CSR registers to their appropriate values based on the implementation (The SN65DSI8x is not functional until the CSR registers are initialized) |
| Init seq 6                           | Set the PLL_EN bit (CSR 0x0D.0)                                                                                                                                |
| Wait 10 ms (1)                       |                                                                                                                                                                |
| Init seq 7                           | Set the SOFT_RESET bit (CSR 0x09.0)                                                                                                                            |
| Wait 10 ms (1)                       |                                                                                                                                                                |
| Init seq 8                           | Change DSI data lanes to HS state and start DSI video stream                                                                                                   |
| Wait 5 ms (1)                        |                                                                                                                                                                |
| Init seq 9                           | Read back all resisters and confirm they were correctly written                                                                                                |
| Init seq 10                          | Write 0xFF to CSR 0xE5 to clear the error registers                                                                                                            |
| Wait 1 ms (1)                        |                                                                                                                                                                |
| Init seq 11                          | Read CSR 0xE5. If CSR 0xE5!= 0x00, then go back to step #2 and re-initialize                                                                                   |

<sup>(1)</sup> Minimum recommended delay. It is fine to exceed these.

#### 8.4.3 LVDS Output Formats

The SN65DSI84-Q1 processes DSI packets and produces video data driven to the LVDS interface in an industry standard format. Single-Link LVDS and Dual-Link LVDS are supported by the SN65DSI84-Q1; when the LVDS output is implemented in a Dual-Link configuration, channel A carries the odd pixel data, and channel B carries the even pixel data. During conditions such as the default condition, and some video synchronization periods, where no video stream data is passing from the DSI input to the LVDS output, the SN65DSI84-Q1 transmits zero value pixel data on the LVDS outputs while maintaining transmission of the vertical sync and horizontal sync status.

Figure 9 illustrates a Single-Link LVDS 18bpp application.

Figure 10 illustrates a Dual-Link 24 bpp application using Format 2, controlled by CHA\_24BPP\_FORMAT1 (CSR 0x18.1) and CHB\_24BPP\_FORMAT1 (CSR 0x18.0). In data Format 2, the two MSB per color are transferred on the Y3P/N LVDS lane.

Figure 11 illustrates a 24 bpp Single-Link application using Format 1. In data Format 1, the two LSB per color are transferred on the Y3P/N LVDS lane.

Figure 12 illustrates a Single-Link LVDS application where 24 bpp data is received from DSI and converted to 18 bpp data for transmission to an 18 bpp panel. This application is configured by setting CHA\_24BPP\_FORMAT1 (CSR 0x18.1) to '1' and CHA\_24BPP\_MODE (CSR 0x18.3) to '0'. In this configuration, the SN65DSI84-Q1 will not transmit the 2 LSB per color because the Y3P/N LVDS lane is disabled.

#### **NOTE**

Note: Figure 9, Figure 10, Figure 11, and Figure 12 only illustrate a few example applications for the SN65DSI84-Q1. Other applications are also supported.





DE = Data Enable; Channel B Clock, Channel B Data, and A\_Y3P/N are Output Low

Figure 9. LVDS Output Data; Single-Link 18 Bpp



DE = Data Enable; (o) = Odd Pixels; (e) = Even Pixels

Figure 10. LVDS Output Data (Format 2); Dual-Link 24 Bpp



DE = Data Enable; Channel B Clock and Data are Output Low

Figure 11. LVDS Output Data (Format 1); Single-Link 24 Bpp





DE = Data Enable; Channel B Clock, Channel B Data, and A\_Y3P/N a re Output Low; Channel B Clock, Channel B Data, and A\_Y3P/N are Output Low

Figure 12. LVDS Output Data (Format 1); 24-Bpp to Single-Link 18-Bpp Conversion



#### 8.4.4 DSI Lane Merging

The SN65DSI84-Q1 supports four DSI data lanes per input channel, and may be configured to support one, two, or three DSI data lanes per channel. Unused DSI input pins on the SN65DSI84-Q1 should be left unconnected or driven to LP11 state. The bytes received from the data lanes are merged in HS mode to form packets that carry the video stream. DSI data lanes are bit and byte aligned.

Figure 13 illustrates the lane merging function for each channel; 4-Lane, 3-Lane, and 2-Lane modes are illustrated



4 DSI Data Lane Configuration (default)



3 DSI Data Lane Configuration



2 DSI Data Lane Configuration

Figure 13. SN65DSI84-Q1 DSI Lane Merging Illustration

#### 8.4.5 DSI Pixel Stream Packets

The SN65DSI84-Q1 processes 18bpp (RGB666) and 24 bpp (RGB888) DSI packets on each channel as shown in Figure 14, Figure 15, and Figure 16.





Figure 14. 18 Bpp (Loosely Packed) DSI Packet Structure



Figure 15. 18-Bpp (Tightly Packed) DSI Packet Structure





Figure 16. 24-Bpp DSI Packet Structure

#### 8.4.6 DSI Video Transmission Specifications

The SN65DSI84-Q1 supports burst video mode and non-burst video mode with sync events or with sync pulses packet transmission as described in the DSI specification. The burst mode supports time-compressed pixel stream packets that leave added time per scan line for power savings LP mode. The SN65DSI84-Q1 requires a transition to LP mode once per frame to enable PHY synchronization with the DSI host processor; however, for a robust and low-power implementation, the transition to LP mode is recommended on every video line.

Figure 17 illustrates the DSI video transmission applied to SN65DSI84-Q1 applications. In all applications, the LVDS output rate must be less than or equal to the DSI input rate. The first line of a video frame shall start with a VSS packet, and all other lines start with VSE or HSS. The position of the synchronization packets in time is of utmost importance because this has a direct impact on the visual performance of the display panel; that is, these packets generate the HS and VS (horizontal and vertical sync) signals on the LVDS interface after the delay programmed into CHA SYNC DELAY LOW/HIGH (CSR 0x28.7:0 and 0x29.3:0).

As required in the DSI specification, the SN65DSI84-Q1 requires that pixel stream packets contain an integer number of pixels (i.e. end on a pixel boundary); TI recommends transmitting an entire scan line on one pixel stream packet. When a scan line is broken in to multiple packets, inter-packet latency shall be considered such that the video pipeline (ie. pixel queue or partial line buffer) does not run empty (i.e. under-run); during scan line processing, if the pixel queue runs empty, the SN65DSI84-Q1 transmits zero data (18'b0 or 24'b0) on the LVDS interface.

#### NOTE

When the HS clock is used as a source for the LVDS pixel clock, the LP mode transitions apply only to the data lanes, and the DSI clock lane remains in the HS mode during the entire video transmission.

The DSI84 does not support the DSI Virtual Channel capability or reverse direction (peripheral to processor) transmissions.





\* VSS and HSS packets are required for DSI Channel B, although LVDS video sync signals are derived from DSI Channel A VSS and HSS packets





- (1) The assertion of HS is delayed  $(t_{PO})$  by a programmable number of pixel clocks from the last bit of VSS/HSS packet received on DSI. The HS pulse width  $(t_{W(HS)})$  is also programmable. The illustration shows HS active low.
- (2) VS is signaled for a programmable number of lines  $(t_{\text{LINE}})$  and is asserted when HS is asserted for the first line of the frame . VS is de -asserted when HS is asserted after the number of lines programmed has been reached. The illustration shows VS active low
- (3) DE is asserted when active pixel data is transmitted on LVDS, and polarity is set independent to HS/VS. The illustration shows DE active high
- (4) After the last pixel in an active line is output to LVDS, the LVDS data is output zero

| <u>LEGEND</u> |                                                                |
|---------------|----------------------------------------------------------------|
| vss           | DSI Sync Event Packet: V Sync Start                            |
| HSS           | DSI Sync Event Packet: H Sync Start                            |
| RGB           | A sequence of DSI Pixel Stream Packets and Null Packets        |
| NOP/LP        | DSI Null Packet , Blanking Packet , or a transition to LP Mode |

Figure 17. DSI Channel Transmission and Transfer Function

#### 8.4.7 Operating Modes

The SN65DSI84-Q1 can be configured for several different operating modes via LVDS\_LINK\_CFG (CSR 0x18.4), LEFT\_RIGHT\_PIXELS (CSR 0x10.7), and DSI\_CHANNEL\_MODE (CSR 0x10.6:5). These modes are summarized in Table 3. In each of the modes, video data can be 18 bpp or 24 bpp.

Table 3. SN65DSI84-Q1 Operating Modes

| MODE                                 | CSR 0x18.4<br>LVDS_LINK_CFG | DESCRIPTION                                                                                                       |
|--------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|
| Single DSI Input to Single-Link LVDS | 1                           | Single DSI Input on Channel A to Single-Link LVDS output on Channel A.                                            |
| Single DSI Input to Dual-Link LVDS   | 0                           | Single DSI Input on Channel A to Dual-Link LVDS output with Odd pixels on Channel A and Even pixels on Channel B. |



#### 8.5 Programming

#### 8.5.1 Local I<sup>2</sup>C Interface Overview

The SN65DSI84-Q1 local I<sup>2</sup>C interface is enabled when EN is input high, access to the CSR registers is supported during ultra-low power state (ULPS). The SCL and SDA terminals are used for I<sup>2</sup>C clock and I<sup>2</sup>C data respectively. The SN65DSI84-Q1 I<sup>2</sup>C interface conforms to the two-wire serial interface defined by the I<sup>2</sup>C Bus Specification, Version 2.1 (January 2000), and supports fast mode transfers up to 400 kbps.

The device address byte is the first byte received following the START condition from the master device. The 7 bit device address for SN65DSI84-Q1 is factory preset to 010110X with the least significant bit being determined by the ADDR control input. Table 4 clarifies the SN65DSI84-Q1 target address.

Table 4. SN65DSI84-Q1 I<sup>2</sup>C Target Address Description (1)(2)

| SN65DSI84-Q1 I2C TARGET ADDRESS |       |       |       |       |       |       |             |
|---------------------------------|-------|-------|-------|-------|-------|-------|-------------|
| BIT 7 (MSB)                     | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (W/R) |
| 0                               | 1     | 0     | 1     | 1     | 0     | ADDR  | 0/1         |

- (1) When ADDR=1, Address Cycle is 0x5A (Write) and 0x5B (Read)
- (2) When ADDR=0, Address Cycle is 0x58 (Write) and 0x59 (Read)

The following procedure is followed to write to the SN65DSI84-Q1 I<sup>2</sup>C registers.

- 1. The master initiates a write operation by generating a start condition (S), followed by the SN65DSI84-Q1 7-bit address and a zero-value "W/R" bit to indicate a write cycle.
- 2. The SN65DSI84-Q1 acknowledges the address cycle.
- 3. The master presents the sub-address (I2C register within SN65DSI84-Q1) to be written, consisting of one byte of data, MSB-first.
- 4. The SN65DSI84-Q1 acknowledges the sub-address cycle.
- 5. The master presents the first byte of data to be written to the I<sup>2</sup>C register.
- 6. The SN65DSI84-Q1 acknowledges the byte transfer.
- 7. The master may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the SN65DSI84-Q1.
- 8. The master terminates the write operation by generating a stop condition (P).

The following procedure is followed to read the SN65DSI84-Q1 I<sup>2</sup>C registers:

- 1. The master initiates a read operation by generating a start condition (S), followed by the SN65DSI84-Q1 7-bit address and a one-value "W/R" bit to indicate a read cycle.
- 2. The SN65DSI84-Q1 acknowledges the address cycle.
- 3. The SN65DSI84-Q1 transmit the contents of the memory registers MSB-first starting at register 00h. If a write to the SN65DSI84-Q1 I2C register occurred prior to the read, then the SN65DSI84-Q1 will start at the sub-address specified in the write.
- 4. The SN65DSI84-Q1 will wait for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master after each byte transfer; the I2C master acknowledges reception of each data byte transfer.
- 5. If an ACK is received, the SN65DSI84-Q1 transmits the next byte of data.
- 6. The master terminates the read operation by generating a stop condition (P).

The following procedure is followed for setting a starting sub-address for I<sup>2</sup>C reads:

- 1. The master initiates a write operation by generating a start condition (S), followed by the SN65DSI84-Q1 7-bit address and a zero-value "W/R" bit to indicate a write cycle
- 2. The SN65DSI84-Q1 acknowledges the address cycle.
- 3. The master presents the sub-address (I<sup>2</sup>C register within SN65DSI84-Q1) to be written, consisting of one byte of data, MSB-first.
- 4. The SN65DSI84-Q1 acknowledges the sub-address cycle.
- 5. The master terminates the write operation by generating a stop condition (P).



### 8.6 Register Maps

#### 8.6.1 Control and Status Registers Overview

Many of the SN65DSI84-Q1 functions are controlled by the Control and Status Registers (CSR). All CSR registers are accessible through the local I<sup>2</sup>C interface.

See the following tables for the SN65DSI84-Q1 CSR descriptions. Reserved or undefined bit fields should not be modified. Otherwise, the device may operate incorrectly.

#### 8.6.1.1 CSR Bit Field Definitions – ID Registers

#### 8.6.1.1.1 Registers 0x00 - 0x08

Figure 18. Registers 0x00 - 0x08



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 5. Registers 0x00 - 0x08 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------|
| 7-0 | Reserved | R    |       | Reserved<br>Addresses 0x08 - 0x00 = {0x01, 0x20, 0x20, 0x20, 0x44, 0x53, 0x49, 0x38, 0x35} |

#### 8.6.1.2 CSR Bit Field Definitions – Reset and Clock Registers

#### 8.6.1.2.1 Register 0x09

Figure 19. Register 0x09



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6. Register 0x09 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved   | R    |       | Reserved                                                                                                                                                                                                                                                                                                                                               |
| 0   | SOFT_RESET | W    | 0     | This bit automatically clears when set to '1' and returns zeros when read. This bit must be set after the CSR's are updated. This bit must also be set after making any changes to the DIS clock rate or after changing between DSI burst and non-burst modes.  0 – No action (default)  1 – Reset device to default condition excluding the CSR bits. |



### 8.6.1.2.2 Register 0x0A

### Figure 20. Register 0x0A

| 7           | 6        | 5 | 4 | 3              | 2   | 1 | 0          |
|-------------|----------|---|---|----------------|-----|---|------------|
| PLL_EN_STAT | Reserved |   |   | LVDS_CLK_RANGE |     |   | HS_CLK_SRC |
| R           | R        |   |   |                | R/W |   | R/W        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 7. Register 0x0A Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PLL_EN_STAT    | R    | 0     | 0 – PLL not enabled (default) 1 – PLL enabled Note: After PLL_EN_STAT = 1, wait at least 3ms for PLL to lock.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6-4 | Reserved       | R    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3-1 | LVDS_CLK_RANGE | R/W  | 101   | This field selects the frequency range of the LVDS output clock. $000-25 \text{ MHz} \leq \text{LVDS\_CLK} < 37.5 \text{ MHz} \\ 001-37.5 \text{ MHz} \leq \text{LVDS\_CLK} < 62.5 \text{ MHz} \\ 010-62.5 \text{ MHz} \leq \text{LVDS\_CLK} < 87.5 \text{ MHz} \\ 011-87.5 \text{ MHz} \leq \text{LVDS\_CLK} < 112.5 \text{ MHz} \\ 100-112.5 \text{ MHz} \leq \text{LVDS\_CLK} < 137.5 \text{ MHz} \\ 101-137.5 \text{ MHz} \leq \text{LVDS\_CLK} \leq 154 \text{ MHz} \text{ (default)} \\ 110-\text{Reserved} \\ 111-\text{Reserved}$ |
| 0   | HS_CLK_SRC     | R/W  | 0     | 0 – LVDS pixel clock derived from input REFCLK (default)     1 – LVDS pixel clock derived from MIPI D-PHY channel A HS continuous clock                                                                                                                                                                                                                                                                                                                                                                                                   |

### 8.6.1.2.3 Register 0x0B

### Figure 21. Register 0x0B



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 8. Register 0x0B Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | DSI_CLK_DIVIDER   | R/W  | 00000 | When CSR 0x0A.0 = '1', this field controls the divider used to generate the LVDS output clock from the MIPI D-PHY Channel A HS continuous clock. When CSR 0x0A.0 = '0', this field must be programmed to 00000.  00000 – LVDS clock = source clock (default) 00001 – Divide by 2 00010 – Divide by 3 00011 – Divide by 4  • 10111 – Divide by 24 11000 – Divide by 25 11001 through 11111 – Reserved |
| 2   | Reserved          | R    |       |                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1-0 | REFCLK_MULTIPLIER | R/W  | 00    | When CSR 0x0A.0 = '0', this field controls the multiplier used to generate the LVDS output clock from the input REFCLK. When CSR 0x0A.0 = '1', this field must be programmed to 00.  00 – LVDS clock = source clock (default)  01 – Multiply by 2  10 – Multiply by 3  11 – Multiply by 4                                                                                                            |



#### 8.6.1.2.4 Register 0x0D

### Figure 22. Register 0x0D



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 9. Register 0x0D Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved | R    |       | Reserved                                                                                                                                                                                                                                                                                                            |
| 0   | PLL_EN   | R/W  | 0     | When this bit is set, the PLL is enabled with the settings programmed into CSR 0x0A and CSR 0x0B. The PLL should be disabled before changing any of the settings in CSR 0x0A and CSR 0x0B. The input clock source must be active and stable before the PLL is enabled.  0 – PLL disabled (default)  1 – PLL enabled |

### 8.6.1.3 CSR Bit Field Definitions - DSI Registers

### 8.6.1.3.1 Register 0x10

### Figure 23. Register 0x10



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 10. Register 0x10 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                         |
|-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved        | R    |       | Reserved                                                                                                                                                                                                                                                                            |
| 4-3 | CHA_DSI_LANES   | R/W  | 11    | This field controls the number of lanes that are enabled for DSI Channel A.  00 – Four lanes are enabled  01 – Three lanes are enabled  10 – Two lanes are enabled  11 – One lane is enabled (default)  Note: Unused DSI input pins on the SN65DSI84-Q1 should be left unconnected. |
| 2-1 | Reserved        | R    |       | Reserved                                                                                                                                                                                                                                                                            |
| 0   | SOT_ERR_TOL_DIS | R/W  | 0     | 0 – Single bit errors are tolerated for the start of transaction SoT leader sequence (default) 1 – No SoT bit errors are tolerated                                                                                                                                                  |



### 8.6.1.3.2 Register 0x11

### Figure 24. Register 0x11

| 7        | 6        | 5        | 4 | 3      | 2        | 1        | 0 |
|----------|----------|----------|---|--------|----------|----------|---|
| CHA_DSI_ | _DATA_EQ | Reserved |   | CHA_DS | I_CLK_EQ | Reserved |   |
| R        | W        | R        |   | R/W    |          | R        |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 11. Register 0x11 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                          |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | CHA_DSI_DATA_EQ | R/W  | 00    | This field controls the equalization for the DSI Channel A Data Lanes  00 – No equalization (default)  01 – 1 dB equalization  10 – Reserved  11 – 2 dB equalization |
| 5-4 | Reserved        | R    |       | Reserved                                                                                                                                                             |
| 3-2 | CHA_DSI_CLK_EQ  | R/W  | 00    | This field controls the equalization for the DSI Channel A Clock 00 – No equalization (default) 01 – 1 dB equalization 10 – Reserved 11 – 2 dB equalization          |
| 1-0 | Reserved        | R    |       | Reserved                                                                                                                                                             |

### 8.6.1.3.3 Register 0x12

### Figure 25. Register 0x12



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 12. Register 0x12 Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                 |
|-----|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_DSI_CLK_RANGE | R/W  | 0     | This field specifies the DSI Clock frequency range in 5 MHz increments for the DSI Channel A Clock 0x00 through 0x07 − Reserved 0x08 − 40 ≤ frequency < 45 MHz 0x09 − 45 ≤ frequency < 50 MHz  0x63 − 495 ≤ frequency < 500 MHz 0x64 − 500 MHz 0x65 through 0xFF − Reserved |



### 8.6.1.4 CSR Bit Field Definitions - LVDS Registers

## 8.6.1.4.1 Register 0x18

## Figure 26. Register 0x18

| 7                   | 6                   | 5                   | 4                 | 3                  | 2                  | 1                     | 0                    |
|---------------------|---------------------|---------------------|-------------------|--------------------|--------------------|-----------------------|----------------------|
| DE_NEG_POL<br>ARITY | HS_NEG_POL<br>ARITY | VS_NEG_POL<br>ARITY | LVDS_LINK_C<br>FG | CHA_24BPP_<br>MODE | CHB_24BPP_<br>MODE | CHA_24BPP_F<br>ORMAT1 | CHB_24BPP_F<br>ORMAT |
| R/W                 | R/W                 | R/W                 | R/W               | R/W                | R/W                | R/W                   | R/W                  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 13. Register 0x18 Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DE_NEG_POLARITY   | R/W  | 0     | 0 – DE is positive polarity driven '1' during active pixel transmission on LVDS (default) 1 – DE is negative polarity driven '0' during active pixel transmission on LVDS                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6   | HS_NEG_POLARITY   | R/W  | 1     | 0 – HS is positive polarity driven '1' during corresponding sync conditions 1 – HS is negative polarity driven '0' during corresponding sync (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5   | VS_NEG_POLARITY   | R/W  | 1     | 0 – VS is positive polarity driven '1' during corresponding sync conditions 1 – VS is negative polarity driven '0' during corresponding sync (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4   | LVDS_LINK_CFG     | R/W  | 1     | 0 – LVDS Channel A and Channel B outputs enabled When CSR 0x10.6:5 = '00' or '01', the LVDS is in Dual-Link configuration When CSR 0x10.6:5 = '10', the LVDS is in two Single-Link configuration 1 – LVDS Single-Link configuration; Channel A output enabled and Channel B output disabled (default)                                                                                                                                                                                                                                                                                                                              |
| 3   | CHA_24BPP_MODE    | R/W  | 0     | 0 – Force 18bpp; LVDS channel A lane 4 (A_Y3P/N) is disabled (default) 1 – Force 24bpp; LVDS channel A lane 4 (B_Y3P/N) is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2   | CHB_24BPP_MODE    | R/W  | 0     | CHB_24BPP_MODE 0 - Force 18bpp; LVDS channel B lane 4 (A_Y3P/N) is disabled (default) 1 - Force 24bpp; LVDS channel B lane 4 (B_Y3P/N) is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1   | CHA_24BPP_FORMAT1 | R/W  | 0     | This field selects the 24bpp data format 0 – LVDS channel A lane A_Y3P/N transmits the 2 most significant bits (MSB) per color; Format 2 (default) 1 – LVDS channel B lane A_Y3P/N transmits the 2 least significant bits (LSB) per color; Format 1 Note1: This field must be '0' when 18bpp data is received from DSI. Note2: If this field is set to '1' and CHA_24BPP_MODE is '0', the SN65DSI84-Q1 will convert 24bpp data to 18bpp data for transmission to an 18bpp panel. In this configuration, the SN65DSI84-Q1 will not transmit the 2 LSB per color on LVDS channel A, because LVDS channel A lane A_Y3P/N is disabled. |
| 0   | CHB_24BPP_FORMAT  | R/W  | 0     | This field selects the 24bpp data format 0 – LVDS channel B lane B_Y3P/N transmits the 2 most significant bits (MSB) per color; Format 2 (default) 1 – LVDS channel B lane B_Y3P/N transmits the 2 least significant bits (LSB) per color; Format 1 Note1: This field must be '0' when 18bpp data is received from DSI.  Note2: If this field is set to '1' and CHB_24BPP_MODE is '0', the SN65DSI84-Q1 will convert 24bpp data to 18bpp data for transmission to an 18bpp panel. In this configuration, the SN65DSI84-Q1 will not transmit the 2 LSB per color on LVDS channel B, because LVDS channel B lane B_Y3P/Nis disabled. |



### 8.6.1.4.2 Register 0x19

### Figure 27. Register 0x19

| 7        | 6                 | 5        | 4                 | 3         | 2         | 1          | 0        |
|----------|-------------------|----------|-------------------|-----------|-----------|------------|----------|
| Reserved | CHA_LVDS_V<br>OCM | Reserved | CHB_LVDS_V<br>OCM | CHA_LVDS_ | VOD_SWING | CHB_LVDS_V | OD_SWING |
|          | R/W               |          | R/W               | R/        | W         | RΛ         | N        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 14. Register 0x19 Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                |
|-----|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved           | R    |       | Reserved                                                                                                                                                                                   |
| 6   | CHA_LVDS_VOCM      | R/W  | 0     | This field controls the common mode output voltage for LVDS Channel A 0 – 1.2V (default) 1 – 0.9V (CSR 0x1B.5:4 CHA_LVDS_CM_ADJUST must be set to '01b')                                   |
| 5   | Reserved           | R    |       | Reserved                                                                                                                                                                                   |
| 4   | CHB_LVDS_VOCM      | R/W  | 0     | This field controls the common mode output voltage for LVDS Channel B 0 – 1.2V (default) 1 – 0.9V (CSR 0x1B.1:0 CHB_LVDS_CM_ADJUST must be set to '01b')                                   |
| 3-2 | CHA_LVDS_VOD_SWING | R/W  | 01    | This field controls the differential output voltage for LVDS Channel A. See the <i>Electrical Characteristics table</i> for  V <sub>OD</sub>   for each setting: 00, 01 (default), 10, 11. |
| 1-0 | CHB_LVDS_VOD_SWING | R/W  | 01    | This field controls the differential output voltage for LVDS Channel B. See the <i>Electrical Characteristics table</i> for  V <sub>OD</sub>   for each setting: 00, 01 (default), 10, 11. |

### 8.6.1.4.3 Register 0x1A

### Figure 28. Register 0x1A

| 7        | 6                 | 5                    | 4                    | 3    | 2    | 1                 | 0                 |
|----------|-------------------|----------------------|----------------------|------|------|-------------------|-------------------|
| Reserved | EVEN_ODD_S<br>WAP | CHA_REVERS<br>E_LVDS | CHB_REVERS<br>E_LVDS | Rese | rved | CHA_LVDS_TE<br>RM | CHB_LVDS_TE<br>RM |
| R        | R/W               | R/W                  | R/W                  | R    | 2    | R/W               | R/W               |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 15. Register 0x1A Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | R    |       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6   | EVEN_ODD_SWAP | R/W  | 0     | 0 – Odd pixels routed to LVDS Channel A and Even pixels routed to LVDS Channel B (default) 1 – Odd pixels routed to LVDS Channel B and Even pixels routed to LVDS Channel A Note: When the SN65DSI84-Q1 is in two stream mode (CSR 0x10.6:5 = '10'), setting this bit to '1' will cause the video stream from DSI Channel A to be routed to LVDS Channel B and the video stream from DSI Channel B to be routed to LVDS Channel A. |



## Table 15. Register 0x1A Field Descriptions (continued)

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | CHA_REVERSE_LVDS | R/W  | 0     | This bit controls the order of the LVDS pins for Channel A.  0 – Normal LVDS Channel A pin order. LVDS Channel A pin order is the same as listed in the Terminal Assignments Section. (default)  1 – Reversed LVDS Channel A pin order. LVDS Channel A pin order is remapped as follows:  • A_Y0P → A_Y3P  • A_Y0N → A_Y3N  • A_Y1P → A_CLKP  • A_Y1N → A_CLKN  • A_Y2P → A_Y2P  • A_Y2N → A_Y2N  • A_CLKP → A_Y1P  • A_CLKP → A_Y1P  • A_CLKN → A_Y1N  • A_CLKN → A_Y1N  • A_CLKN → A_Y1N  • A_Y3P → A_Y0P  • A_Y3N → A_Y0N |
| 4   | CHB_REVERSE_LVDS | R/W  | 0     | This bit controls the order of the LVDS pins for Channel B. 0 – Normal LVDS Channel B pin order. LVDS Channel B pin order is the same as listed in the Terminal Assignments Section. (default)  1 – Reversed LVDS Channel B pin order. LVDS Channel B pin order is remapped as follows:  ■ B_Y0P → B_Y3P  ■ B_Y0N → B_Y3N  ■ B_Y1P → B_CLKP  ■ B_Y1N → B_CLKN  ■ B_Y2P → B_Y2P  ■ B_Y2N → B_Y2P  ■ B_CLKP → B_Y1P  ■ B_CLKN → B_Y1N  ■ B_CLKN → B_Y1N  ■ B_CLKN → B_Y1N  ■ B_Y3P → B_Y0P  ■ B_Y3N → B_Y0N                    |
| 3-2 | Reserved         | R    |       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1   | CHA_LVDS_TERM    | R/W  | 1     | This bit controls the near end differential termination for LVDS Channel A. This bit also affects the output voltage for LVDS Channel A. $0-100\Omega \ differential \ termination \\ 1-200\Omega \ differential \ termination \ (default)$                                                                                                                                                                                                                                                                                  |
| 0   | CHB_LVDS_TERM    | R/W  | 1     | This bit controls the near end differential termination for LVDS Channel B. This bit also affects the output voltage for LVDS Channel B. $0-100\Omega \ differential \ termination$ $1-200\Omega \ differential \ termination \ (default)$                                                                                                                                                                                                                                                                                   |



#### 8.6.1.4.4 Register 0x1B

## Figure 29. Register 0x1B



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 16. Register 0x1B Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                 |
|-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved           | R    |       | Reserved                                                                                                                                                                                                                                                    |
| 5-4 | CHA_LVDS_CM_ADJUST | R/W  | 00    | This field can be used to adjust the common mode output voltage for LVDS Channel A.  00 – No change to common mode voltage (default)  01 – Adjust common mode voltage down 3%  10 – Adjust common mode voltage up 3%  11 – Adjust common mode voltage up 6% |
| 3-2 | Reserved           | R    |       | Reserved                                                                                                                                                                                                                                                    |
| 1-0 | CHB_LVDS_CM_ADJUST | R/W  | 00    | This field can be used to adjust the common mode output voltage for LVDS Channel B.  00 – No change to common mode voltage (default)  01 – Adjust common mode voltage down 3%  10 – Adjust common mode voltage up 3%  11 – Adjust common mode voltage up 6% |

Note for all video registers:

1. TEST PATTERN GENERATION PURPOSE ONLY registers are for test pattern generation use only. Others are for normal operation unless the test pattern generation feature is enabled.

### 8.6.1.5 CSR Bit Field Definitions - Video Registers

#### 8.6.1.5.1 Register 0x20

#### Figure 30. Register 0x20



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 17. Register 0x20 Field Descriptions

| Bit | Field                          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                     |
|-----|--------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_ACTIVE_LINE_LENGTH_LO<br>W | R/W  | 0     | This field controls the length in pixels of the active horizontal line line that are received on DSI Channel A and output to LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the lower 8 bits of the 12-bit value for the horizontal line length. |



#### 8.6.1.5.2 Register 0x21

### Figure 31. Register 0x21



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 18. Register 0x21 Field Descriptions

| Bit | Field                      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved                   | R    |       | Reserved                                                                                                                                                                                                                                                                                                                                   |
| 3-0 | CHA_ACTIVE_LINE_LENGTH_HIG | R/W  | 0     | This field controls the length in pixels of the active horizontal line that are received on DSI Channel A and output to LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the upper 4 bits of the 12-bit value for the horizontal line length. |

#### 8.6.1.5.3 Register 0x24

#### Figure 32. Register 0x24



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 19. Register 0x24 Field Descriptions

| Bit | Field                             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                       |
|-----|-----------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_VERTICAL_DISPLAY_SIZE_L<br>OW | R/W  | 0     | TEST PATTERN GENERATION PURPOSE ONLY. This field controls the vertical display size in lines for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0. The value in this field is the lower 8 bits of the 12-bit value for the vertical display size. |

## 8.6.1.5.4 Register 0x25

### Figure 33. Register 0x25



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 20. Register 0x25 Field Descriptions

| Bit | Field                              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                       |
|-----|------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved                           | R    |       | Reserved                                                                                                                                                                                                                                                                                                          |
| 3-0 | CHA_VERTICAL_DISPLAY_SIZE_<br>HIGH | R/W  | 0     | TEST PATTERN GENERATION PURPOSE ONLY. This field controls the vertical display size in lines for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the upper 4 bits of the 12-bit value for the vertical display size |

### 8.6.1.5.5 Register 0x28



#### Figure 34. Register 0x28



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 21. Register 0x28 Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_SYNC_DELAY_LOW | R/W  | 0     | This field controls the delay in pixel clocks from when an HSync or VSync is received on the DSI to when it is transmitted on the LVDS interface for Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The delay specified by this field is in addition to the pipeline and synchronization delays in the SN65DSI84-Q1. The additional delay is approximately 10 pixel clocks. The Sync delay must be programmed to at least 32 pixel clocks to ensure proper operation. The value in this field is the lower 8 bits of the 12-bit value for the Sync delay. |

#### 8.6.1.5.6 Register 0x29

### Figure 35. Register 0x29

| 7        | 6 | 5 | 4 | 3                   | 2 | 1 | 0 |  |
|----------|---|---|---|---------------------|---|---|---|--|
| Reserved |   |   |   | CHA_SYNC_DELAY_HIGH |   |   |   |  |
| R        |   |   |   | R/W                 |   |   |   |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 22. Register 0x29 Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|---------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved            | R    |       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3-0 | CHA_SYNC_DELAY_HIGH | R/W  | 0     | This field controls the delay in pixel clocks from when an HSync or VSync is received on the DSI to when it is transmitted on the LVDS interface for Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The delay specified by this field is in addition to the pipeline and synchronization delays in the SN65DSI84-Q1. The additional delay is approximately 10 pixel clocks. The Sync delay must be programmed to at least 32 pixel clocks to ensure proper operation. The value in this field is the upper 4 bits of the 12-bit value for the Sync delay. |

#### 8.6.1.5.7 Register 0x2C

### Figure 36. Register 0x2C



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 23. Register 0x2C Field Descriptions

| Bit | Field                         | Туре | Reset | Description                                                                                                                                                                                                                                                                              |
|-----|-------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_HSYNC_PULSE_WIDTH_LO<br>W | R/W  | 0     | This field controls the width in pixel clocks of the HSync Pulse Width for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the lower 8 bits of the 10-bit value for the HSync Pulse Width. |



#### 8.6.1.5.8 Register 0x2D

### Figure 37. Register 0x2D

| 7 | 6        | 5 | 4 | 3 | 2 | 1           | 0                  |
|---|----------|---|---|---|---|-------------|--------------------|
|   | Reserved |   |   |   |   | CHA_HSYNC_F | PULSE_WIDTH_<br>GH |
| R |          |   |   |   |   | R           | /W                 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 24. Register 0x2D Field Descriptions

| Bit | Field                          | Туре | Reset | Description                                                                                                                                                                                                                                                                              |
|-----|--------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved                       | R    |       | Reserved                                                                                                                                                                                                                                                                                 |
| 1-0 | CHA_HSYNC_PULSE_WIDTH_HIG<br>H | R/W  | 0     | This field controls the width in pixel clocks of the HSync Pulse Width for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the upper 2 bits of the 10-bit value for the HSync Pulse Width. |

### 8.6.1.5.9 Register 0x30

#### Figure 38. Register 0x30



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 25. Register 0x30 Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                        |
|-----|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_VSYNC_PULSE_WIDTH_LO | R/W  | 0     | This field controls the length in lines of the VSync Pulse Width for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the lower 8 bits of the 10-bit value for the VSync Pulse Width. |

### 8.6.1.5.10 Register 0x31

### Figure 39. Register 0x31



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 26. Register 0x31 Field Descriptions

| Bit | Field                     | Туре | Reset | Description                                                                                                                                                                                                                                                                        |
|-----|---------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved                  | R    |       | Reserved                                                                                                                                                                                                                                                                           |
| 1-0 | CHA_VSYNC_PULSE_WIDTH_HIG | R/W  | 0     | This field controls the length in lines of the VSync Pulse Width for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). The value in this field is the upper 2 bits of the 10-bit value for the VSync Pulse Width. |

#### 8.6.1.5.11 Register 0x34



#### Figure 40. Register 0x34



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 27. Register 0x34 Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                   |
|-----|--------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_HORIZONTAL_BACK_PORC | R/W  | 0     | This field controls the time in pixel clocks between the end of the HSync Pulse and the start of the active video data for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). |

### 8.6.1.5.12 Register 0x36

### Figure 41. Register 0x36



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 28. Register 0x36 Field Descriptions

| Bit | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                    |
|-----|-------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_VERTICAL_BACK_PORCH | R/W  | 0     | TEST PATTERN GENERATION PURPOSE ONLY. This field controls the number of lines between the end of the VSync Pulse and the start of the active video data for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). |

#### 8.6.1.5.13 Register 0x38

### Figure 42. Register 0x38

| 7                          | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------------------|-----|---|---|---|---|---|---|--|
| CHA_HORIZONTAL_FRONT_PORCH |     |   |   |   |   |   |   |  |
|                            | R/W |   |   |   |   |   |   |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 29. Register 0x38 Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                         |
|-----|--------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_HORIZONTAL_FRONT_POR | R/W  | 0     | TEST PATTERN GENERATION PURPOSE ONLY. This field controls the time in pixel clocks between the end of the active video data and the start of the HSync Pulse for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). |



#### 8.6.1.5.14 Register 0x3A

#### Figure 43. Register 0x3A



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 30. Register 0x3A Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                    |
|-----|--------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CHA_VERTICAL_FRONT_PORCH | R/W  | 0     | TEST PATTERN GENERATION PURPOSE ONLY. This field controls the number of lines between the end of the active video data and the start of the VSync Pulse for LVDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). |

#### 8.6.1.5.15 Register 0x3C

### Figure 44. Register 0x3C



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 31. Register 0x3C Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                   |
|-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved         | R    |       | Reserved                                                                                                                                                                                                                                                                                      |
| 4   | CHA_TEST_PATTERN | R/W  | 0     | TEST PATTERN GENERATION PURPOSE ONLY. When this bit is set, the SN65DSI84-Q1 will generate a video test pattern based on the values programmed into the Video Registers for LDS Channel A in single LVDS Channel mode(CSR 0x18.4=1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4=0). |
| 3-0 | Reserved         | R    |       | Reserved                                                                                                                                                                                                                                                                                      |

## 8.6.1.6 CSR Bit Field Definitions – IRQ Registers

### 8.6.1.6.1 Register 0xE0

### Figure 45. Register 0xE0



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 32. Register 0xE0 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                          |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved | R    |       | Reserved                                                                                                                                                                                                                                                                             |
| 0   | IRQ_EN   | R/W  | 0     | When enabled by this field, the IRQ output is driven high to communicate IRQ events.  0 – IRQ output is high-impedance (default)  1 – IRQ output is driven high when a bit is set in registers 0xE5 that also has the corresponding IRQ_EN bit set to enable the interrupt condition |



### 8.6.1.6.2 Register 0xE1

## Figure 46. Register 0xE1

| 7                    | 6                  | 5                      | 4                      | 3                  | 2                      | 1        | 0                 |
|----------------------|--------------------|------------------------|------------------------|--------------------|------------------------|----------|-------------------|
| CHA_SYNCH_<br>ERR_EN | CHA_CRC_ER<br>R_EN | CHA_UNC_EC<br>C_ERR_EN | CHA_COR_EC<br>C_ERR_EN | CHA_LLP_ERR<br>_EN | CHA_SOT_BIT<br>_ERR_EN | Reserved | PLL_UNLOCK_<br>EN |
| R/W                  | R/W                | R/W                    | R/W                    | R/W                | R/W                    | R        | R/W               |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 33. Register 0xE1 Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                            |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------|
| 7   | CHA_SYNCH_ERR_EN   | R/W  | 0     | 0 – CHA_SYNCH_ERR is masked<br>1 – CHA_SYNCH_ERR is enabled to generate IRQ events     |
| 6   | CHA_CRC_ERR_EN     | R/W  | 0     | 0 – CHA_CRC_ERR is masked<br>1 – CHA_CRC_ERR is enabled to generate IRQ events         |
| 5   | CHA_UNC_ECC_ERR_EN | R/W  | 0     | 0 – CHA_UNC_ECC_ERR is masked<br>1 – CHA_UNC_ECC_ERR is enabled to generate IRQ events |
| 4   | CHA_COR_ECC_ERR_EN | R/W  | 0     | 0 – CHA_COR_ECC_ERR is masked<br>1 – CHA_COR_ECC_ERR is enabled to generate IRQ events |
| 3   | CHA_LLP_ERR_EN     | R/W  | 0     | 0 – CHA_LLP_ERR is masked<br>1 – CHA_ LLP_ERR is enabled to generate IRQ events        |
| 2   | CHA_SOT_BIT_ERR_EN | R/W  | 0     | 0 – CHA_SOT_BIT_ERR is masked<br>1 – CHA_SOT_BIT_ERR is enabled to generate IRQ events |
| 1   | Reserved           | R    |       | Reserved                                                                               |
| 0   | PLL_UNLOCK_EN      | R/W  | 0     | 0 – PLL_UNLOCK is masked<br>1 – PLL_UNLOCK is enabled to generate IRQ events           |



# 8.6.1.6.3 Register 0xE5

# Figure 47. Register 0xE5

| 7                 | 6          | 5                   | 4                   | 3           | 2                  | 1        | 0          |
|-------------------|------------|---------------------|---------------------|-------------|--------------------|----------|------------|
| CHA_SYNCH_<br>ERR | CHA_CRC_ER | CHA_UNC_EC<br>C ERR | CHA_COR_EC<br>C ERR | CHA_LLP_ERR | CHA_SOT_BIT<br>ERR | Reserved | PLL_UNLOCK |
|                   | D/M        | _                   | _                   | D/M         | _                  |          | D/M        |
| R/W               | R/W        | R/W                 | R/W                 | R/W         | R/W                | ĸ        | R/W        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# Table 34. Register 0xE5 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CHA_SYNCH_ERR   | R/W  | 0     | When the DSI channel A packet processor detects an HS or VS synchronization error, that is, an unexpected sync packet; this bit is set; this bit is cleared by writing a '1' value.                                                                                                                                                                    |
| 6   | CHA_CRC_ERR     | R/W  | 0     | When the DSI channel A packet processor detects a data stream CRC error, this bit is set; this bit is cleared by writing a '1' value.                                                                                                                                                                                                                  |
| 5   | CHA_UNC_ECC_ERR | R/W  | 0     | When the DSI channel A packet processor detects an uncorrectable ECC error, this bit is set; this bit is cleared by writing a '1' value.                                                                                                                                                                                                               |
| 4   | CHA_COR_ECC_ERR | R/W  | 0     | When the DSI channel A packet processor detects a correctable ECC error, this bit is set; this bit is cleared by writing a '1' value.                                                                                                                                                                                                                  |
| 3   | CHA_LLP_ERR     | R/W  | 0     | When the DSI channel A packet processor detects a low level protocol error, this bit is set; this bit is cleared by writing a '1' value.  Low level protocol errors include SoT and EoT sync errors, Escape Mode entry command errors, LP transmission sync errors, and false control errors. Lane merge errors are reported by this status condition. |
| 2   | CHA_SOT_BIT_ERR | R/W  | 0     | When the DSI channel A packet processor detects an SoT leader sequence bit error, this bit is set; this bit is cleared by writing a '1' value.                                                                                                                                                                                                         |
| 1   | Reserved        | R    |       | Reserved                                                                                                                                                                                                                                                                                                                                               |
| 0   | PLL_UNLOCK      | R/W  | 1     | This bit is set whenever the PLL Lock status transitions from LOCK to UNLOCK.                                                                                                                                                                                                                                                                          |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN65DSI84-Q1 device is primarily targeted for portable applications such as tablets and smart phones that utilize the MIPI DSI video format. The SN65DSI84-Q1 device can be used between a GPU with DSI output and a video panel with LVDS inputs

#### 9.1.1 Video Stop and Restart Sequence

When the system requires to stop outputting video to the display, it is recommended to use the following sequence for the SN65DSI84-Q1:

- 1. Clear the PLL EN bit to 0 (CSR 0x0D.0)
- 2. Stop video streaming on DSI inputs
- 3. Drive all DSI data lanes to LP11, but keep the DSI CLK lanes in HS.

When the system is ready to restart the video streaming.

- 1. Start video streaming on DSI inputs.
- 2. Set the PLL\_EN bit to 1(CSR 0x0D.0).
- 3. Wait for a minimum of 3 ms.
- 4. Set the SOFT\_RESET bit(0x09.0).

### 9.1.2 Reverse LVDS Pin Order Option

For ease of PCB routing, the SN65DSI84-Q1 supports swapping/reversing the channel or pin order via configuration register programming. The order of the LVDS pin for LVDS Channel A or Channel B can be reversed by setting the address 0x1A bit 5 CHA\_REVERSE\_LVDS or bit 4 CHB\_REVERSE\_LVDS. The LVDS Channel A and Channel B can be swapped by setting the 0x1A.6 EVEN\_ODD\_SWAP bit. See the corresponding register bit definition for details.

## 9.1.3 IRQ Usage

The SN65DSI84-Q1 provides an IRQ pin that can be used to indicate when certain errors occur on DSI. The IRQ output is enabled through the IRQ\_EN bit (CSR 0xE0.0). The IRQ pin will be asserted when an error occurs on DSI, the corresponding error enable bit is set, and the IRQ\_EN bit is set. An error is cleared by writing a '1' to the corresponding error status bit.

#### **NOTE**

If the SOFT\_RESET bit is set while the DSI video stream is active, some of the error status bits may be set.

If the DSI video stream is stopped, some of the error status bits may be set. These error status bits should be cleared before restarting the video stream.

If the DSI video stream starts before the device is configured, some of the error status bits may be set. TI recommends starting streaming after the device is correctly configured as recommended in the initialization sequence in the *Initialization Sequence* section.

## 9.2 Typical Application

Figure 48 illustrates a typical application using the SN65DSI84-Q1 for a single channel DSI receiver to interface a single-channel DSI application processor to an LVDS Dual-Link 18 bit-per-pixel panel supporting 1920 x 1200 WUXGA resolutions at 60 frames per second.



# **Typical Application (continued)**



Figure 48. Typical 1920 x 1200 WUXGA 18-bpp Panel Application

# 9.2.1 Design Requirements

For the 1920 x 1200 WUXGA 18-bpp Panel typical application design parameters, see Table 35.

**Table 35. Design Parameters** 

| DESIGN PARAMETER                     | EXAMPLE VALUE                     |
|--------------------------------------|-----------------------------------|
| VCC                                  | 1.8V (±5%)                        |
| CLOCK                                | DSIA_CLK                          |
| REFCKL Frequency                     | N/A                               |
| DSIA Clock Frequency                 | 490 MHz                           |
| PANEL INFORMATION                    |                                   |
| LVDS Output Clock Frequency          | 81 MHz                            |
| Resolution                           | 1920 x 1200                       |
| Horizontal Active (pixels)           | 960                               |
| Horizontal Blanking (pixels)         | 144                               |
| Vertical Active (lines)              | 1200                              |
| Vertical Blanking (lines)            | 20                                |
| Horizontal Sync Offset (pixels)      | 50                                |
| Horizontal Sync Pulse Width (pixels) | 50                                |
| Vertical Sync Offset (lines)         | 1                                 |
| Vertical Sync Pulse Width (lines)    | 5                                 |
| Horizontal Sync Pulse Polarity       | Negative                          |
| Vertical Sync Pulse Polarity         | Negative                          |
| Color Bit Depth (6bpc or 8bpc)       | 6-bit                             |
| Number of LVDS Lanes                 | 2 X [3 Data Lanes + 1 Clock Lane] |



## Typical Application (continued)

#### **Table 35. Design Parameters (continued)**

| DESIGN PARAMETER                               | EXAMPLE VALUE                     |  |  |  |
|------------------------------------------------|-----------------------------------|--|--|--|
| DSI INFORMATION                                |                                   |  |  |  |
| Number of DSI Lanes                            | 1 X [4 Data Lanes + 1 Clock Lane] |  |  |  |
| DSI Input Clock Frequency                      | 490MHz                            |  |  |  |
| Dual DSI Configuration(Odd/Even or Left/Right) | N/A                               |  |  |  |

#### 9.2.2 Detailed Design Procedure

The video resolution parameters required by the panel must be programmed into the SN65DSI84-Q1. For this example, the parameters programmed would be the following:

Horizontal active = 1920 or 0x780

CHA\_ACTIVE\_LINE\_LENGTH\_LOW = 0X80

CHA ACTIVE LINE LENGTH HIGH = 0x07

Horizontal pulse Width = 50 or 0x32

CHA\_HSYNC\_PULSE\_WIDTH\_LOW = 0x32

CHA\_HSYNC\_PULSE\_WIDTH\_HIGH= 0x00

Horizontal back porch = Horizontal blanking - (Horizontal sync offset + Horizontal sync pulse width)

Horizontal back porch = 144-(50 + 50)

Horizontal back porch = 44 or 0x2C

CHA\_HORIZONTAL\_BACK\_PORCH = 0x2C

Vertical pulse width = 5

CHA\_VSYNC\_PULSE\_WIDTH\_LOW = 0x05

CHA\_VSYNC\_PULSE\_WIDTH\_HIGH= 0x00

The pattern generation feature can be enabled by setting the CHA\_TEST\_PATTERN bit at address 0x3C and configuring the following TEST PATTERN GENERATION PURPOSE ONLY registers.

Vertical active = 1200 or 0x4B0

CHA\_VERTICAL\_DISPLAY\_SIZE\_LOW = 0xB0

CHA\_VERTICAL\_DISPLAY\_SIZE\_HIGH = 0x04

Vertical back porch = Vertical blanking - (Vertical sync offset +Vertical sync pulse width)

Vertical back porch = 20 - (1 + 5)

Vertical back porch = 14 or 0x0E

CHA\_VERTICAL\_BACK\_PORCH = 0x0E

Horizontal front porch = Horizontal sync offset

Horizontal front porch = 50 or 0x32

CHA HORIZONTAL FRONT PORCH = 0x32

Vertical front porch = Vertical sync offset

Vertical front porch =1

CHA\_VERTICAL\_FRONT\_PORCH = 0x01



In this example, the clock source for the SN65DSI84-Q1 is the DSI clock. When the MIPI D-PHY clock is used as the LVDS clock source, it is divided by the factor in DSI\_CLK\_DIVIDER (CSR 0x0B.7:3) to generate the LVDS output clock. Additionally, LVDS\_CLK\_RANGE (CSR 0x0A.3:1) and CH\_DSI\_CLK\_RANGE(CSR 0x12) must be set to the frequency range of the LVDS output clock and DSI Channel A input clock respectively for the internal PLL to operate correctly. After these settings are programmed, PLL\_EN (CSR 0x0D.0) should be set to enable the internal PLL.

```
LVDS_CLK_RANGE = 010b-62.5 MHz ≤ LVDS_CLK < 87.5 MHz
HS_CLK_SRC = 1 - LVDS pixel clock derived from MIPI D-PHY channel A HS continuous clock
DSI_CLK_DIVIDER = 0010b - Divide by 6
CHA_DSI_LANES = 00 - Four lanes are enabled
CHA_DSI_CLK_RANGE = 0x62 - 490 MHz ≤ frequency < 495 MHz
```

### 9.2.2.1 Example Script

This example configures the SN65DSI84-Q1 for the following configuration:

```
<aardvark>
        <configure i2c="1" spi="1" gpio="0" tpower="1" pullups="1"/>
        <i2c_bitrate khz="100"/>
=====SOFTRESET=====
       <i2c_write addr="0x2D" count="1" radix="16"glt;09 01</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====PLL_EN(bit 0) - Enable LAST after addr 0A and 0B configured======
       <i2c_write addr="0x2D" count="1" radix="16"glt;0D 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====HS_CLK_SRC bit0===
=====LVDS_CLK_Range bit 3:1=====
       <i2c_write addr="0x2D" count="1" radix="16"glt;0A 05</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====DSI_CLK_DIVIDER bit7:3=====
=====RefCLK multiplier(bit1:0)===== =====00 - LVDSclk=source clk, 01 - x2, 10 -x3, 11 - x4=====
       <i2c_write addr="0x2D" count="1" radix="16"glt;0B 28</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 10======
=====DSI Ch Confg Left_Right Pixels(bit7 - 0 for A ODD, B EVEN, 1 for the other config)======
=====DSI Ch Mode(bit6:5) 00 - Dual, 01 - single, 10 - two single ======
=====CHA_DSI_Lanes(bit4:3), CHB_DSI_Lanes(bit2:1), 00 - 4, 01 - 3, 10 - 2, 11 - 1
=====SOT_ERR_TOL_DIS(bit0)======
       <i2c_write addr="0x2D" count="1" radix="16"glt;10 26</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 12=====
       <i2c_write addr="0x2D" count="1" radix="16"glt;12 62</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 18=====
=====bit7: DE_Pol, bit6:HS_Pol, bit5:VS_Pol, bit4: LVDS Link Cfg, bit3:CHA 24bpp, bit2: CHB 24bpp,
bit1: CHA 24bpp fmt1, bit0: CHB 24bpp fmt1=====
       <i2c_write addr="0x2D" count="1" radix="16"glt;18 63</i2c_writeglt;</pre>
       <sleep ms="10"/>
 =====ADDR 19=====
       <i2c_write addr="0x2D" count="1" radix="16"glt;19 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
 =====ADDR 1A=====
        <i2c_write addr="0x2D" count="1" radix="16"glt;1A 03</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 20=====
```



```
=====CHA_LINE_LENGTH_LOW======
       <i2c_write addr="0x2D" count="1" radix="16"glt;20 80</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 21=====
=====CHA_LINE_LENGTH_HIGH======
        <i2c_write addr="0x2D" count="1" radix="16"glt;21 07</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 22=====
=====CHB_LINE_LENGTH_LOW=======
       <i2c_write addr="0x2D" count="1" radix="16"glt;22 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 23=====
=====CHB_LINE_LENGTH_HIGH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;23 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 24=====
=====CHA_VERTICAL_DISPLAY_SIZE_LOW=======
       <i2c_write addr="0x2D" count="1" radix="16"glt;24 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 25=====
=====CHA_VERTICAL_DISPLAY_SIZE_HIGH=======
        <i2c_write addr="0x2D" count="1" radix="16"glt;25 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 26=====
=====CHB_VERTICAL_DISPLAY_SIZE_LOW=======
        <i2c_write addr="0x2D" count="1" radix="16"glt;26 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 27=====
=====CHB_VERTICAL_DISPLAY_SIZE_HIGH=======
        <i2c_write addr="0x2D" count="1" radix="16"glt;27 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 28=====
=====CHA_SYNC_DELAY_LOW======
        <i2c_write addr="0x2D" count="1" radix="16"glt;28 20</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 29======
=====CHA_SYNC_DELAY_HIGH======
        <i2c_write addr="0x2D" count="1" radix="16"glt;29 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 2A=====
=====CHB_SYNC_DELAY_LOW=======
       <i2c_write addr="0x2D" count="1" radix="16"glt;2A 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 2B======
=====CHB_SYNC_DELAY_HIGH======
        <i2c_write addr="0x2D" count="1" radix="16"glt;2B 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 2C=====
=====CHA_HSYNC_PULSE_WIDTH_LOW=======
        <i2c_write addr="0x2D" count="1" radix="16"glt;2C 32</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 2D=====
=====CHA_HSYNC_PULSE_WIDTH_HIGH======
        <i2c_write addr="0x2D" count="1" radix="16"glt;2D 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
=====ADDR 2E=====
=====CHB_HSYNC_PULSE_WIDTH_LOW=======
        <i2c_write addr="0x2D" count="1" radix="16"glt;2E 00</i2c_writeglt;</pre>
        <sleep ms="10"/>
```



```
=====ADDR 2F=====
=====CHB_HSYNC_PULSE_WIDTH_HIGH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;2F 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 30=====
=====CHA_VSYNC_PULSE_WIDTH_LOW=======
   <i2c_write addr="0x2D" count="1" radix="16"glt;30 05</i2c_writeglt;</pre>
   <sleep ms="10"/>
=====ADDR 31=====
=====CHA_VSYNC_PULSE_WIDTH_HIGH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;31 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 32=====
=====CHB_VSYNC_PULSE_WIDTH_LOW=======
       <i2c_write addr="0x2D" count="1" radix="16"glt;32 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 33======
=====CHB_VSYNC_PULSE_WIDTH_HIGH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;33 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 34=====
=====CHA_HOR_BACK_PORCH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;34 2C</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 35=====
=====CHB_HOR_BACK_PORCH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;35 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 36======
=====CHA_VER_BACK_PORCH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;36 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 37======
=====CHB_VER_BACK_PORCH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;37 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 38======
=====CHA_HOR_FRONT_PORCH======
       <sleep ms="10"/>
=====ADDR 39=====
=====CHB_HOR_FRONT_PORCH======
       <sleep ms="10"/>
=====ADDR 3A======
=====CHA_VER_FRONT_PORCH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;3A 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 3B=====
=====CHB_VER_FRONT_PORCH======
       <i2c_write addr="0x2D" count="1" radix="16"glt;3B 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====ADDR 3C=====
=====CHA/CHB TEST PATTERN(bit4 CHA, bit0 CHB)=======
       <i2c_write addr="0x2D" count="1" radix="16"glt;3C 00</i2c_writeglt;</pre>
       <sleep ms="10"/>
=====PLL_EN(bit 0) - Enable LAST after addr 0A and 0B configured=====
```



# 9.2.3 Application Curve

# SN65DSI84-Q1: SINGLE Channel DSI to DUAL Channel LVDS, 1440 x 900



Figure 49. Supply Current vs Temperature



# 10 Power Supply Recommendations

## 10.1 V<sub>cc</sub> Power Supply

Each VCC power supply pin must have a 100-nF capacitor to ground connected as close as possible to the SN65DSI84-Q1 device. It is recommended to have one bulk capacitor (1  $\mu$ F to 10  $\mu$ F) on it. It is also recommended to have the pins connected to a solid power plane.

## 10.2 VCORE Power Supply

This pin must have a 100-nF capacitor to ground connected as close as possible to the SN65DSI84-Q1 device. It is recommended to have one bulk capacitor (1  $\mu$ F to 10  $\mu$ F) on it. It is also recommended to have the pins connected to a solid power plane.

# 11 Layout

## 11.1 Layout Guidelines

#### 11.1.1 Package Specific

For the ZQE package, to minimize the power supply noise floor, provide good decoupling near the SN65DSI84-Q1 device power pins. The use of four ceramic capacitors (2 × 0.1  $\mu$ F and 2 × 0.01  $\mu$ F) provides good performance. At the least, TI recommends to install one 0.1- $\mu$ F and one 0.01- $\mu$ F capacitor near the SN65DSI84-Q1 device. To avoid large current loops and trace inductance, the trace length between decoupling capacitor and device power inputs pins must be minimized. Placing the capacitor underneath the SN65DSI84-Q1 device on the bottom of the PCB is often a good choice.

#### 11.1.2 Differential Pairs

- Differential pairs must be routed with controlled 100-Ω differential impedance (± 20%) or 50-Ω single-ended impedance (±15%).
- Keep away from other high speed signals
- Keep lengths to within 5 mils of each other.
- Length matching must be near the location of mismatch.
- Each pair must be separated at least by 3 times the signal trace width.
- The use of bends in differential traces must be kept to a minimum. When bends are used, the number of left and right bends must be as equal as possible and the angle of the bend must be ≥ 135 degrees. This arrangement minimizes any length mismatch caused by the bends and therefore minimizes the impact that bends have on EMI.
- Route all differential pairs on the same of layer.
- The number of vias must be kept to a minimum. It is recommended to keep the via count to 2 or less.
- · Keep traces on layers adjacent to ground plane.
- Do NOT route differential pairs over any plane split.
- Adding Test points will cause impedance discontinuity and will therefore negatively impact signal
  performance. If test points are used, they must be placed in series and symmetrically. They must not be
  placed in a manner that causes a stub on the differential pair.

#### 11.1.3 Ground

TI recommends that only one board ground plane be used in the design. This provides the best image plane for signal traces running above the plane. The thermal pad of the SN65DSI84-Q1 must be connected to this plane with vias.



## 11.2 Layout Example



Figure 50. SN65DSI8x Layout Example



## 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

请参阅如下相关文档:

- 《SN65DSI8x 视频配置指南和配置工具用户手册》(文献编号: SLLA332)
- 《SN65DSI83、SN65DSI84 和 SN65DSI85 硬件实现指南》(文献编号: SLLA340)

## 12.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### 12.4 商标

PowerPAD, E2E are trademarks of Texas Instruments. MIPI is a registered trademark of Arasan Chip Systems, Inc.. All other trademarks are the property of their respective owners.

## 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。



# 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。



# PACKAGE OPTION ADDENDUM

28-Jun-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | U    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| SN65DSI84TPAPRQ1 | ACTIVE | HTQFP        | PAP     | 64   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | DSI84TQ1       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PAP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



PowerPAD™ PLASTIC QUAD FLATPACK

## THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

A: Tie strap features may not be present.





#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司