# ECE 558/658 VLSI Design -- Fall 2020 Lab 1: Design and Analysis of CMOS NAND/Multiplexer

#### I. General Instructions:

In this lab you will use a variety of industrial CAD tools to design a small circuit and run experiments to observe how circuit metrics vary with supply voltage, load capacitance, and transistor sizing. This lab assignment is a lot of work so plan ahead. We recommend that you complete Steps 1-6 soon and try out the layout editor within the first week. Be warned that creating a layout is a very time-consuming task. Your lab report should be submitted on Moodle as a pdf file with your name at the top and an indication of whether you are enrolled in ECE558 or ECE658. Some sections of the lab, as marked, are only required for students enrolled in ECE658.

You will follow a VLSI design flow for complete design, testing, and analysis of the circuit using the following tools:

- Cadence Schematic L for drawing circuit schematics
- Synopsys HSPICE for circuit level simulations
- Cadence Layout XL for creating layouts
- Mentor Graphics Calibre for Design Rule Check (DRC), Layout-versus-Schematic (LVS), and parasitics extraction.

# Where to get assistance:

- The following videos go through the basic functionality needed for the tools. The red box at bottom left of video shows the key presses. There is no sound.
  - o demo 1 (schematic and netlist creation): <a href="https://www.youtube.com/watch?v=ZWffBaY9pkM">https://www.youtube.com/watch?v=ZWffBaY9pkM</a>
  - o demo 2 (layout): <a href="https://www.youtube.com/watch?v=tiFXe359jNg">https://www.youtube.com/watch?v=tiFXe359jNg</a>
  - demo 3 (DRC, LVS, Parasitics Extraction): https://www.youtube.com/watch?v=0esMO\_DJseg
- There are also a number of references listed at the end of this document. In some cases, those documents may use different versions of tools, so you should expect some minor changes.
- If you have any questions, please contact the TAs during office hours or post on Piazza.



## **II. Technical Background Information:**

In this lab with you implement a simple CMOS circuit based on the schematic shown. Students taking ECE558 will implement only the NAND gate with inputs S, B and output W. Students taking ECE658 will implement the entire multiplexer, with inputs A, S, B and output Y.

# **Layout Requirements:**

- The transistors must use minimum channel length. The technology that we use is denoted as 45nm technology node because 45nm is the effective channel length of the transistors. However, the drawn size of the channel length is L=50nm, and therefore  $\lambda$ =25nm.
- The layout must fit into a typical standard cell library as follows: total cell height = 128λ, with 20λ-high rails in Metal 1 for VDD and GND on the top and bottom edges of the cell, respectively. This leaves 88λ (11 tracks) of vertical space between the rails.
- Use only M1 and M2 metal layers. As a rule, M1 must be laid horizontally and M2 vertically.
- Inputs and outputs must be accessible in M1 from the left and right of the cell, respectively. Please look at a
  multiplexer layout example posted on the CAD website.
   (http://www.ecs.umass.edu/ece558/TA\_Page/layout/index.html)
- You must add well ties (PTAP and NTAP) to make connections between the supply rails and the bodies of the respective MOS devices.
- Poly layer is only used for transistor gates, and there is no routing in poly. All routing must be in metal layers.

#### **Assumptions:**

- The nominal supply voltage is 1.1V. All specs assume this voltage.
- Use  $\beta = 2$  (the P/N width ratio).
- Upsize appropriately for series transistors.
- Assume inputs that have 30 ps rise time and fall times (t<sub>r</sub> and t<sub>f</sub>, using 20%-80% metric from pg 141 of book)
- Assume your design will drive a load of 16 minimum sized CMOS inverters ( $L_n$ =50nm,  $W_n$ =90nm,  $L_p$ =50nm,  $W_p$ =180nm,  $\beta$  ratio=2) and an additional 7fF lumped capacitance to represent the load from wiring. The load should be applied to either Y or W, depending on whether you are creating the multiplexer or NAND gate.

# Measurement specifications:

- Spec 1: The rising and falling propagation delays must be measured using 50%-50% metric
- Spec 2: The rise time (t<sub>f</sub>) and fall time (t<sub>f</sub>) of the output must be measured using 20%-80% metric

#### III. Procedure:

Be sure to include each required item (indicated by **SUBMIT**) in your report. You must also explain what you did and why; images alone are not sufficient. The report should be organized, and all plots and annotations should be clearly readable. Incorrect or ambiguous results will result in point deductions.

## Step 1: Truth Table [5 pts]

Write the complete truth table for your design, which is either a NAND or a multiplexer, depending on whether you are in ECE558 or ECE658.

**SUBMIT:** Truth table.

## Step 2: Create Schematic [5 pts]

**Step 2a:** Implement a NAND gate for your design as a transistor-level schematic using the Cadence schematic editor tool (Schematic L). Use minimum sized transistors, except for the stack sizing and β ratio rules that require some transistors to be upsized. Create a symbol for your NAND gate. Capture screen images of your NAND gate symbol and its transistor-level schematic.

SUBMIT: Image of your transistor-level NAND schematic and its corresponding gate symbol

**Step 2b (ECE658 only):** Repeat this process to also create a NOT gate, and then create the multiplexer by assembling the NOT gate and NAND gates.

SUBMIT: Image of your transistor-level NOT schematic and its corresponding gate symbol.

SUBMIT: Gate level multiplexer schematic showing NOT and NAND gates appropriately connected.

#### **Step 3: Check Functionality of Schematic** [10 pts]

Verify that your design works correctly by extracting a SPICE netlist and using HSPICE to perform transient simulation. The SPICE netlist that you extract will not include the transistor models, so be sure to include the models as shown in the example netlist included with the lab 1 material. During this step, you might want to use the digital vector generation capability of HSPICE (".vec" statement) as shown in the example file we've provided with the lab 1 material. Use Cscope to view the result and check that it matches your truth table.

**SUBMIT:** Image of simulation output from Cscope, with explanation of how it demonstrates that your design implements the truth table. Annotate the graph to indicate the value (0 or 1) of each input and output signal in each step of your test sequence.

#### Step 4: Worst-Case Transitions [10 pts]

Simulate your design in HSPICE to verify its performance. In this step you can simulate the design itself, without adding the inverter and capacitance load on the output. The propagation delays ( $t_{pdf}$  and  $t_{pdr}$ ) and rise/fall times ( $t_t$  and  $t_f$ ) will vary according to what input patterns are applied. Later in the course will see how to predict which transitions are likely to be faster or slower, but for now, since you don't know what pattern will be the worst-case for delay, you must try many different patterns.

Specifically, you must test all patterns in which a transition on a single input causes a transition on the output. For example, in the NAND gate, one such case has the inputs (SB) transition from 11 to 01, which causes the output (W) to rise from 0 to 1, so you would need to measure  $t_{pdr}$  and  $t_r$  from that case.

**SUBMIT:** Create a table showing the results of all your test cases. Each row of the table should give: (1) the input combination applied (the input/output values before and after the transition), (2) the  $t_{pdf}$  or  $t_{pdr}$  that was measured, and (3) the  $t_f$  or  $t_r$  that was measured. Annotate the table to indicate the critical case for  $t_{pdf}$ ,  $t_{pdr}$ ,  $t_f$ , and  $t_r$ .

## **Step 5 Performance Analysis with Loading** [10pts]

Now that you know what transitions to apply, you will measure performance when using the load described in the performance specs. Add the 16 inverters and a 7fF lumped wire capacitance on the output in your schematic. Determine delays -  $\mathbf{t}_{pdf}$ ,  $\mathbf{t}_{r}$ ,  $\mathbf{t}_{r}$ ,  $\mathbf{t}_{r}$ , static power ( $\mathbf{P}_{stat}$ ) and peak dynamic power ( $\mathbf{P}_{dyn}$ ) during switching. You will have to remove these loads for step 7 during LVS (Layout-versus-Schematic) comparison or else the mismatch between layout and schematic will cause an LVS error.

- Use your worst-case patterns from Step 4 when measuring the 4 timing parameters. Note that this may require 4 different simulations. Remember to use the 20-80% metric for rise/fall time as required for timing spec.
- Measure the peak dynamic power when the circuit input is switching from all 0 values to all 1 values (i.e. ECE558 students measure the NAND gate with the 00->11 input transition and ECE658 students measure the MUX with 000->111 transition. Explain how you've measured peak dynamic power, and where this power is being consumed in the circuit. Support your explanation with plots of node voltages or currents.
- Static power results from leakage current when transistors are not switching. Measure the total static power
  consumed when all of the inputs are held constant at 0. Explain how you've made this measurement and how
  you know that the measurement includes all leakage paths.

**SUBMIT:** Create a table with a row showing your values of  $t_{pdr}$ ,  $t_{pdf}$ ,  $t_r$ ,  $t_f$ ,  $P_{stat}$  and  $P_{dyn}$ . You will add rows to this table in Steps 6 and 8.

**SUBMIT:** Simulation waveforms from Cscope with  $t_{pdr}$ ,  $t_{pdf}$ ,  $t_r$ ,  $t_f$  metrics annotated.

**SUBMIT:** Explain how your four time measurements in step 5 compare with the corresponding measurements from step 4. What explains the differences?

**SUBMIT:** Explain how you measured static and peak dynamic power through simulation. Include the plots to support your analysis of where dynamic power is being consumed.

## Step 6: Resizing [10 pts]

Adjusting the size of transistors is a way to change the drive strength of gates, which therefore changes the performance. In this step, resize your transistors and repeat the measurements from step 5. Specifically, you must resize the width of all transistors in your design by a multiplicative factor of 2+X where X is the final digit of your student ID number. For example, if your student ID numbers ends in 7, then you will make every transistor 2+7=9 times wider than it was in step 5. Be sure to include the load on the output as in step 5.

**SUBMIT:** Your modified transistor sizes.

**SUBMIT:** Add a new row to the table created in Step 5 to show the new values of  $t_{pdr}$ ,  $t_{pdf}$ ,  $t_r$ ,  $t_f$ ,  $P_{stat}$  and  $P_{dyn}$  obtained after resizing.

**SUBMIT:** Explain the differences between the step 6 and step 5 results. How significant is the difference? How does increasing the size cause these changes?

# Step 7: Layout [20 pts]

Create a layout for your design using Cadence Layout XL. Use the transistor widths from step 5. The cost of a circuit is proportional to its area, so you should try to minimize the total width of your design layout. Show the height and width of your cell(s) using the ruler tool (Tools>Create Ruler). Make sure your layout passes design rule checks and layout-vs-schematic checking.

**SUBMIT:** Image of your layout, with total height and width annotated. All layout requirements from page 2 of this assignment must be satisfied.

**SUBMIT:** Screen capture of DRC showing that your design passes **SUBMIT:** Screen capture of LVS showing that your design passes

#### **Step 8: Parasitics Extraction** [10 pts]

Extract a netlist from your layout with parasitic information (choose "R+C+CC" option from Calibre). Repeat the simulation and analysis from step 5/6 using the same input patterns and the same load on the output. Explain any differences in the results from including the extracted parasitics.

**SUBMIT:** Add a new row to the table created in Step 5 showing the new values of  $t_{pdr}$ ,  $t_{pdf}$ ,  $t_r$ ,  $t_f$ ,  $P_{stat}$  and  $P_{dyn}$  obtained when simulating using extracted parasitics.

**SUBMIT:** Simulation waveforms with  $t_{pdr}$ ,  $t_{pdf}$ ,  $t_r$ ,  $t_f$  metrics annotated. Make sure the simulation results look correct.

**SUBMIT:** Explain the differences between these results and step 5. How significant are the parasitics?

## Step 9: Characterizing your Design [20 pts]

Library cells that are available to a designer come with precharacterized timing models. These characterizations are simpler but less detailed than SPICE models, and are suitable for quickly determining the overall delay of paths through a large circuit. In this step, you use HSPICE to characterize how  $t_{pdr}$  of your design varies with voltage, load capacitance and input rise/fall time. Since you are performing repeated simulations while changing a few parameters, you should investigate using the "sweep" and ".alter" commands in HSPICE to automate the analyses. The input transitions that you use to measure  $t_{pdr}$  should again be the worst-case pattern that you obtained in step 4. The netlist that you are characterizing should be from step 8, including the extracted parasitics.

**Step 9a:** Vary the supply voltage and observe how  $t_{pdr}$  changes. You can select three supply voltages: Nominal voltage, 10% higher and 10% lower than the nominal supply voltage. Make sure that the input stimulus you apply also has the appropriate voltage level for its logical high value. Make sure that you are using the same load on the output as before.

**SUBMIT:** A graph showing how  $t_{\text{pdr}}$  changes with supply voltage.

**Step 9b:** Similarly study at nominal voltage how the delay varies with Load capacitance. Now remove the inverters from the load and change the value of the 7fF lumped capacitance to observe how  $t_{pdr}$  changes with load capacitance. Perform experiments to obtain at least 4 data points. Compare these results to the  $t_{pdr}$  at nominal voltage from the prior step in order to estimate the total amount of load capacitance that was resulting from the inverters and 7fF lumped cap. From this, estimate the capacitance of a single inverter load, and calculate  $C_{permicron}$ .

**SUBMIT:** A graph showing how t<sub>pdr</sub> changes with load capacitance. **SUBMIT:** Estimate of inverter cap and C<sub>permicron</sub>. Show your derivation.

## IV. Useful Links:

Be aware that there may be minor changes in the procedure shown in the links below due to different tool versions

• Schematic design: http://www.eda.ncsu.edu/wiki/Tutorial:Analog Artist with HSPICE#Create the myInverter Schematic

 Schematic and Symbol editor demo: http://www.ecs.umass.edu/ece558/TA Page/07.html

Netlist extraction(after schematic design) / HSPICE simulation:
 http://www.eda.ncsu.edu/wiki/Tutorial:Analog Artist with HSPICE#Simulate the Schematic with HSPICE wit hin Analog Artist

 HSPICE tutorials: http://www.ecs.umass.edu/ece558/TA\_Page/hspice/index.html

Layout design (Layout editor):
 <a href="http://www.eda.ncsu.edu/wiki/Tutorial:Layout Tutorial#Create Layout View of an Inverter">http://www.eda.ncsu.edu/wiki/Tutorial:Layout Tutorial#Create Layout View of an Inverter</a>

 Sample Layouts: http://www.ecs.umass.edu/ece558/TA Page/layout/index.html

Layout vs. Schematic Verification(LVS):
 http://www.eda.ncsu.edu/wiki/Tutorial:Layout Tutorial2

 Netlist extraction (after layout design) / HSPICE simulation : http://www.eda.ncsu.edu/wiki/Tutorial:Layout Tutorial2#Extract Parasitics

Simulation of the netlist extracted from the PEX tool:
 http://www.ecs.umass.edu/ece558/TA Page/hspice/hspice sim pex netlist.html