

Cole Blackman & Justin Zhang (soph. undergraduates)

M. Ceylan Morgul (Ph.D. candidate)

HPLP Lab, University of Virginia





# ASICs for real-time ML inference on images

- Facial recognition (ex. security camera)
- Self-driving cars
- Medical image analysis







#### **Convolutional NNs**

- Pixel location matters
- Very common



# Hardware diagram



### Design goals

- Run a single convolutional layer on an ASIC
- Demonstrate advantages over DNNWeaver on FPGA

#### Workflow



### Working with Caravel

- Hardened sample project and SHA3-256 from shuttle
- Gained familiarity with the OpenLane config file

#### **Current status**

- Writing HDL (Verilog) for use with OpenLANE/Caravel stack (OpenROAD, etc)
  - Implementing convolution and bias
  - Making registers

# Upcoming challenges

- Efficient use of IO and memory
- Implementing floating-point operations\*

# Merging projects

#### References

```
http://cctvtechworld.blogspot.com/2018/03/facial-recognition-will-soon-be-part-of.html
```

https://towardsdatascience.com/yolo-you-only-look-once-17f9280a47b0

https://commons.wikimedia.org/wiki/File:CRL\_Crown\_rump\_length\_12\_weeks\_ecografia\_Dr.\_Wolfgang\_Moroder.jpg

https://www.researchgate.net/figure/Example-of-a-discrete-convolution-a-and-equivalent-transposed-convolution-operation-b\_fig2\_321719286

