

POWERING THE NEW ENGINEER TO TRANSFORM THE FUTURE

Department of Electrical & Computer Engineering

# Digital Design Chapter 05 – Integration

Dr. Christophe Bobda



#### DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

# Agenda

- □ Tackling complexity
- Interfacing
- Interconnect
- Memory



## **Complex Systems**

- M1 M2
- Divide and conquer to tackle system complexity
  - System partitioning.
  - Component integration.
- Component integration requires well-defined interfaces
  - Interconnection
    - Physical connections among system components: where the data flow.
  - Protocol/timing
    - Data transfer methodology: how the data flow.
    - A convention for sequencing the transfer of data.
    - To transfer a datum from a source module S to a destination module D, we need to know
      - when the datum is valid (i.e., when the source module S has produced the datum and placed it on its interface pins) and
      - when D is ready to receive the datum (i.e., when D samples the datum from its interface pins.

### UF

## **Always Valid Timing/Protocol**

- □ As the name implies, data is always valid.

- Does not require any sequencing signals.
- ☐ The datum is valid every cycle and can be sampled by the receiver at any time.



#### Example:

- A temperature sensor that constantly outputs an eight-bit digital value representing the current temperature.
- The ballPos, leftPadY, rightPadY, and score signals in the pong game.
- A static or constant signal is a special case of an always valid signal where the signal is guaranteed not to change values between specified events (e.g., system resets).

## **Periodically Valid Timing**



- Signal is valid once every N cycles.
  - The interval N is the period of the signal.



- Unlike an always valid signal, each value of a periodically valid signal represents a particular event, task, or token, and cannot be dropped or duplicated
- ☐ This distinction between always valid and periodically valid signals becomes apparent when we move signals between clock domains.
  - It is easy to move always valid signals between clock domains as long as we avoid synchronization failure because it is acceptable to duplicate or drop values.
  - On the other hand, flow control is required in order to move a periodically valid signal with a period of one clock cycle across clock domains.

### Flow Control

- □ Flow control uses explicit sequencing signals (valid and ready), to sequence the transfer of data over the interface.
  - The sending module signals when a valid datum is present on the interface by asserting valid.
  - The receiving module indicates that it is ready to accept a new datum by asserting ready.
  - The datum is transferred only when both valid and ready are asserted.





DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

#### Flow-control



#### Example: Flow-controlled registers

- Design a register in which the input and output data uses flow-controlled signaling. Such a register can be used to split long, high-delay wires that are on the critical path of the design.
- Communicating with the upstream module: du (data input), ru (ready output), and vu (valid input);
- Communication with downstream: dd (output), rd (input), and vd (output)
- Every cycle, when no valid data are stored (vd = 0), both the valid register and data are updated with the upstream value.
- The buffer also signals upstream that it is ready to accept new data (ru = 1). When valid data are stored in the register (vd = 1), the data register is disabled, holding the stored value.
- If the downstream unit is not ready, vd is held high and ru is kept low.
- When ready, the downstream unit asserts rd, causing the vd to be deasserted on the next cycle.
- With only one register and no combinational paths between stages, this module can accept new data only every other cycle.

## Serialization

- □ To transfer a large datum with a low duty factor, it may be advantageous to serialize the datum, transferring it over many cycles, one part per cycle over a narrower interface.
- Example: an interface to transfer a 64-bit block of data once every four cycles over a 16-bit interface.
  - Sending one-quarter of the block each cycle. On the first cycle a3 (a(63 downto 48)) is transferred, in the second cycle a2 is transferred, and so on



#### UF

## Serialization with word granularity FC

- Memory and I/O interfaces often serialize the command, address, and data fields to transmit them over a shared, narrow bus.
  - In the figure a memory transaction is serialized over a byte-wide interface over seven cycles
    - control sent on the first cycle,
    - address sent over two cycles,
    - and data sent over four cycles.



- This example uses cycle-valid/frame-ready flow control.
  - o The frame signal indicates that an entire frame of data is ready and
  - The ready signal indicates receiver readiness on a cycle-by-cycle basis.
  - The receiver signals not ready during cycle 6, causing data1 to be retransmitted in cycle 7.



#### UF

## Example: Memory-Bus-Interfacing



```
Entity BusControl is
  port(clock, newaddr, ready: in std_logic;
      start, datardy : out std_logic;
      addr: in std_logic_vector(31 downto 0);
      data: inout std_logic_vector(31 downto 0);
      data8 inout std_logic_vector(7 downto 0));
End entity BusControl;
```

# Example: Memo





#### **Generalized Communication Protocols**

#### Wires:

- Uni-directional or bi-directional
- One line may represent multiple wires

#### Bus

- Set of wires with a single function
  - Address bus, data bus
- Or, entire collection of wires
  - Address, data and control
  - Associated protocol: rules for communication



## Timing Diagrams

- Most common method for describing a communication protocol
- Time proceeds to the right on x-axis
- Control signal: low or high
  - May be active low (e.g., go', /go, or go\_L)
  - Use terms assert (active) and deassert
  - Asserting go' means go=0
- Data signal: not valid or valid
- Protocol may have subprotocols
  - Called bus cycle, e.g., read and write
  - Each may be several clock cycles
- Read example
  - rd'/wr set low,address placed on addr for at least t<sub>setup</sub> time before enable asserted, enable triggers memory to place data on data wires by time t<sub>read</sub>





© Frank Vahid and Tony Givargis

## Basic protocol concepts

- Actor: master initiates, servant (slave) respond
- Direction: sender, receiver
- Addresses: special kind of data
  - Specifies a location in memory, a peripheral, or a register within a peripheral
- Time multiplexing
  - Share a single set of wires for multiple pieces of data
  - Saves wires at expense of time



### Basic protocol concepts: control methods





- 1. Master asserts req to receive data
- 2. Servant puts data on bus within time  $t_{access}$ 
  - 3. Master receives data and deasserts req
    - 4. Servant ready for next request





- 1. Master asserts req to receive data
- 2. Servant puts data on bus and asserts ack
- 3. Master receives data and deasserts req
  - 4. Servant ready for next request

Strobe protocol

Handshake protocol

## A strobe/handshake compromise





- 1. Master asserts req to receive data
- Servant puts data on bus within time t<sub>access</sub> (wait line is unused)
- 3. Master receives data and deasserts req
  - 4. Servant ready for next request



- 1. Master asserts *req* to receive data
- 2. Servant can't put data within t<sub>access</sub>, asserts wait ack
  - 3. Servant puts data on bus and deasserts wait
  - 4. Master receives data and deasserts req
    - 5. Servant ready for next request

**Fast-response case** 

Slow-response case

#### **UART**

- □ Universal Asynchronous Transmitter Receiver.
  - To convert parallel data (8 bit) to serial data.
  - UART transmits bytes of data sequentially one bit at a time from source and receive the byte of data at the destination by decoding sequential data with control bits.
  - asynchronous communication.



| Pin no | Signal                   |
|--------|--------------------------|
| 1      | Data carrier detect(DCD) |
| 2      | DReceived data(RD)       |
| 3      | Transmitted data(TD)     |
| 4      | Data terminal ready(DTR) |
| 5      | Signal ground(GND)       |
| 6      | Data set ready(DSR)      |
| 7      | Request to send(RS)      |
| 7      | Clear to send(CS)        |
| 8      | Ring indicator(RI)       |
|        |                          |

#### **UART**

- Universal Asynchronous Transmitter Receiver.
  - To convert parallel data (8 bit) to serial data.
  - UART transmits bytes of data sequentially one bit at a time from source and receive the byte of data at the destination by decoding sequential data with control bits.
  - asynchronous communication.









#### **UART**



#### Transmission protocol

- Start Bit
  - To start the transfer of data, the transmitting UART pulls the transmission line from high to low for one clock cycle.
- Data Frame
  - The data frame contains the actual 8-bit data being transferred.
- Parity
  - Additional bit to detect that an error has occurred.
- Stop bit
  - To signal the end of the data packet, the sending UART drives the data transmission line from a low voltage to a high voltage for at least two bit durations.





#### Interconnect



- Many clients need to communicate
- Ad-hoc point-to-point wiring or shared interconnect
- ☐ Like a telephone exchange

DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

## Bus





# VHDL for a simple bus interface

```
-- Combinational Bus Interface
-- t (transmit) and r (receive) in signal names are from the
-- perspective of the bus
library ieee;
use ieee.std logic 1164.all;
entity BusInt is
  generic( aw: integer := 2;  -- address width
           dw: integer := 4 ); -- data width
  port( cr valid, arb grant, bt valid: in std logic;
        cr ready, ct valid, arb req, br valid: out std logic;
        cr addr, bt addr, my addr: in std logic vector(aw-1 downto 0);
        br addr: out std logic vector(aw-1 downto 0);
        cr data, bt data: in std logic vector(dw-1 downto 0);
        br data, ct data: out std logic vector(dw-1 downto 0) );
end BusInt;
architecture impl of BusInt is
begin
                                                                          -- bus drive
  -- arbitration
                                                                          br valid <= arb grant;</pre>
  arb req <= cr valid;
                                                                          br addr <= cr addr when arb grant else (others => '0');
  cr ready <= arb grant;</pre>
                                                                          br data <= cr data when arb grant else (others => '0');
  -- bus drive
                                                                          -- bus receive
  br valid <= arb grant;</pre>
                                                                          ct valid <= '1' when (bt valid = '1') and (bt addr =
  br addr <= cr addr when arb_grant else (others => '0');
                                                                        my addr) else '0';
  br data <= cr data when arb grant else (others => '0');
                                                                          ct data <= bt_data ;
                                                                        end impl;
```

### Multilevel bus architectures

- Don't want one bus for all communication
  - Peripherals would need high-speed, processor-specific bus interface
    - excess gates, power consumption, and cost; less portable
  - Too many peripherals slows down bus
- Processor-local bus
  - High speed, wide, most frequent communication
  - Connects microprocessor, cache, memory controllers, etc.
- Peripheral bus
  - Lower speed, narrower, less frequent communication
  - Typically, industry standard bus (ISA, PCI) for portability
- Bridge
  - Single-purpose processor converts communication between busses





#### ARM's AMBA

- Advanced Microcontroller Bus Architecture (Introduced by ARM in 96)
  - Open standard, on-chip interconnect specification for the connection and management of functional blocks in a System-on-Chip (SoC)
  - 32-bit addressing
  - Early SoC Architectures
    - high-performance system interconnect
      - Advanced System Bus (ASB): Version 1
      - Advance High-Speed Bus (AHB): Version 2
    - Low-speed peripheral bus:
      - Advance Peripheral Bus (APB): Version 1 & 2
    - Cross Communication via a bridge
    - 2003: 3rd generation, including AXI for connection of memory mapped components, with Advanced Trace Bus (ATB)
    - 2010: 4<sup>th</sup> generation, AMBA4, incl AXI4 2011: 5<sup>th</sup> generation, AMBA5
    - 2013: 5<sup>th</sup> generation AMBA5 with CHI (Coherent Hub Interface)



POWERING THE NEW ENGINEER TO TRANSFORM THE FUTURE

## **Crossbar Switch**



#### Interconnection Networks



DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

# What factors determine which interconnect solution you pick?



## Memory



Capacity
Bandwidth
Latency
Granularity

### **RAM**





DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

```
library IEEE;
use IEEE.STD LOGIC 1164.all;
use IEEE. Numeric Std.all;
entity sync ram is
 port ( clock : in std logic;
            we : in std logic;
       address: in std logic vector;
        datain : in std logic vector;
       dataout : out std logic vector );
end entity sync ram;
architecture RTL of sync ram is
 type ram type is array (0 to (2**address'length)-1) of std logic vector(datain'range);
 signal ram : ram type; signal read address : std logic vector(address'range);
 begin RamProc: process(clock) is
   begin
      if rising edge(clock) then
         if we = '1' then
            ram(to integer(unsigned(address))) <= datain;</pre>
         end if:
         read address <= address;</pre>
      end if:
 end process RamProc;
 dataout <= ram(to integer(unsigned(read address)));</pre>
end architecture RTL;
```

## **SRAM Primitive**



#### **DRAM Primitive**





DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

# What if you need more memory or more bandwidth than one primitive?

## **Bit-Slicing**



# **Banking**



## Bit slicing & banking



## Hierarchy



