# MIMXRT105060HDUG

Hardware Development Guide for the MIMXRT1050/MIMXRT1060 Processor Rev. 6.0 — 7 January 2025 User guide

#### **Document information**

| Information | Content                                                                                                        |
|-------------|----------------------------------------------------------------------------------------------------------------|
| Keywords    | MIMXRT1050, MIMXRT1060                                                                                         |
| Abstract    | This document helps hardware engineers to design and test their MIMXRT1050/MIMXRT1060 processor-based designs. |



#### 1 Introduction

### 2 Background

The MIMXRT1050/MIMXRT1060 processors are the latest additions of NXP to a growing family of real-time processing products, which offers high-performance processing optimized for lowest power consumption and best real-time response. The MIMXRT1050/MIMXRT1060 processors feature NXP's advanced implementation of the Arm Cortex-M7 core which operates at speeds of up to 600 MHz.

The MIMXRT1050/MIMXRT1060 processors are useful for applications such as:

- Industrial Human Machine Interfaces (HMI)
- · Motor control
- · Home appliances

### 3 Power supply

See <u>Table 1</u> and <u>Table 2</u> for the power domains and power supply decoupling recommendations.

Note: The power control diagram is applicable to MIMXRT1050 A1 and MIMXRT1060 silicon.

Table 1. Power domains

| Power rail                     | Min. (V) | Typ. (V) | Max. (V)           | Description                                         |
|--------------------------------|----------|----------|--------------------|-----------------------------------------------------|
| VDD_SOC_IN                     | 0.925    | _        | 1.3 <sup>[1]</sup> | Power for the core supply                           |
| VDD_HIGH_IN                    | 2.8      | 3.3      | 3.6                | VDD_HIGH_IN supply voltage                          |
| DCDC_IN                        | 3.0      | 3.3      | 3.6                | Power for the DCDC                                  |
| VDD_SNVS_IN                    | 2.4      | 3        | 3.6                | Power for the SNVS and RTC                          |
| USB_OTG1_VBUS<br>USB_OTG2_VBUS | 4.4      | 5        | 5.5                | Power for the USB VBUS                              |
| VDDA_ADC_3P3 <sup>[2]</sup>    | 3        | 3.3      | 3.6                | Power for the 12-bit ADC                            |
| NVCC_SD0                       | 3        | 3.3      | 3.6                | Power for the GPIO in the SDIO1 bank (3.3 V mode)   |
|                                | 1.65     | 1.8      | 1.95               | Power for the GPIO in the SDIO1 bank (1.8 V mode)   |
| NVCC_SD1                       | 3        | 3.3      | 3.6                | Power for the GPIO in the SDIO2 bank (3.3 V mode)   |
|                                | 1.65     | 1.8      | 1.95               | Power for the GPIO in the SDIO2 bank (1.8 V mode)   |
| NVCC_EMC                       | 3        | 3.3      | 3.6                | IO supply for the GPIO in the EMC bank (3.3 V mode) |

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

Table 1. Power domains...continued

| Power rail | Min. (V) | Typ. (V) | Max. (V) | Description                                         |
|------------|----------|----------|----------|-----------------------------------------------------|
|            | 1.65     | 1.8      | 1.95     | IO supply for the GPIO in the EMC bank (1.8 V mode) |
| NVCC_GPIO  | 3        | 3.3      | 3.6      | IO power for the GPIO                               |

- The maximum voltage is 1.26 V for the industrial part numbers.
- It is recommended to use an LDO as the voltage reference voltage source, which is more accurate.

Table 2. Power supply decoupling recommendations

| Power rail                  | Decoupling and bulk capacitors (min. qty.)                                             | Description                                                                                           |
|-----------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| VDD_SOC_IN                  | $5 \times 0.22 \ \mu F^{[1]} + 1 \times 4.7 \ \mu F^{[2]} + 1 \times 22 \ \mu F^{[3]}$ | Place at least one 4.7 μF capacitor and three 0.22 μF capacitors next to balls F6, F7, F8, and so on. |
| VDD_HIGH_IN                 | $1 \times 0.22 \ \mu F^{[1]} + 1 \times 4.7 \ \mu F^{[2]}$                             | _                                                                                                     |
| VDD_HIGH_CAP                | 1 × 0.22 μF <sup>[1]</sup> + 1 × 4.7 μF <sup>[2]</sup>                                 | VDD_HIGH_CAP is restricted to the RT1050/RT1060 loads.                                                |
| DCDC_IN                     | $3 \times 0.22 \ \mu F^{[1]} + 1 \times 4.7 \ \mu F^{[2]} + 1 \times 22 \ \mu F^{[3]}$ | Place at least one 4.7 μF capacitor and one 0.22 μF capacitor next to ball L1, L2, and K4.            |
| NVCC_PLL                    | 1 × 0.22 μF <sup>[1]</sup> + 1 × 4.7 μF <sup>[2]</sup>                                 | Place the bypass capacitors next to ball P10.                                                         |
| VDD_SNVS_IN                 | 1 × 0.22 µF <sup>[1]</sup>                                                             | _                                                                                                     |
| VDD_SNVS_CAP                | 1 × 0.22 μF <sup>[1]</sup>                                                             | Select a small capacitor with low ESR.  Do not connect any loads to VDD_ SNVS_CAP.                    |
| USB_OTG1_VBUS USB_OTG2_VBUS | 1 × 4.7 μF <sup>[2]</sup>                                                              | 10-V rated.                                                                                           |
| VDDA_ADC_3P3                | 1 × 0.22 μF <sup>[1]</sup> + 1 × 4.7 μF <sup>[2]</sup>                                 | Place the bypass capacitors next to ball N14.                                                         |
| NVCC_SD0                    | 1 × 0.1 μF + 1 × 4.7 μF <sup>[2]</sup>                                                 | Place the bypass capacitors next to ball J6.                                                          |
| NVCC_SD1                    | 1 × 0.1 μF + 1 × 4.7 μF <sup>[2]</sup>                                                 | Place the bypass capacitors next to ball K5.                                                          |
| NVCC_EMC                    | 2 × 0.1 μF + 1 × 4.7 μF <sup>[2]</sup>                                                 | Place the bypass capacitors next to balls F5 and E6.                                                  |
| NVCC_GPIO                   | 3 × 0.1 μF + 1 × 4.7 μF <sup>[2]</sup>                                                 | Place the bypass capacitors next to balls E9, F10, and J10.                                           |

- For the 0.22- $\mu F$  capacitors, use the 0402 package.
- For the 4.7-µF capacitors, use the 0402 package.
  For the 22-µF capacitors, the 0603 package is preferred; 0805 and 1206 packages are acceptable.

Table 3. Power sequence and recommendations

| No. | Item | Recommendation | Description                                                        |
|-----|------|----------------|--------------------------------------------------------------------|
| 1   |      |                | Any deviation from these sequences may result in these situations: |

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

Table 3. Power sequence and recommendations...continued

| No. | Item                           | Recommendation                                                                                                                                                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                |                                                                                                                                                                                                                                                                                                                                                                | Excessive current during the power-up phase     Prevention of the device from booting     Irreversible damage to the processor (worst-case scenario)                                                                                                                                                                                                                                                                 |
| 2   | SNVS domain<br>signals         | Do not overload the coin cell backup power rail VDD_SNVS_IN.  These I/Os are associated with VDD_SNVS_IN (most inputs have on-chip pull resistors and do not require external resistors):  • PMIC_STBY_REQ — Configurable output  • PMIC_ON_REQ — Push-pull output  • TEST_MODE — On-chip pulldown  • WAKEUP — The GPIO that wakes the SoC up in the SNVS mode | Concerning i.MX RT1050/RT1060:  • When VDD_SNVS_IN = VDD_HIGH_IN in the SNVS domain, the current is drawn from both equally.  • When VDD_HIGH_IN > VDD_SNVS_IN, VDD_HIGH_IN supplies all the SNVS domain current and the current flows into VDD_SNVS_IN to charge the coincell battery.  • When VDD_SNVS_IN > VDD_HIGH_IN, VDD_SNVS_IN supplies current to SNVS, and a small leakage current flows into VDD_HIGH_IN. |
| 3   | Power ripple                   | Maximum ripple voltage limitation.                                                                                                                                                                                                                                                                                                                             | The common limitation for the ripple noise shall be less than 5 % Vp-p of the supply voltage average value. The related power rails affected are VDD_xxx_IN and VDD_xxx_CAP.                                                                                                                                                                                                                                         |
| 4   | VDD_SNVS_IN and<br>VDD_HIGH_IN | If VDD_SNVS_IN is directly supplied by a coincell battery, a schottky diode is required between VDD_HIGH_IN and VDD_SNVS_IN. The cathode is connected to VDD_SNVS_IN.  Alternately, if the real-time clock function is not needed during the system power-down, VDD_HIGH_IN and VDD_SNVS_IN can be tied together.                                              | When no power is supplied to VDD_SNVS_IN, the diode limits the voltage difference between the two on-chip SNVS power domains to approximately 0.3 V. The processor allows the current to flow between the two SNVS power domains, proportionally to the voltage difference.                                                                                                                                          |

#### Power up sequence requirement

- The VDD\_SNVS\_IN supply must be turned on before any other power supply or be connected (shorted) with the VDD HIGH IN supply.
- If a coincell battery is used to power VDD\_SNVS\_IN, ensure that it is connected before any other supply is switched on.
- An RC delay circuit is recommended for providing the delay between DCDC\_IN stable and DCDC\_PSWITCH. The total RC delay is 5-15 ms.
- DCDC IN must reach a minimum 3.0 V within 0.3 x RC.
- The delay from DCDC\_IN stable at 3.0 V min to DCDC\_PSWITCH reaching 0.5 x DCDC\_IN (1.5 V) must be at least 1 ms.
- The power-up slew rate specification for other power domains is 360 V/s 36k V/s.
- POR B must be held low during the entire power up sequence.

#### Power down sequence requirement

• VDD\_SNVS\_IN supply must be turned off after any other power supply or be connected (shorted) with VDD HIGH IN supply

• If a coincell is used to power VDD\_SNVS\_IN, then ensure that it is removed after any other supply is switched off.



#### For IMXRT1050-EVKB /MIMXRT1060-EVK, see Figure 2.

- First, it powers up the SNVS.
- PMIC REQ ON is then switched on to enable the external DC/DC to power up other power domains.
- DCDC PSWITCH is delayed more than 1 ms to switch on the internal DCDC.
- DCDC OUT output powers the VDD SOC IN.
- The ON/OFF button is used to switch PMIC REQ ON on/off to control power modes.
- The RESET button and the WDOG output are used to reset the system power.



#### About on chip DC/DC module

The internal DC/DC switching frequency is about 1.5 MHz. The DC/DC requires external inductor and capacitors, the illustration is as below <u>Figure 3</u>. Pay attention to the below items:

- The recommended value for the external inductor is about 4.7  $\mu$ H ~ 10  $\mu$ H, saturation current >1A, ESR < 0.2  $\Omega$ .
- The external buck capacitor total is about 33  $\mu$ F, this includes all the capacitors used on DCDC\_OUT and VDD SOC IN.

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

- DCDC\_PSWITCH delays 1 ms regarding DCDC\_IN to guarantee that DCDC\_IN is stable before the DC/DC starts up.
- To bypass internal DC/DC, power on DCDC\_IN. Ground DCDC\_PSWITCH to disable the DC/DC and leave DCDC\_LP floating.
- Try to keep the DC/DC current loop as small as possible to avoid EMI issues.



### 4 Clocks

See Table 4 for the clock configuration. The 32.768-kHz and 24-MHz oscillators are used for the EVK design.

Table 4. Clock configurations

| No. | Signal name                      | Recommended connections                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RTC_XTALI/RTC_<br>XTALO          | For the precision 32.768 kHz oscillator, connect a crystal between RTC_XTALI and RTC_XTALO. Choose a crystal with a maximum ESR (Equivalent Series Resistance) of 100 k and follow the manufacturer's recommendation for the loading capacitance. Do not use an external biasing resistor because the bias circuit is on the chip. | To hit the exact oscillation frequency, reduce the board capacitors to account for the board and chip parasitics. The integrated oscillation amplifier is self-biasing, but relatively weak.  Take care to limit the parasitic leakage from RTC_XTALI and RTC_XTALO to either the power or the ground (>100 M). This de-biases the amplifier and reduces the start-up margin. |
|     | clock into the device), RTC_XTAL | For the external kHz source (if feeding an external clock into the device), RTC_XTALI can be driven DC-coupled with RTC_XTALO floating or driven by a complimentary signal.                                                                                                                                                        | To feed an external low-frequency clock into RTC_XTALI, the RTC_XTALO pin must remain unconnected or driven by a complementary signal. The logic level of this forcing clock must not exceed the VDD_SNVS_CAP level and the frequency shall be < 100 kHz under the typical conditions.                                                                                        |
|     |                                  | An on-chip loose-tolerance ring oscillator of approximately 40 kHz is available. If RTC_XTALI is tied to GND and RTC_XTALO is floating, the on-chip oscillator is engaged automatically.                                                                                                                                           | When a high-accuracy real-time clock is not required, the system may use the on-chip 40-kHz oscillator. The tolerance is ±50 %. The ring oscillator starts faster than the external crystal and is used until the external crystal                                                                                                                                            |

Table 4. Clock configurations...continued

| No. | Signal name               | Recommended connections                                                                                                                                                                                                                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                           |                                                                                                                                                                                                                                                                                                                                                                                       | reaches a stable oscillation. The ring oscillator also starts automatically if no clock is detected at RTC_XTALI at any time.                                                                                                                                                                                                                                                                                                                                                              |
| 2   | XTALI/XTALO               | For the precision 24-MHz oscillator, connect a fundamental-mode crystal between XTALI and XTALO. An typical 80 ESR crystal rated for a maximum drive level of 250 $\mu$ W is acceptable. Alternately, a typical 50 ESR crystal rated for a maximum drive level of 200 $\mu$ W may be used. It is recommended to use a crystal with ESR < 80 $\Omega$ and CL $\leq$ 12 pF for startup. | The SDK software requires 24 MHz on XTALI/XTALO.  If an external 24-MHz oscillator is available in the system, eliminate the crystal. In this case, see the Bypass Configuration (24 MHz) section in the reference manual. There are three configurations available and Configuration 2 is recommended.  The logic level of this forcing clock must not exceed the NVCC_PLL level.  If this clock is used as a reference for the USB, then there are strict frequency tolerance and jitter |
|     |                           |                                                                                                                                                                                                                                                                                                                                                                                       | requirements. For details, see the OSC24M chapter and the relevant interface specifications chapters.                                                                                                                                                                                                                                                                                                                                                                                      |
|     |                           | Bias XTALI with a 2.2-M resistor to GND. Mount the resistor close to the XTALI ball.                                                                                                                                                                                                                                                                                                  | The XTALI bias must be adjusted externally to ensure a reasonable start-up time.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3   | CCM_CLK1_P/CCM_<br>CLK1_N | One general-purpose differential high-speed clock input/output (LVDS I/O) is provided.  It is for internal use only.                                                                                                                                                                                                                                                                  | It is used only for internal test, make CLK1_N/P pairs remain unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                 |

### 5 Debugging and programming

See Table 5 for the JTAG interface summary and recommendation.

Note: For RT1050/RT1060 silicon, it defaults to be in SWD mode instead of JTAG.

To enable RT1050EVKB/RT1060EVK JTAG instead of SWD port (by default), follow below steps:

- 1. Burn fuse DAP SJC SWD SEL from 0 to 1 to choose JTAG.
- 2. DNP R323, R309, R152 to isolate JTAG multiplexed signals.
- 3. Keep off J47 to J50 to isolate board level debugger.

The IMXRT1050-EVKB/MIMXRT1060-EVK, also features an OpenSDA, which makes it easier to debug without an external debugger. At the same time, next version EVK board will change to LPC4322 based FREELINK which implement the same function as K20 based OpenSDA.

Table 5. JTAG interface summary

| able of the mortage cummary |                |                     |                                     |
|-----------------------------|----------------|---------------------|-------------------------------------|
| JTAG signal                 | I/O type       | On-chip termination | External termination                |
| JTAG_TCK                    | Input          | 47 kΩ pull-up       | Not required; can use 10 kΩ pull-up |
| JTAG_TMS                    | Input          | 47 kΩ pull-up       | Not required; can use 10 kΩ pull-up |
| JTAG_TDI                    | Input          | 47 kΩ pull-up       | Not required; can use 10 kΩ pull-up |
| JTAG_TDO                    | 3-state output | 100 kΩ pull-up      | Do not use pull-up or pull-down     |

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

Table 5. JTAG interface summary...continued

| JTAG signal | I/O type | On-chip termination                                 | External termination                                                                                                                                                                                                        |
|-------------|----------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG_TRSTB  | Input    | 47 kΩ pull-up                                       | For the <code>JTAG_TRSTB</code> pin, it is recommended to add a 4.7 k $\Omega$ external pull-down resistor for mass production.                                                                                             |
|             |          |                                                     | When in the developing state, this $4.7 \text{ k}\Omega$ resistor can be removed.                                                                                                                                           |
|             |          |                                                     | If you want to use other functions on this pin (such as GPIO, Timer, and so on), it is recommended to switch <code>JTAG_TCK</code> and <code>JTAG_TMS</code> first and then switch the setting of <code>JTAG_TRSTB</code> . |
| JTAG_MOD    | Input    | 100 kΩ pull-up (RT1050) / 100 kΩ pull-down (RT1060) | Use 4.7 k $\Omega$ pull-down or tie to GND                                                                                                                                                                                  |

#### Table 6. JTAG recommendation

| No. | Signal           | Recommendation                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                  |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | JTAG_TDO         | Do not add external pull-up or pull-down resistors on JTAG_TDO.                                                                                                                                                                                                                   | JTAG_TDO is configured with an on-<br>chip keeper circuit, such that the<br>floating condition is actively eliminated<br>if an external pull resistor is not<br>present. An external pull resistor on<br>JTAG_TDO is detrimental. See <u>Table 5</u><br>for a summary of the JTAG interface. |
| 2   | All JTAG Signals | Ensure that the on-chip pull-up/pull-down configuration is followed if external resistors are used with the JTAG signals (except for JTAG_TDO). For example, do not use an external pull-down on an input that has an on-chip pull-up.                                            | External resistors can be used with all JTAG signals except for JTAG_TDO, but they are not required. See Table 5 for a summary of the JTAG interface.                                                                                                                                        |
| 3   | JTAG_MOD         | JTAG_MOD is called SJC_MOD in some documents. Both names refer to the same signal. JTAG_MOD shall be externally connected to GND for normal operation in a system. The termination to GND through an external pull-down resistor is allowed. Use a $4.7\text{-k}\Omega$ resistor. | When JTAG_MOD is low, the JTAG interface is configured for a common software debug, adding all the system TAPs to the chain. When JTAG_MOD is high, the JTAG interface is configured to a mode compliant with the IEEE 1149.1 standard.                                                      |

### Table 7. OpenSDA recommendation

|     | and I applied to the continuous action |                                                    |                                                                                                                |  |
|-----|----------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| No. | Signal                                 | Recommendation                                     | Description                                                                                                    |  |
| 1   | SWD_DIO                                | Connect to the K20/LPC4322 signal through a buffer | The OpenSDA in the EVK board is                                                                                |  |
| 2   | SWD_CLK                                | Connect to the K20/LPC4322 signal through a buffer | implemented as a debugger, which eliminates the cost for the users.                                            |  |
| 3   | UART_TXD/UART_<br>RXD                  |                                                    | The UART signals connected to K20/<br>LPC4322 realize a virtual COM port for<br>the OpenSDA USB for debugging. |  |

The ROM's Serial Downloader mode provides a means to download a program image to the chip over USB or UART serial connection. In this mode, typically a host PC can communicate to

the ROM bootloader using serial download protocol. NXP's ROM flashloader also uses these same serial connections. It is strongly recommended for all boards to make at least one of the serial downloader ports (USB1 or UART1) available to be able to make use of NXP's image and fuse programming enablement.

Table 8. Serial downloader I/Os table

| No. | Signal | Recommendation                                                                                                           | Description                                                                                                                    |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 1   | UART1  | The Serial Downloader provides a means to download a program image to the chip over the USB and UART serial connections. | First, the ROM code polls the UART1 signals from TXD1/RXD1. Add a 10-kΩ pull up resistor to the                                |
|     |        | In this mode, ROM programs WDOG1 for a time-out specified by the fuse WDOG. Time-out Select (See the Fusemap chapter     | TXD1/RXD1 pins to avoid an invalid trigger of the UART port in the serial download mode.                                       |
| 2   | USB1   | for details) if the WDOG_ENABLE eFuse is 1 and continuously polls for the USB and UART connection.                       | If there is no polling activity from UART1 in the serial download mode, the ROM code acts as an HID device for PC downloading. |

### 6 Boot, reset, and miscellaneous

Table 9 describes the boot, reset, and miscellaneous configurations, such as ON/OFF, TEST MODE, NC pins.

Table 9. Boot configuration

| No. | Item                                                        | Recommendation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                               |
|-----|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | BOOT_CFG[11:0]                                              | The BT_CFG[] signals are required for a proper functionality and operation. If BT_CFG[] fuses and BT_FUSE_SEL are not configured, do not leave them floating during the development.                                                                                                                                                                                                                                                                                                                                                                                                           | See the <b>System Boot</b> chapter in the chip reference manual for the correct boot configuration. Note that an incorrect setting may result in an improper boot sequence.  It is recommended to take the fuse setting for boot_CFG in production.  Burn the BT_FUSE_SEL and BOOT_CFG fuses accordingly. |
| 2   | BOOT_MODE[1:0]                                              | <ul> <li>For BOOT_MODE1 and BOOT_MODE0, use one of these options to achieve logic 0:</li> <li>Tie to GND through any-value external resistor</li> <li>Tie directly to GND</li> <li>For logic 1, use one of these options:</li> <li>Tie directly to the NVCC_GPIO_XX rail</li> <li>Tie to the NVCC_GPIO_XX rail through an external 10-kΩ resistor.</li> <li>A value of 4.7 kΩ is preferred for high-noise environments.</li> <li>If a switch control is desired, no external pull-down resistors are necessary. Simply connect the SPST switches directly to the NVCC_GPIO_XX rail.</li> </ul> | BOOT_MODE1 and BOOT_MODE0 each has on-chip pull-down devices with a nominal value of 100 k $\Omega$ , a projected minimum of 60 k $\Omega$ , and a projected maximum of 140 k $\Omega$ . When the on-chip fuses determine the boot configuration, both boot mode inputs can be disconnected.              |
| 3   | BOOT_CFG and BOOT_MODE signals multiplexed with LCD signals | To reduce incorrect boot-up mode selections, do one of the following:  • Use the LCD boot interface lines only as processes or outputs. Make sure that the LCD boot interface lines are not loaded down (such                                                                                                                                                                                                                                                                                                                                                                                  | Using the LCD boot interface lines as inputs may result in a wrong boot because of the source overcoming the pull resistor value.                                                                                                                                                                         |

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

Table 9. Boot configuration...continued

| No. | Item | Recommendation                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |      | that the level is interpreted as low during the powerup) when the intent is to be at a high level, or the other way round.  • If the LCD boot signal must be configured as an input, isolate the LCD signal from the target driving source with an analog switch and apply the logic value with a second analog switch. Alternately, the peripheral devices with 3-state outputs may be used. Ensure that the output is high-impedance. | A peripheral device may require the LCD signal to have an external or on-chip resistor to minimize signal floating. If the usage of the LC boot signal affects the peripheral device, then an analog switch, an open collector buffer, or an equivalent shall isolate the path. A pull-up or pull-down resistor at the peripheral device may be required to maintain the desired logic level. See the switch or device data sheet for the operating specifications. |



Table 10. Reset and miscellaneous recommendations

| 10010 | ble 10. Reset and iniscentificous recommendations |                                                                                     |                                                                                                                                                                                                |  |  |
|-------|---------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| No.   | Item                                              | Recommendation                                                                      | Description                                                                                                                                                                                    |  |  |
| 1     | POR_B                                             | asserted at the powerup and remain asserted until the VDD_HIGH_CAP and VDD_SNVS_CAP | For the correct boot configuration, see the <b>System Boot</b> chapter in the chip reference manual. An incorrect setting may result from an improper boot sequence. POR_B signal has internal |  |  |

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

Table 10. Reset and miscellaneous recommendations...continued

| No. | Item      | Recommendation                                                                                                                                                                                          | Description                                                                                                                                                                                                                                     |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |           | either order with no restrictions. external reset IC is required to feed the <code>SRC_POR_B</code> .                                                                                                   | 100 K pull up to SNVS domain. To add external pull up resistorshould, pull up to VDD_SNVS_IN if need. Otherwise, it causes additional leakage during SNVS mode.                                                                                 |
|     |           |                                                                                                                                                                                                         | It's recommended to add the external reset IC to the circuit to guarantee POR_B is properly processed during power up/down, please refer to the EVK design for details.                                                                         |
|     |           |                                                                                                                                                                                                         | Note:                                                                                                                                                                                                                                           |
|     |           |                                                                                                                                                                                                         | As the Low DCDC_IN detection<br>threshold is 2.6 V, the reset IC's<br>reset threshold must be higher than<br>2.6 V, then the whole chip is reset<br>before the internal DCDC module<br>reset to guarantee the chip safety<br>during power down. |
|     |           |                                                                                                                                                                                                         | For power on reset, on any conditions ones need to make sure the voltage on DCDC_PSWITCH PIN is below 0.5 V before power up.                                                                                                                    |
| 2   | ON/OFF    | For portable applications, the ON/OFF input may be connected to the ON/OFF SPST push-button. The on-chip debouncing is provided, and this input has an on-chip pullup. If not used, ON/OFF can be a no- | A brief connection to GND in the OFF mode causes the internal power management state machine to change the state to ON.                                                                                                                         |
|     |           | connect. A 4.7-k $\Omega$ to 10-k $\Omega$ series resistor can be used when the current drain is critical.                                                                                              | In the ON mode, a brief connection to GND generates an interrupt (intended to be a software-controllable powerdown).                                                                                                                            |
|     |           |                                                                                                                                                                                                         | Approximately five seconds (or more) to GND causes a forced OFF. Both boot mode inputs can be disconnected.                                                                                                                                     |
|     |           |                                                                                                                                                                                                         |                                                                                                                                                                                                                                                 |
| 3   | TEST_MODE | The TEST_MODE input is internally connected to an on-chip pull-down device. You may either float this signal or tie it to GND.                                                                          | This input is reserved for NXP manufacturing use.                                                                                                                                                                                               |
| 4   | GPANAIO   | GPANAIO must be a no-connect.                                                                                                                                                                           | This output is reserved for NXP manufacturing use.                                                                                                                                                                                              |
| 5   | NC pin    | The NC contacts are no-connect and shall float.                                                                                                                                                         | Depending on the feature set, some versions of ICs may have the NC contacts connected inside the BGA.                                                                                                                                           |

Table 11. ROM Bootloader Peripheral PinMux

| Peripheral | Instance | Port (IO function) | PAD           | Mode | Use                                                                                       |
|------------|----------|--------------------|---------------|------|-------------------------------------------------------------------------------------------|
| LPUART     | 1        | LPUART1_TX         | GPIO_AD_B0_12 | ALT2 | Can be used for serial                                                                    |
|            |          | LPUART1_RX         | GPIO_AD_BO_13 | ALT2 | downloader mode. For more information, see the Serial Downloader in the Reference Manual. |

Table 11. ROM Bootloader Peripheral PinMux...continued

| Peripheral | Instance | Port (IO function) | PAD           | Mode | Use                                                          |
|------------|----------|--------------------|---------------|------|--------------------------------------------------------------|
| LPSPI      | 1        | LPSPI1_SCK         | GPIO_SD_B0_00 | ALT4 | Serial NOR/EEPROM connected                                  |
|            |          | LPSPI1_SDO         | GPIO_SD_B0_02 | ALT4 | to one of the LPSPI ports can be used as a recovery device.  |
|            |          | LPSPI1_SDI         | GPIO_SD_B0_03 | ALT4 | For more information, see                                    |
|            |          | LPSPI1_PCS0        | GPIO_SD_B0_01 | ALT4 | the Recovery devices in the Reference Manual.                |
|            | 2        | LPSPI2_SCK         | GPIO_SD_B1_07 | ALT4 | Note: The recovery device boot                               |
|            |          | LPSPI2_SDO         | GPIO_SD_B1_08 | ALT4 | is disabled by default. Fuses<br>must be blown to enable and |
|            |          | LPSPI2_SDI         | GPIO_SD_B1_09 | ALT4 | configure this option.                                       |
|            |          | LPSPI2_PCS0        | GPIO_SD_B1_06 | ALT4 |                                                              |
|            | 3        | LPSPI3_SCK         | GPIO_AD_B0_00 | ALT7 |                                                              |
|            |          | LPSPI3_SDO         | GPIO_AD_B0_01 | ALT7 |                                                              |
|            |          | LPSPI3_SDI         | GPIO_AD_B0_02 | ALT7 |                                                              |
|            |          | LPSPI3_PCS0        | GPIO_AD_B0_03 | ALT7 |                                                              |
|            | 4        | LPSPI4_SCK         | GPIO_B0_03    | ALT3 |                                                              |
|            |          | LPSPI4_SDO         | GPIO_B0_02    | ALT3 |                                                              |
|            |          | LPSPI4_SDI         | GPIO_B0_01    | ALT3 |                                                              |
|            |          | LPSPI4_PCS0        | GPIO_B0_00    | ALT3 |                                                              |
| EMC NAND   | N/A      | SEMC_DATA00        | GPIO_EMC_00   | ALT0 | Parallel NAND flash connected                                |
|            |          | SEMC_DATA01        | GPIO_EMC_01   | ALT0 | to the SEMC is a primary boot option. Refer to Parallel      |
|            |          | SEMC_DATA02        | GPIO_EMC_02   | ALT0 | NAND flash Boot over SEMC                                    |
|            |          | SEMC_DATA03        | GPIO_EMC_03   | ALT0 | in Reference Manual for more information.                    |
|            |          | SEMC_DATA04        | GPIO_EMC_04   | ALT0 | Note: By default SEMC_CSX0                                   |
|            |          | SEMC_DATA05        | GPIO_EMC_05   | ALT0 | used as the chip select.  Other chip selects can be used,    |
|            |          | SEMC_DATA06        | GPIO_EMC_06   | ALT0 | but fuses must be blown to select                            |
|            |          | SEMC_DATA07        | GPIO_EMC_07   | ALT0 | these configurations (GPIO overrides cannot be used to       |
|            |          | SEMC_DATA08        | GPIO_EMC_30   | ALT0 | configure this option).                                      |
|            |          | SEMC_DATA09        | GPIO_EMC_31   | ALT0 |                                                              |
|            |          | SEMC_DATA10        | GPIO_EMC_32   | ALT0 |                                                              |
|            |          | SEMC_DATA11        | GPIO_EMC_33   | ALT0 |                                                              |
|            |          | SEMC_DATA12        | GPIO_EMC_34   | ALT0 |                                                              |
|            |          | SEMC_DATA13        | GPIO_EMC_35   | ALT0 |                                                              |
|            |          | SEMC_DATA14        | GPIO_EMC_36   | ALT0 |                                                              |
|            |          | SEMC_DATA15        | GPIO_EMC_37   | ALT0 |                                                              |
|            |          | SEMC_ADDR09        | GPIO_EMC_18   | ALT0 |                                                              |
|            |          | SEMC_ADDR11        | GPIO_EMC_19   | ALT0 |                                                              |
|            |          | SEMC_ADDR12        | GPIO_EMC_20   | ALT0 | 1                                                            |
|            |          | SEMC_BA1           | GPIO_EMC_22   | ALT0 |                                                              |

Table 11. ROM Bootloader Peripheral PinMux...continued

| Peripheral | Instance | Port (IO function) | PAD         | Mode | Use                                                               |
|------------|----------|--------------------|-------------|------|-------------------------------------------------------------------|
|            |          | SEMC_RDY           | GPIO_EMC_40 | ALT0 |                                                                   |
|            |          | SEMC_CSX0          | GPIO_EMC_41 | ALT0 |                                                                   |
|            |          | SEMC_CSX1          | GPIO_B0_00  | ALT6 |                                                                   |
|            |          | SEMC_CSX2          | GPIO_B0_01  | ALT6 |                                                                   |
|            |          | SEMC_CSX3          | GPIO_B0_02  | ALT6 | -                                                                 |
|            |          | SEMC_ADDR08        | GPIO_EMC_17 | ALT0 | -                                                                 |
| SEMC NOR   | N/A      | SEMC_DATA00        | GPIO_EMC_00 | ALT0 | Parallel NOR flash connected                                      |
|            |          | SEMC_DATA01        | GPIO_EMC_01 | ALT0 | to the SEMC is a primary boot option. Refer to Parallel           |
|            |          | SEMC_DATA02        | GPIO_EMC_02 | ALT0 | NOR flash Boot over SEMC                                          |
|            |          | SEMC_DATA03        | GPIO_EMC_03 | ALT0 | in Reference Manual for more information.                         |
|            |          | SEMC_DATA04        | GPIO_EMC_04 | ALT0 | Note: By default, the SEMC_                                       |
|            |          | SEMC_DATA05        | GPIO_EMC_05 | ALT0 | CSX0 is used as the chip select.  Other chip selects can be used, |
|            |          | SEMC_DATA06        | GPIO_EMC_06 | ALT0 | but fuses must be blown to selec                                  |
|            |          | SEMC_DATA07        | GPIO_EMC_07 | ALT0 | these configurations (GPIO overrides cannot be used to            |
|            |          | SEMC_DATA08        | GPIO_EMC_30 | ALT0 | configure this option).                                           |
|            |          | SEMC_DATA09        | GPIO_EMC_31 | ALT0 |                                                                   |
|            |          | SEMC_DATA10        | GPIO_EMC_32 | ALT0 |                                                                   |
|            |          | SEMC_DATA11        | GPIO_EMC_33 | ALT0 |                                                                   |
|            |          | SEMC_DATA12        | GPIO_EMC_34 | ALT0 |                                                                   |
|            |          | SEMC_DATA13        | GPIO_EMC_35 | ALT0 |                                                                   |
|            |          | SEMC_DATA14        | GPIO_EMC_36 | ALT0 |                                                                   |
|            |          | SEMC_DATA15        | GPIO_EMC_37 | ALT0 |                                                                   |
|            |          | SEMC_ADDR00        | GPIO_EMC_09 | ALT0 |                                                                   |
|            |          | SEMC_ADDR01        | GPIO_EMC_10 | ALT0 |                                                                   |
|            |          | SEMC_ADDR02        | GPIO_EMC_11 | ALT0 |                                                                   |
|            |          | SEMC_ADDR03        | GPIO_EMC_12 | ALT0 |                                                                   |
|            |          | SEMC_ADDR04        | GPIO_EMC_13 | ALT0 |                                                                   |
|            |          | SEMC_ADDR05        | GPIO_EMC_14 | ALT0 |                                                                   |
|            |          | SEMC_ADDR06        | GPIO_EMC_15 | ALT0 |                                                                   |
|            |          | SEMC_ADDR07        | GPIO_EMC_16 | ALT0 |                                                                   |
|            |          | SEMC_ADDR11        | GPIO_EMC_19 | ALT0 |                                                                   |
|            |          | SEMC_ADDR12        | GPIO_EMC_20 | ALT0 |                                                                   |
|            |          | SEMC_BA0           | GPIO_EMC_21 | ALT0 |                                                                   |
|            |          | SEMC_BA1           | GPIO_EMC_22 | ALT0 |                                                                   |
|            |          | SEMC_CSX0          | GPIO_EMC_41 | ALT0 |                                                                   |
|            |          | SEMC_CSX1          | GPIO_B0_00  | ALT6 |                                                                   |

Table 11. ROM Bootloader Peripheral PinMux...continued

| Peripheral   | Instance | Port (IO function) | PAD           | Mode | Use                                                             |  |  |
|--------------|----------|--------------------|---------------|------|-----------------------------------------------------------------|--|--|
|              |          | SEMC_CSX2          | GPIO_B0_01    | ALT6 |                                                                 |  |  |
|              |          | SEMC_CSX3          | GPIO_B0_02    | ALT6 | -                                                               |  |  |
|              |          | SEMC_ADDR08        | GPIO_EMC_17   | ALT0 | -                                                               |  |  |
| SD           | 1        | USDHC1_CD_B        | GPIO_SD_B1_12 | ALT6 | eMMC/MMC or SD/eSD                                              |  |  |
|              |          | USDHC1_VSELECT     | GPIO_B1_14    | ALT6 | connected to one of the USDHC ports is a primary boot option.   |  |  |
|              |          | USDHC1_RESET_B     | GPIO_B1_15    | ALT6 | Refer to Expansion device in                                    |  |  |
|              |          | USDHC1_CMD         | GPIO_SD_B0_00 | ALT0 | Reference Manual for more information.                          |  |  |
|              |          | USDHC1_CLK         | GPIO_SD_B0_01 | ALT0 |                                                                 |  |  |
|              |          | USDHC1_DATA0       | GPIO_SD_B0_02 | ALT0 |                                                                 |  |  |
|              |          | USDHC1_DATA1       | GPIO_SD_B0_03 | ALT0 |                                                                 |  |  |
|              |          | USDHC1_DATA2       | GPIO_SD_B0_04 | ALT0 |                                                                 |  |  |
|              |          | USDHC1_DATA3       | GPIO_SD_B0_05 | ALT0 |                                                                 |  |  |
|              | 2        | USDHC2_RESET_B     | GPIO_SD_B1_06 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_CMD         | GPIO_SD_B1_05 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_CLK         | GPIO_SD_B1_04 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA0       | GPIO_SD_B1_03 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA1       | GPIO_SD_B1_02 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA2       | GPIO_SD_B1_01 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA3       | GPIO_SD_B1_00 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA4       | GPIO_SD_B1_08 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA5       | GPIO_SD_B1_09 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA6       | GPIO_SD_B1_10 | ALT0 |                                                                 |  |  |
|              |          | USDHC2_DATA7       | GPIO_SD_B1_11 | ALT0 |                                                                 |  |  |
| FlexSPI NOR  | 1        | FLEXSPI_B_DATA3    | GPIO_SD_B1_00 | ALT1 | QSPI memory attached to                                         |  |  |
| Flash - QSPI |          | FLEXSPI_B_DATA2    | GPIO_SD_B1_01 | ALT1 | FlexSPI is a primary boot option. For more information, see the |  |  |
|              |          | FLEXSPI_B_DATA1    | GPIO_SD_B1_02 | ALT1 | Serial NOR Flash Boot via FlexSPI in Reference Manual.          |  |  |
|              |          | FLEXSPI_B_DATA0    | GPIO_SD_B1_03 | ALT1 | The ROM reads the 512-byte                                      |  |  |
|              |          | FLEXSPI_B_SCLK     | GPIO_SD_B1_01 | ALT1 | FlexSPI described in FlexSPI  Serial NOR Flash Boot Operation   |  |  |
|              |          | FLEXSPI_B_DQS      | GPIO_SD_B0_05 | ALT4 | in Reference Manual using the                                   |  |  |
|              |          | FLEXSPI_B_SSO_B    | GPIO_SD_B0_04 | ALT4 | non italicized pins.  Note: ROM can configure the               |  |  |
|              |          | FLEXSPI_B_SS1_B    | GPIO_SD_B0_01 | ALT6 | italicized signals based on the                                 |  |  |
|              |          | FLEXSPI_A_DQS      | GPIO_SD_B1_05 | ALT1 | FlexSPI NOR configuration parameters provided.                  |  |  |
|              |          | FLEXSPI_A_SSO_B    | GPIO_SD_B1_06 | ALT1 |                                                                 |  |  |
|              |          | FLEXSPI_A_SS1_B    | GPIO_SD_B0_00 | ALT6 |                                                                 |  |  |
|              |          | FLEXSPI_A_SCLK     | GPIO_SD_B1_07 | ALT1 |                                                                 |  |  |
|              |          | FLEXSPI_A_DATA0    | GPIO_SD_B1_08 | ALT1 |                                                                 |  |  |

Table 11. ROM Bootloader Peripheral PinMux...continued

| Peripheral             | Instance | Port (IO function) | PAD           | Mode | Use                                                                                                                                          |
|------------------------|----------|--------------------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                        |          | FLEXSPI_A_DATA1    | GPIO_SD_B1_09 | ALT1 |                                                                                                                                              |
|                        |          | FLEXSPI_A_DATA2    | GPIO_SD_B1_10 | ALT1 | -                                                                                                                                            |
|                        |          | FLEXSPI_A_DATA3    | GPIO_SD_B1_11 | ALT1 | -                                                                                                                                            |
| FlexSPI NOR            | 1        | FLEXSPI_A_SSO_B    | GPIO_AD_B1_15 | ALT0 | QSPI memory attached to                                                                                                                      |
| - QSPI - 2nd<br>Option |          | FLEXSPI_A_SCLK     | GPIO_AD_B1_14 | ALT0 | FlexSPI is a primary boot option. For more information, see the                                                                              |
|                        |          | FLEXSPI_A_DQS      | GPIO_AD_B1_09 | ALT0 | Serial NOR Flash Boot via                                                                                                                    |
|                        |          | FLEXSPI_A_DATA0    | GPIO_AD_B1_13 | ALT0 | FlexSPI in Reference Manual. The ROM reads the 512-byte                                                                                      |
|                        |          | FLEXSPI_A_DATA1    | GPIO_AD_B1_12 | ALT0 | FlexSPI NOR configuration                                                                                                                    |
|                        |          | FLEXSPI_A_DATA2    | GPIO_AD_B1_11 | ALT0 | parameters described in FlexSPI<br>Serial NOR Flash Boot Operation                                                                           |
|                        |          | FLEXSPI_A_DATA3    | GPIO_AD_B1_10 | ALT0 | Reference Manual using the non-<br>italicized pins.  Note: These pins are a<br>secondary pinout option for<br>FlexSPI serial NOR flash boot. |
| FlexSPI NOR            | 1        | FLEXSPI_B_DATA3    | GPIO_SD_B1_00 | ALT1 | Octal serial NOR flash memory                                                                                                                |
| Flash - Octal          |          | FLEXSPI_B_DATA2    | GPIO_SD_B1_01 | ALT1 | attached to FlexSPI is a primary boot option. For more                                                                                       |
|                        |          | FLEXSPI_B_DATA1    | GPIO_SD_B1_02 | ALT1 | information, see the Serial                                                                                                                  |
|                        |          | FLEXSPI_B_DATA0    | GPIO_SD_B1_03 | ALT1 | NOR Flash Boot via FlexSPI in Reference Manual. The ROM                                                                                      |
|                        |          | FLEXSPI_B_SCLK     | GPIO_SD_B1_01 | ALT1 | reads the 512-byte FlexSPI<br>NOR configuration parameters                                                                                   |
|                        |          | FLEXSPI_B_DQS      | GPIO_SD_B0_05 | ALT4 | described in FlexSPI Serial                                                                                                                  |
|                        |          | FLEXSPI_B_SSO_B    | GPIO_SD_B0_04 | ALT4 | NOR Flash Boot Operation in Reference Manual using the non-                                                                                  |
|                        |          | FLEXSPI_B_SS1_B    | GPIO_SD_B0_01 | ALT6 | italicized pins.                                                                                                                             |
|                        |          | FLEXSPI_A_DQS      | GPIO_SD_B1_05 | ALT1 | For 8-bit wide memories, the FLEXSPI B DATA[3:0] pins                                                                                        |
|                        |          | FLEXSPI_A_SSO_B    | GPIO_SD_B1_06 | ALT1 | are combined with the FLEXSPI_                                                                                                               |
|                        |          | FLEXSPI_A_SS1_B    | GPIO_SD_B0_00 | ALT6 | A_DATA[3:0] lines to get the full 8-bit port.                                                                                                |
|                        |          | FLEXSPI_A_SCLK     | GPIO_SD_B1_07 | ALT1 | Note: ROM can configure the                                                                                                                  |
|                        |          | FLEXSPI_A_DATA0    | GPIO_SD_B1_08 | ALT1 | italicized signals based on the FlexSPI NOR configuration                                                                                    |
|                        |          | FLEXSPI_A_DATA1    | GPIO_SD_B1_09 | ALT1 | parameters provided.                                                                                                                         |
|                        |          | FLEXSPI_A_DATA2    | GPIO_SD_B1_10 | ALT1 |                                                                                                                                              |
|                        |          | FLEXSPI_A_DATA3    | GPIO_SD_B1_11 | ALT1 |                                                                                                                                              |
| FlexSPI                | 1        | FLEXSPI_A_DQS      | GPIO_SD_B1_05 | ALT1 | Serial NAND memory attached to                                                                                                               |
| NAND Flash             |          | FLEXSPI_A_SSO_B    | GPIO_SD_B1_06 | ALT1 | FlexSPI is a primary boot option. Refer to Serial NAND Flash                                                                                 |
|                        |          | FLEXSPI_A_SCLK     | GPIO_SD_B1_07 | ALT1 | Boot over FlexSPI in Reference Manual for more information.                                                                                  |
|                        |          | FLEXSPI_A_DATA0    | GPIO_SD_B1_08 | ALT1 | ivianual loi more imormation.                                                                                                                |
|                        |          | FLEXSPI_A_DATA1    | GPIO_SD_B1_09 | ALT1 |                                                                                                                                              |
|                        |          | FLEXSPI_A_DATA2    | GPIO_SD_B1_10 | ALT1 |                                                                                                                                              |
|                        |          | FLEXSPI_A_DATA3    | GPIO_SD_B1_11 | ALT1 |                                                                                                                                              |

Table 11. ROM Bootloader Peripheral PinMux...continued

| Peripheral       | Instance | Port (IO function) | PAD           | Mode | Use |
|------------------|----------|--------------------|---------------|------|-----|
| FlexSPI<br>RESET |          | GPI01_I029         | GPIO_AD_B1_13 | ALT5 |     |

**Note:** ROM does not support boot from <code>FLEXSPI\_B</code> port directly. ROM always seeks a valid Flash Configuration Block from the <code>FLEXSPI\_A</code> port and then re-configures the FLEXSPI controller using the valid parameters in the block read-out. This reconfiguration can include, but is not limited to, <code>FLEXSPI\_B</code> port support.

### 7 Layout recommendations

#### 7.1 Stackup

A high-speed design requires a good stackup to have the right impedance for the critical traces.



The constraints for the trace width depend on many factors, such as the board stackup and the associated dielectric and copper thickness, required impedance, and required current (for power traces). The stackup also determines the constraints for routing and spacing. Consider the following when designing the stackup and selecting the material for your board:

- The board stackup is critical for the high-speed signal quality.
- Preplan the impedance of the critical traces.
- The high-speed signals must have reference planes on adjacent layers to minimize crosstalk.
- The NXP reference design equals Isola FR4.
- The NXP validation boards equal Isola FR4.
- The recommended stackup is four layers, with the layer stack shown in <u>Figure 5</u>. The left- hand image shows
  the detail provided by NXP inside the fabrication detail as a part of the Gerber files. The right-hand side
  shows the solution suggested by the PCB fabrication company for the requirements. <u>Figure 6</u> shows the
  IMXRT1050-EVKB PCB stackup implementation:

|        | Single Ended          |                    | Differential          |                                     | Differential       |                       |                                     |                    |
|--------|-----------------------|--------------------|-----------------------|-------------------------------------|--------------------|-----------------------|-------------------------------------|--------------------|
| Layers | Frace Width<br>(Nils) | Impedance<br>(Ohms | Trace Width<br>(Nils) | Trace Spacing<br>"Airgap"<br>(Mils) | Impedance<br>(Ohms | Trace Nidlh<br>(Nils) | Trace Spacing<br>'Airgap'<br>(Mils) | Impedance<br>(Ohms |
| LI     | 5,00                  | 50                 | 4 2                   | 6,00                                | 100                | 4 70                  | 5,00                                | 90                 |
| L4     | 5,00                  | 50                 |                       |                                     |                    | 4 70                  | 5,00                                | 90                 |

Figure 6. IMXRT1050-EVKB stackup implementation

### 7.2 Placement of bulk and decoupling capacitors

Place the small decoupling capacitors and the larger bulk capacitors on the bottom side of the CPU. The 0402 decoupling capacitors and the 0603 bulk capacitors must be placed as close as possible to the power balls. Placing the decoupling capacitors close to the power balls is critical to minimize inductance and ensure the high-speed transient current demand of the processor. The correct via size, trace width, and trace space are critical to preserve the adequate routing space. The recommended geometry is as follows:

- For the BGA constraint area:
  - The via type is 14/8 mils, the trace width is 4 mils, and the trace space is 3.79 mils.
- For the default area (except for the BGA):
  - The via type is 18/8 mils, the trace width is 5 mils, and the trace space is 7 mils.
  - The preferred BGA power-decoupling design layout is available at <a href="mailto:nxp.com">nxp.com</a>.
  - Use the NXP design strategy for power and decoupling.

#### 7.3 FlexSPI

FlexSPI is a flexible Serial Peripheral Interface (SPI) host controller, which supports two SPI channels and up to four external devices. Each channel supports Single/Dual/Quad/ Octal mode data transfer (1/2/4/8 bidirectional data lines). FlexSPI is the most commonly used external memory.

There are several sources for the internal sample clock for FlexSPI read data. For details, see the FlexSPI parameters section in the data sheet:

- Dummy read strobe generated by FlexSPI controller and looped back internally (FlexSPIn MCR0[RXCLKSRC] = 0x0)
- Dummy read strobe generated by FlexSPI controller and looped back through the DQS pad
   (FlexSPIn MCR0[RXCLKSRC] = 0x1)
- Read strobe provided by memory device and input from DQS pad (FlexSPIn MCR0[RXCLKSRC] = 0x3)

So for QSPI Flash without a DQS provided by the memory, only the option of FlexSPIn\_MCR0 [RXCLKSRC] = 0x1 can achieve 133 MHz SDR R/W speed, and FlexSPI DQS pin is left floating.

For Octal Flash where a DQS signal is provided by the memory, use the option of FlexSPIn\_MCR0[RXCLKSRC] = 0x3, which can achieve 166 MHz DDR R/W. In such case, connect the FlexSPI DQS pin to the flash directly.

#### 7.4 SDRAM

The SDRAM interface (running at up to 166 MHz) is one of the critical interfaces for the chip routing. The controlled impedance for the single-ended traces must be 50  $\Omega$ . Ideally, route all signals at the same length as the EVK board. See the layout to route all signals at the same length (±50 mils).

The SDRAM routing must be separated into two groups: data and address/control. See the EVK layout to separate all SDRAM signals into two groups:

- Leave the SEMC DQS signal line floating.
- All data lines and DM[x]
- All address lines and control lines

For i.MX RT1050, the SDRAMs that SEMC can support at least nine column address lines and only four banks.

For i.MX RT1060, the SDRAMs that SEMC can support at least eight column address lines and both two and four banks.

For example:

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

ISSI\_SDRAM\_IS42S16100C1\_6\_5\_x16\_16Mb and WINBOND\_SDRAM\_x16\_w9816g6ch\_6\_16Mb. Both SDRAMs can be used on the i.MX RT1060, but cannot be used on the i.MX RT1050.

Because the IMXRT1050-EVKB is a 4-layer board design, for both routing groups, see the GND plane for the impedance control. One group is routed at the top layer (the reference plane is the second layer), while the other group is routed at the bottom layer (the reference plane is the third layer).

#### 7.5 USB

Use these recommendations for the USB:

- Route the high-speed clocks and the DP and DM differential pair first.
- Route the DP and DM signals on the top (or bottom) layer of the board.
- The trace width and spacing of the DP and DM signals must meet the differential impedance requirement of  $90~\Omega$ .
- Route the traces over the continuous planes (power and ground):
  - They must not pass over any power/GND plane slots or anti-etch.
  - When placing the connectors, make sure that the ground plane clearouts around each pin have ground continuity between all pins.
- Maintain the parallelism (skew-matched) between DP and DM, and match the overall differential length difference to less than five mils.
- · Maintain the symmetric routing for each differential pair.
- Do not route the DP and DM traces under the oscillators or parallel to the clock traces (and/or data buses).
- Minimize the lengths of the high-speed signals that run parallel to the DP and DM pair.
- Keep the DP and DM traces as short as possible.
- Route the DP and DM signals with a minimum amount of corners. Use 45-degree turns instead of 90-degree turns.
- Avoid layer changes (vias) on the DP and DM signals. Do not create stubs or branches.
- Provide the ground return vias within a 50-mil distance from the signal layer-transition vias when transitioning between different reference ground planes.
- When the USB signals are not used, do not connect <code>USB\_OTG1\_CHD\_B</code>, <code>USB\_OTG1\_DN</code>, <code>USB\_OTG1\_DP</code>, <code>USB\_OTG1\_VBUS</code>, <code>USB\_OTG2\_DN</code>, <code>USB\_OTG2\_DP</code>, <code>USB\_OTG2\_VBUS</code> pads.

### 7.6 High-speed signal routing recommendations

The following list provides recommendations for routing the traces for high-speed signals. Note that the propagation delay and the impedance control must match to have a correct communication with the devices.

- The high-speed signals (SDRAM, RMII, Display, Hyperflash, SD card) must not cross gaps in the reference plane.
- Avoid creating slots, voids, and splits in the reference planes. Review the via voids to ensure that they do not
  create splits (space out vias).
- Provide the ground return vias within a 100-mil distance from the signal layer-transition vias when transitioning between different reference ground planes.
- A solid GND plane must be directly under the crystal-associated components, and traces.
- The clocks or strobes that are on the same layer need at least 2.5 × spacing from the adjacent traces (2.5 × height from the reference plane) to reduce crosstalk.
- Provide the ground return vias within a 100-mil distance from the signal layer-transition vias when transitioning between different reference ground planes.
- · All synchronous modules must have the bus length matching and relative clock length control.
- · For the SD module interfaces:
  - Match the data, clock, and CMD trace lengths (length delta depends on the bus rates).

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

- Follow similar SDRAM rules for data, address, and control as for the SD module interfaces.
- For the RT1050/RT1060 SEMC module to support SDRAM, keep the SEMC\_DQS pin (GPIO\_EMC\_39) floating to achieve high-speed access.
- For the RT1050/RT1060 FlexSPI module to support QSPI flash, keep the FlexSPI\_DQS pin (GPIO SD B1 05) floating to achieve high-speed access.

### 8 Recommended connections for unused analog interfaces

Table 12. Recommended connections for unused analog interfaces

| Table 121 Recommended Commended In analog Internace |                                                                                                  |                                                           |  |  |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|
| Module                                              | Pad name                                                                                         | Recommendations if unused                                 |  |  |
| CCM                                                 | CCM_CLK1_N, CCM_CLK1_P                                                                           | Not connected                                             |  |  |
| USB                                                 | USB_OTG1_CHD_B, USB_OTG1_DN, USB_OTG1_DP, USB_OTG1_VBUS, USB_OTG2_DN, USB_OTG2_DP, USB_OTG2_VBUS | Not connected                                             |  |  |
| ADC                                                 | VDDA_ADC_3P3                                                                                     | VDDA_ADC_3P3 must be powered even if the ADC is not used. |  |  |

### 9 Revision history

Table 13 summarizes the revisions to this document.

#### **Revision history**

| Document ID               | Release date     | Description                                                                                                                                                                               |
|---------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MIMXRT105060<br>HDUG v6.0 | 07 January 2025  | Updated <u>Table 2</u> .                                                                                                                                                                  |
| MIMXRT105060<br>HDUG v5.0 | 13 February 2023 | <ul> <li>Added note for the ADC power supply.</li> <li>Add a recommended setting for a 24-MHz crystal.</li> <li>Updated the power-on sequence.</li> <li>Added <u>Table 12</u>.</li> </ul> |
| MIMXRT105060<br>HDUG v4.0 | October 2019     | Updated Section 1, Section 5, and Section 7.4.                                                                                                                                            |
| MIMXRT105060<br>HDUG v3.0 | July 2019        | Added Section 7.3, updated Table 11, and other updates.                                                                                                                                   |
| MIMXRT105060<br>HDUG v2.0 | February 2019    | Updated Section 7.6.                                                                                                                                                                      |
| MIMXRT105060<br>HDUG v1.0 | January 2019     | Updated Section 7.6.                                                                                                                                                                      |
| MIMXRT105060<br>HDUG v0   | August 2018      | Initial release                                                                                                                                                                           |

### Legal information

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

 $\ensuremath{\mathsf{NXP}}\xspace\,\ensuremath{\mathsf{B.V.}}\xspace - \ensuremath{\mathsf{NXP}}\xspace\,\ensuremath{\mathsf{B.V.}}\xspace$  is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

MIMXRT105060HDUG

All information provided in this document is subject to legal disclaimers.

## MIMXRT105060HDUG

### Hardware Development Guide for the MIMXRT1050/MIMXRT1060 Processor

### **Contents**

| Introduction                     | 2                            |  |
|----------------------------------|------------------------------|--|
| Background                       | 2                            |  |
| Power supply                     | 2                            |  |
|                                  |                              |  |
| Debugging and programming        | 7                            |  |
|                                  |                              |  |
|                                  |                              |  |
|                                  |                              |  |
| Placement of bulk and decoupling |                              |  |
| capacitors                       | 17                           |  |
|                                  |                              |  |
| SDRAM                            | 17                           |  |
| USB                              | 18                           |  |
| High-speed signal routing        |                              |  |
| recommendations                  | 18                           |  |
|                                  |                              |  |
|                                  | 19                           |  |
|                                  |                              |  |
| _                                |                              |  |
|                                  | capacitors FlexSPI SDRAM USB |  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.