**Module Design Document**

**For**

**McuCoreCfgAndDiagc**

**08-Nov-2017**

**Prepared By:**

**Shruthi Raghavan,**

**Nexteer Automotive,**

**Saginaw, MI, USAChange History**

|  |  |  |  |
| --- | --- | --- | --- |
| **Description** | **Author** | **Version** | **Date** |
| Initial Version | Shruthi Raghavan | 1.0 | 08-Nov-2017 |

**Table of Contents**

[1 Introduction 4](#_Toc497980865)

[1.1 Purpose 4](#_Toc497980866)

[2 McuCoreCfgAndDiagc & High-Level Description 5](#_Toc497980867)

[3 Design details of software module 6](#_Toc497980868)

[3.1 Graphical representation of McuCoreCfgAndDiagc 6](#_Toc497980869)

[3.2 Data Flow Diagram 6](#_Toc497980870)

[3.2.1 Component level DFD 6](#_Toc497980871)

[3.2.2 Function level DFD 6](#_Toc497980872)

[4 Constant Data Dictionary 7](#_Toc497980873)

[4.1 Program (fixed) Constants 7](#_Toc497980874)

[4.1.1 Embedded Constants 7](#_Toc497980875)

[5 Software Component Implementation 8](#_Toc497980876)

[5.1 Sub-Module Functions 8](#_Toc497980877)

[5.1.1 Init: McuCoreCfgAndDiagcInit1 8](#_Toc497980878)

[5.1.1.1 Design Rationale 8](#_Toc497980879)

[5.1.2 Init: McuCoreCfgAndDiagcInit2 8](#_Toc497980880)

[5.1.2.1 Design Rationale 8](#_Toc497980881)

[5.1.3 Per: <Component Name>\_Per<n> 8](#_Toc497980882)

[5.1.3.1 Design Rationale 8](#_Toc497980883)

[5.2 Server Runables 8](#_Toc497980884)

[5.2.1 <Server Runable Name> 8](#_Toc497980885)

[5.2.1.1 Design Rationale 8](#_Toc497980886)

[5.3 Interrupt Functions 8](#_Toc497980887)

[5.3.1 Interrupt Function Name 8](#_Toc497980888)

[5.3.1.1 Design Rationale 8](#_Toc497980889)

[5.4 Module Internal (Local) Functions 8](#_Toc497980890)

[5.5 GLOBAL Function/Macro Definitions 8](#_Toc497980891)

[6 Known Limitations with Design 9](#_Toc497980892)

[7 UNIT TEST CONSIDERATION 10](#_Toc497980893)

[Appendix A Abbreviations and Acronyms 11](#_Toc497980894)

[Appendix B Glossary 12](#_Toc497980895)

[Appendix C References 13](#_Toc497980896)

# Introduction

## Purpose

Module design document for McuCoreCfgAndDiagc SWC.

# McuCoreCfgAndDiagc & High-Level Description

Refer FDD description.

# Design details of software module

## Graphical representation of McuCoreCfgAndDiagc

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAQEAAADlCAIAAADcLNWKAAAAAXNSR0IArs4c6QAACvVJREFUeF7tnDFsG1UAhp+R2CuYYAgkTaRMVYabaIRoBAikmikL1KpYWokMqB2asVY6hgGmIKULQi4smQhSJVqlUlU6eYg6VWqKS4Z2ArEzhHfv2Zfn+O58d7Wt4v+zMtD67t37f3/f3btzaO3o6MjwogHhBl4Tzk50GogbwAE4UG8AB9QJID8OwIB6AzigTgD5cQAG1BvAAXUCyF9L/X6gVqtRDQ1MZQODwGc68PzFo6msgFDKDbz91plBB1gLKSNBdr4jgwEa4HtiGKAB1kIwoN4ADqgTQP4Sz4W++PxMhb5++pnnSxVqY5exNJD6XKicA/fulfufDc6dq+HAWD5MBq3UwGgcsFgXPLoVBgcKdsVmk2lgZN8P3Lvzz9CfyUTqO8reDZuw93Njr/veg/Xjv3TvXnvQ2yvnrdTpJ9sPDp78Tcnc6XMuOUjq5hkjd7Yv+oo+2z7MPczhzfqJugrOyu/oC8lpONys4Mjj2mxK7onjj/bCTuPWI/v19vMXv25EO423Lt7s9FprbLm/f/T84XrUWgs0MCbnrczOD576kTvPHpulKKr42QyZc8VR3bwy23jwfXPfROu/v3j0y+WZvCN07u+2TRQtmdZe72xSdUJVGq56rEr7VXHg3Eenhv5UmkzlndxH29jaXPEjzFzatcT/eGl2YMDZxpWGMa3tYz2STXLeCoeJVhvR/pOuA3+0o/nFirMuPOfS449g5M6d39pm9crVeWN6wpeeRn75/jO63v3EXn7wlxihigNDF0J2g5eYUvld9/Za9oT+6XKRPVc+XTWmB3H/DjlvBRvOLSyaxwfxQqJzcGAW5xbCQTqtz5KlV3fR5dYD9ZazJlgADJlzbykSj9a/9KpfdIcYWGx0D2FM5sh2zDVblGlvnvUXyWS29RvrxwuYeJ53d+05ZcW+GmZ/906yaupmuXmtu+ZcT64RyVDX7ud8CkHD/WuhsLfwAp41w5Sei3z46dtUcaD60cazZ8xiyZeHOPWV85bf/vTCUvuJc+DJfrTwbjDIg/X3Ntv+0n9r1bTWctbcuXO2qJ1vtldbx+u64H6jbeoP/RnUbrbWcgub5y+2GpZsp0H2yPbUu2Wvgm4tZC+SbrZ+96um1Q5y+IXQgl0szSxEpr17P1lUxhu1fzNr7oj2gvqtdzsYas3YffNfAw0HvcXD7je/Hhi2b4Ylei7CRXUH/HKo9vopfxj7H/5vihz1f73N7Py8efysYw6fPjaL88GqOjwBr1y3JgxZc2e14MaJNr5064SZS1fthWvnu+QWNvr4Q7/G85vV33d/Wv5qY8nSebeP1tyaw91XvtwI7mrcQmip/lHswIf1gWG7E4j1MO0/4gOGQ82+Xy99g7S8aT38ZsbdTPsr1cCw4QxH1XOvnooOWOL9iujo33+Spv3fJFZMDPQYypKvPnb79815q7vh7FwUf0iHT9qrnwTr2VKXo5w5+3GGTsNv1m6e9895zto7IrfGK9hG9lHcQsjMn3ZuudHC5VBK0QUnnOw5EM0/Pjq/W//VX178K2vYUj0X4aKiA0WGntw28bLVtG4nDz3zjrx3e8eYpYXB22V7Ost+q2/E+FR38HR7rxXNhcMUhK87VPac/ThDl2R+s2jDcuOfhsU/8VOBYm1kHsUthOyVp+FvbC7YugaWQ/0FF5yw3Sm9YX9evxVcNl2xWcOW67kAhVPhgF8JtNZ6t2j+fit4NpoU0Wl9F/d9OeWRUc5bJ3ucOb2432zumMV3+1Ty8Pklsns87+4HgjVDFy8/XPac3Tjt5g/uhvPw5reWwtUrg48y/WbdxXp4i1msjXD3vR+avUW8WwiFatkHzfE9QN4qK2Ook7XlNuxPYZ3t7eO1UNaw6T0XgD1jk+lwwMxe/tHehrYu+OcV/oYyeDZqvxPwZzV/z/pN8AQp563sVmcXluJzcHzXGL6WN+33D/FTF3f6bGy5+4Hugj4+rW6ZcK2cPWe7PvZfcSRZUp8h2s3crfDAZkPa6E55edPeuPvdb8/17gf8QsjfDPiXuyUYshwKgh8P1RtgaMMr11vxySP+jM425zfs6az7QDZ1hvHpI63n6g6U/n0h++sP/tFnsu73twT2jx98EM/Dv2tvjvldieofy6T3tJcRf+J4JR7Yp6UfzQxH9rsSfooWff+T/NHfE0/64+N41RroPmL3T13t/b1dIq68Ct9YHaeZ1AyrXAcKdv5/vQ7Y6u2S6WTIpY2HaV88F+zildzM/kqFe5rkX6/iRWDkMxzN742W+jT5vdFSdbHxuBsYgQMVpsj/P1ChNHYZUwMv68CYpsWwNDCxBkZ8TzyxeXMgGhhrA1Py/cBYO2Lw6W4AB6b78yXd8AZwYHhHbDHdDeDAdH++pBveAP/2+vCO2GKaGijxb6//9fef05ScLDRgG3jzjXf4t9chgQZONsD9AEyoN4AD6gSQHwdgQL0BHFAngPw4AAPqDeCAOgHkxwEYUG8AB9QJID8OwIB6AzigTgD5cQAG1BvAAXUCyI8DMKDeAA6oE0B+HIAB9QZwQJ0A8uMADKg3gAPqBJAfB2BAvQEcUCeA/DgAA+oN4IA6AeTHARhQbwAH1AkgPw7AgHoDOKBOAPlxAAbUG8ABdQLIjwMwoN4ADqgTQH4cgAH1BnBAnQDy4wAMqDeAA+oEkB8HYEC9ARxQJ4D8OAAD6g3ggDoB5McBGFBvAAfUCSA/DsCAegM4oE4A+XEABtQbwAF1AsiPAzCg3gAOqBNAfhyAAfUGcECdAPLjAAyoN4AD6gSQHwdgQL0BHFAngPw4AAPqDeCAOgHkxwEYUG8AB9QJID8OwIB6AzigTgD5cQAG1BvAAXUCyI8DMKDeAA6oE0B+HIAB9QZwQJ0A8uMADKg3gAPqBJAfB2BAvQEcUCeA/DgAA+oN4IA6AeTHARhQbwAH1AkgPw7AgHoDOKBOAPlxAAbUG8ABdQLIjwMwoN4ADqgTQH4cgAH1BnBAnQDy4wAMqDeAA+oEkB8HYEC9ARxQJ4D8OAAD6g3ggDoB5McBGFBvAAfUCSA/DsCAegM4oE4A+XEABtQbwAF1AsiPAzCg3gAOqBNAfhyAAfUGcECdAPLjAAyoN4AD6gSQHwdgQL0BHFAngPw4AAPqDeCAOgHkxwEYUG8AB9QJID8OwIB6AzigTgD5cQAG1BvAAXUCyI8DMKDeAA6oE0B+HIAB9QZwQJ0A8uMADKg3gAPqBJAfB2BAvQEcUCeA/DgAA+oN4IA6AeTHARhQbwAH1AkgPw7AgHoDOKBOAPlxAAbUG8ABdQLIjwMwoN4ADqgTQH4cgAH1BnBAnQDy4wAMqDeAA+oEkB8HYEC9ARxQJ4D8OAAD6g3ggDoB5McBGFBvAAfUCSA/DsCAegM4oE4A+XEABtQbwAF1AsiPAzCg3gAOqBNAfhyAAfUGcECdAPLjAAyoN4AD6gSQHwdgQL0BHFAngPw4AAPqDeCAOgHkxwEYUG8AB9QJID8OwIB6AzigTgD5cQAG1BvAAXUCyI8DMKDeAA6oE0B+HIAB9QZwQJ0A8uMADKg3gAPqBJAfB2BAvQEcUCeA/DgAA+oN4IA6AeTHARhQbwAH1AkgPw7AgHoDOKBOAPlxAAbUG8ABdQLIjwMwoN4ADqgTQH4cgAH1BnBAnQDy4wAMqDeAA+oEkB8HYEC9ARxQJ4D8OAAD6g3ggDoB5McBGFBvoHZ0dDTYQa1WUy+G/FPawCDw6Q5MaXxi0UBKA6yFwEK9ARxQJ4D8/wHhqn0J1zM/wQAAAABJRU5ErkJggg==)

## Data Flow Diagram

### Component level DFD

Refer FDD

### Function level DFD

Refer FDD

# Constant Data Dictionary

## Program (fixed) Constants

### Embedded Constants

#### Local Constants

|  |  |  |  |
| --- | --- | --- | --- |
| Constant Name | Resolution | Units | Value |
| FIEBISTCTRLCIRCTRFERRMASK\_CNT\_U32 | 1 | Cnt | 0x00080000U |

# Software Component Implementation

## Sub-Module Functions

## Init: McuCoreCfgAndDiagcInit1

## Design Rationale

None

## Init: McuCoreCfgAndDiagcInit2

## Design Rationale

Empty RTE Init function for software memory map.

## Per: <Component Name>\_Per<n>

## Design Rationale

N/A

## Server Runables

## <Server Runable Name>

## Design Rationale

N/A

## Interrupt Functions

## Interrupt Function Name

None.

## Design Rationale

N/A

## Module Internal (Local) Functions

None

## GLOBAL Function/Macro Definitions

None

# Known Limitations with Design

None.

# UNIT TEST CONSIDERATION

Register file definitions are in the P1Xc/include folder of AR202A since this component is designed for P1X-c micro.

Abbreviations and Acronyms

| **Abbreviation or Acronym** | **Description** |
| --- | --- |
|  |  |
|  |  |

Glossary

**Note**: Terms and definitions from the source “Nexteer Automotive” take precedence over all other definitions of the same term. Terms and definitions from the source “Nexteer Automotive” are formulated from multiple sources, including the following:

* ISO 9000
* ISO/IEC 12207
* ISO/IEC 15504
* Automotive SPICE® Process Reference Model (PRM)
* Automotive SPICE® Process Assessment Model (PAM)
* ISO/IEC 15288
* ISO 26262
* IEEE Standards
* SWEBOK
* PMBOK
* Existing Nexteer Automotive documentation

| **Term** | **Definition** | **Source** |
| --- | --- | --- |
| MDD | Module Design Document |  |
| DFD | Data Flow Diagram |  |

References

| **Ref. #** | **Title** | **Version** |
| --- | --- | --- |
| 1 | AUTOSAR Specification of Memory Mapping | v1.3.0 R4.0 Rev 2 |
| 2 | MDD Guideline EA4 01.00.01.docx | EA4 01.00.01 |
| 3 | EA4 Software Naming Conventions 01.01.00.docx | 01.01.00 |
| 4 | Software Design and Coding Standards 2.1.doc | 2.1 |
| 5 | FDD : CM106B\_McuCoreCfgAndDiagc\_Design | See Synergy Subproject Version |