# Department of Electrical and Computer Engineering Queen's University

# ELEC 374 Digital Systems Engineering Laboratory Project

Winter 2024

# Designing a Simple RISC Computer: CPU Specification

### 1. Objectives

The purpose of this project is to design, simulate, implement, and verify a Simple RISC Computer (Mini SRC), consisting of a simple RISC processor, memory, and I/O. You are to use the Intel Quartus Prime Design Software and ModelSim-Intel for this purpose, and your design is to be implemented on the Cyclone V chip (5CEBA4F23C7) of the DEO-CV development board.

The Mini SRC is similar to the SRC described in the <u>Lab Reader</u>, reproduced from the text by Heuring and Jordan. The Datapath, Control Unit, and Memory Interface for Mini SRC have the same relationship as shown in Figure 4.1 on page 142 of the Lab Reader for the SRC system. The processor design is similar to the information presented in Figures and Tables on pages 143 through 167 of the Lab Reader. As part of the learning process for the CPU design project, make sure you carefully read the Mini SRC CPU Specification (this document) and the descriptions of different lab phases, the <u>CPU Design Project Tutorial</u>, the <u>Introduction to Intel Quartus Prime Design Software</u>, <u>ModelSim-Intel FPGA Starter Edition</u>, and <u>DEO-CV Development Board</u>, and the Lecture Slides on Computer Arithmetic, and Verilog or VHDL.

## 2. Processor Specification

The Mini SRC is a 32-bit machine, having a 32-bit datapath and sixteen 32-bit registers R0 to R15, with R0 to R7 as general-purpose registers, R8 and R9 as the two return value registers, R10 to R13 as the four argument registers, R14 as the stack pointer (SP), and R15 as the return address register (RA), holding the return address for a *jal* instruction. It also has two dedicated 32-bit registers HI and LO for multiplication and division instructions. Note that Mini SRC does not have a condition code register. Rather, it allows any of the general-purpose registers to hold a value to be tested for conditional branching. The memory unit is 512 words. The following is a formal definition of the Mini SRC.

#### **Processor State**

PC<31..0>: 32-bit Program Counter (PC) IR<31..0>: 32-bit Instruction Register (IR)

R[0..15]<31..0>: 16 32-bit registers, named R[0] through R[15]

R[0..7]<31..0>: Eight General-Purpose Registers R[8..9]<31..0>: Two Return Value Registers Four Argument Registers

R[14]<31..0>: Stack Pointer (SP)

R[15]<31..0]: Return Address Register (RA)

HI<31..0>: 32-bit HI Register dedicated to keep the high-order word of a Multiplication

product, or the Remainder of a Division operation

LO<31..0>: 32-bit LO Register dedicated to keep the low-order word of a Multiplication

product, or the Quotient of a Division operation

#### **Memory State**

Mem[0..511]<31..0>: 512 words (32 bits per word) of memory

MDR<31..0>: 32-bit Memory Data Register MAR<31..0>: 32-bit Memory Address Register

#### I/O State

In.Port<31..0>: 32-bit Input Port
Out.Port<31..0>: 32-bit Output Port
Run.Out: Run/halt Indicator

Stop.In: Stop signal Reset.In: Reset signal

The Arithmetic Logic Unit (ALU) performs 13 operations: addition, subtraction, multiplication, division, shift right, shift right arithmetic, shift left, rotate right, rotate left, logical AND, logical OR, Negate (2's complement), and NOT (1's complement).

The instructions in Mini SRC are one-word (32-bit) long each. They can be categorized as Load and Store instructions, Arithmetic and Logical instructions, Conditional Branch and Jump instructions, Input/Output instructions, and miscellaneous instructions. There are no push and pop instructions (they can be implemented by other instructions). The following six addressing modes are supported: Direct, Indexed, Register, Register Indirect, Immediate, and Relative.

#### **2.1** Instruction Formats

There are five instruction formats, as shown in the table below.

| Name            |         |        | Fields                |                     |         | Comments                             |
|-----------------|---------|--------|-----------------------|---------------------|---------|--------------------------------------|
| Field aire      | 3127    | 2623   | 2219                  | 1815                | 140     | All instructions are 32-bit long     |
| Field size      | 5 bits  | 4 bits | 4 bits 4 bits 15 bits |                     | 15 bits |                                      |
| R-Format        | OP-code | Ra     | Rb Rc Unused          |                     | Unused  | Arithmetic/Logical                   |
| I-Format        | OP-code | Ra     | Rb                    | Constant C / Unused |         | Arithmetic/Logical; Load/Store; Imm. |
| <b>B-Format</b> | OP-code | Ra     | C2                    | Constant C          |         | Branch                               |
| J-Format        | OP-code | Ra     | Unused                |                     |         | Jump; Input/Output; Special          |
| M-Format        | OP-code |        | Unused                |                     |         | Misc.                                |

The instruction formats for different categories are detailed below:

Load and Store instructions: operands in memory can be accessed only through load/store instructions.

| (a) lo | d, ldi, st |       | I-Forn | aat |   |
|--------|------------|-------|--------|-----|---|
| 3      | 31 27      | 26 23 | 22 19  | 18  | 1 |
|        | Op-code    | Ra    | Rb     | С   |   |

- Arithmetic and Logical instructions:
  - (a) add, sub, and, or, shr, shra, shl, ror, rol R-Format



(b) addi, andi, ori I-Format



| Op-code Ra Rb C | Op-code | Ra | Rb | С |
|-----------------|---------|----|----|---|
|-----------------|---------|----|----|---|

- (c) mul, div, neg, not I-Format
  - 31 27 26 23 22 19 18 0

| Op-code | Ra | Rb | unused |
|---------|----|----|--------|
|         |    |    |        |

• Branch instructions: brzr, brnz, brmi, brpl B-Format



• Jump instructions: jr, jal J-Format

| 0 |
|---|
|   |
|   |

• Input/Output and MFHI/MFLO instructions: in, out, mfhi, mflo J-Format

| 3 | 31 27   | 26 23 | 22     | 0 |
|---|---------|-------|--------|---|
|   | Op-code | Ra    | unused |   |
|   |         |       |        |   |

Miscellaneous instructions: nop, halt
 M-Format

31 27 26 0 Op-code -- unused --

Op-code: specifies the operation to be performed.

Ra, Rb, Rc: 0000: R0, 0001: R1, ..., 1111: R15

C: constant (data or address)

C2: condition --00: branch if zero

--01: branch if nonzero --10: branch if positive --11: branch if negative

Notation: x: 0 or 1

-: unused

#### 2.2 Instructions

The instructions (with their op-code patterns shown in parentheses) perform the following operations:

# **Load and Store Instructions**

ld, ldi, st:

| , ,                                                                         |                                                                                                                                                     | Assembly      | / language |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|
| ld: Load Direct<br>(00000xxxx0000xxxxxxxxxxxxxxxxxxxxxxxx                   | R[Ra] 	M[C (sign-extended)] Direct addressing, Rb = R0                                                                                              | ld            | Ra, C      |
| ld: Load Indexed/Register Indirect (00000xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx   | R[Ra] ← M[R[Rb] + C (sign-extended)] Indexed addressing, Rb ≠ R0 If C = 0 → Register Indirect addressing                                            | ld<br>ressing | Ra, C(Rb)  |
| ldi: Load Immediate<br>(00001xxxx0000xxxxxxxxxxxxxxxxxxxxxxxxx              | R[Ra] ← C (sign-extended) Immediate addressing, Rb = R0                                                                                             | ldi           | Ra, C      |
| (00001xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                     | R[Ra] ← R[Rb] + C (sign-extended)  Immediate addressing, Rb ≠ R0  If C = 0 → instruction acts like a simple  If C ≠ 0 and Ra = Rb → Increment/decre | _             |            |
| st: Store Direct<br>(00010xxxx0000xxxxxxxxxxxxxxxxxxxxxxxxx                 | M[C (sign-extended)] ← R[Ra]  Direct addressing, Rb = R0                                                                                            | st            | C, Ra      |
| st: Store Indexed/Register Indirect (00010xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | M[R[Rb] + C (sign-extended)] ← R[Ra] Indexed addressing, Rb ≠ R0 If C = 0 → Register Indirect addressing                                            | st<br>essing  | C(Rb), Ra  |

# <u>Arithmetic and Logical Instructions</u>

(a): add, sub, shr, shra, shl, ror, rol, and, or

| add: Add<br>(00011xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                                | $R[Ra] \leftarrow R[Rb] + R[Rc]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | add        | Ra, Rb, Rc |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|
| sub: Sub<br>(00100xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                              | R[Ra] ← R[Rb] - R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | sub        | Ra, Rb, Rc |
| shr: Shift Right Sh<br>(00101xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                   | nift right R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | shr        | Ra, Rb, Rc |
| shra: Shift Right Arithmetic Shift right (00110xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | t arithmetic R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | shra       | Ra, Rb, Rc |
| shl: Shift Left Sh<br>(00111xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                    | nift left R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | shl        | Ra, Rb, Rc |
| ror: Rotate Right Ro<br>(01000xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                  | otate right R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ror        | Ra, Rb, Rc |
| rol: Rotate Left Ro<br>(01001xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                   | otate left R[Rb] into R[Ra] by count in R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | rol        | Ra, Rb, Rc |
| and: AND (01010xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                                  | R[Ra] <b>←</b> R[Rb] ∧ R[Rc]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | and        | Ra, Rb, Rc |
| or: OR<br>(01011xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx)                                 | $R[Ra] \leftarrow R[Rb]_V R[Rc]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | or         | Ra, Rb, Rc |
| (b): addi, andi, ori                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |            |
| addi: Add Immediate<br>(01100xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                   | R[Ra] ← R[Rb] + C (sign-extended)  Immediate addressing  If C = 0 → instruction acts like a simple related to the simple related to | ment instr | uction     |
| andi: AND Immediate<br>(01101xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                   | R[Ra] ← R[Rb] ∧ C (sign-extended) Immediate addressing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | andi       | Ra, Rb, C  |

| ori: OR Immediate<br>(01110xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx | R[Ra] ← R[Rb] <sub>V</sub> C (sign-extended) Immediate addressing                     | ori                          | Ra, Rb, C                        |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------|----------------------------------|
| (c): mul, div, neg, not                                      |                                                                                       |                              |                                  |
| mul: Multiply<br>(01111xxxxxxxxx)                            | HI, LO ← R[Ra] × R[Rb]                                                                | mul                          | Ra, Rb                           |
| div: Divide<br>(10000xxxxxxxxx)                              | HI, LO ← R[Ra] ÷ R[Rb]                                                                | div                          | Ra, Rb                           |
| neg: Negate<br>(10001xxxxxxxxx)                              | R[Ra] <b>←</b> - R[Rb]                                                                | neg                          | Ra, Rb                           |
| not: NOT<br>(10010xxxxxxxx)                                  | $R[Ra] \leftarrow \overline{R[Rb]}$                                                   | not                          | Ra, Rb                           |
| Conditional Branch Instructions<br>brzr, brnz, brmi, brpl    |                                                                                       |                              |                                  |
| Branch (10011xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                | PC ← PC + 1 + C (sign-extended) if R[R                                                | a] meet                      | s the condition                  |
| Condition                                                    | n:00: branch if zero01: branch if nonzero10: branch if positive11: branch if negative | brzr<br>brnz<br>brpl<br>brmi | Ra, C<br>Ra, C<br>Ra, C<br>Ra, C |
| Jump Instructions<br>jr, jal                                 |                                                                                       |                              |                                  |
| jr: return from procedure (10100xxxx)                        | PC   R[Ra]  If Ra = R15, it is for procedure return                                   | jr                           | Ra                               |
| jal: jump and link<br>(10101xxxx)                            | R[15] ← PC + 1<br>PC ← R[Ra]                                                          | jal                          | Ra                               |
| Input/Output and MFHI/MFLO Instruction, out, mfhi, mflo      | <u>tions</u>                                                                          |                              |                                  |
| in: Input<br>(10110xxxx)                                     | R[Ra] <b>←</b> In.Port                                                                | in                           | Ra                               |

| out: Output<br>(10111xxxx)           | Out.Port ← R[Ra]                  | out  | Ra |
|--------------------------------------|-----------------------------------|------|----|
| mfhi: Move from HI<br>(11000xxxx)    | R[Ra] 	← HI                       | mfhi | Ra |
| mflo: Move from LO<br>(11001xxxx)    | R[Ra] ← LO                        | mflo | Ra |
| Miscellaneous Instructions nop, halt |                                   |      |    |
| nop: No-operation<br>(11010)         | Do nothing                        | nop  |    |
| halt: Halt<br>(11011)                | Halt the control stepping process | halt |    |

### 3. Design Phases and Final Report

There are **four design phases** in this team project, and you are strongly advised to start working on your project early and follow the guidelines in each phase. Labs start in the third week of classes, and **only three students** are allowed per group. You may use an all HDL (VHDL or Verilog) design approach for your CPU. However, a Schematic, mixed HDL/Schematic, or a mixed Verilog/VHDL design methodology is not recommended. Consult the <u>CPU Design Project Tutorial</u>. Also, you are advised to refer to Section 6, "A Simple Datapath Design in Verilog", of the <u>Introduction to Intel Quartus Prime Design Software, ModelSim-Intel FPGA Starter Edition, and DEO-CV Development Board</u> tutorial document as a starting point for designing your registers, bus, data transfer over the bus, testbenches, etc. There are also many examples in the Lecture Slides on Verilog and VHDL that can help with your design, simulation, and implementation of your lab project.

**Phase 1:** The processor Datapath will be partially designed and tested using Functional Simulation. Phase one is worth 7% of the course mark. You will demo your design and simulation results in the lab, and then upload your lab report to onQ, consisting of HDL code, schematic screenshots (if any), testbenches, and Functional Simulation results by 11:59pm on the day of demo.

Phase 2: The Datapath will be complemented by adding the "Select and Encode logic", "CON FF Logic", branch and jump instructions, "Memory Subsystem", and the "Input/Output Ports". It will be tested using Functional Simulation. Phase two is worth 7% of the course mark. You will demo your design and simulation results in the lab, and then upload your lab report to onQ, consisting of HDL code, schematic screenshots (if any), testbenches, Functional Simulation results, and contents of the memory before and after execution of load and store instructions by 11:59pm on the day of demo.

Phase 3: The Control Unit will be designed in Verilog or VHDL, and tested using Functional Simulation. You will be provided with a test program to verify your Control Unit. Phase three is worth 5% of the course mark. You will demo your design and simulation results in the lab, and then upload your lab report to onQ, consisting of HDL code, schematic screenshots (if any), contents of the memory before and after the program run, and Functional Simulation results by 11:59pm on the day of demo.

**Phase 4:** The Datapath and Control Unit will be tested together using both Functional Simulation and implementation on the DEO-CV FPGA development board. You will be provided with a test program to verify your CPU design and implementation. Phase four is worth 3% of the course mark. You will demo your design, simulation, and on-board FPGA results in the lab. There is no lab report submission for this phase.

Lab Final Report: You will upload a comprehensive lab final report to onQ, describing all aspects of your CPU design project, including performance results and analysis, conclusions, future work, and the required appendices. The appendices include your final HDL code, schematic screenshots (if any), Functional Simulation results, contents of the memory before and after the program run, and screenshots of the FPGA board showing the displays and switches when running your program. The lab final report is worth 3% of the course mark.

#### 4. Bonus Mark

There will be up to 5% **bonus marks** if you design, simulate, and implement, for instance, a 3-bus architecture, advanced techniques that we learned in class for ALU operations, interrupt/exception handling, stack, new instructions, as well as any other advanced techniques such as pipelining, branch prediction, hazard detection, and superscalar design, etc., to improve performance. You are advised to tackle the 1-bus architecture first, and when you feel comfortable with your design then aim for any other improvements.

#### 5. Schedule

For the lab schedule and the deadline for each phase and final lab report with/without penalty, consult the <u>ELEC 374 Labs page</u> and <u>ELEC 374 Course Schedule</u>. Lab Demos will be done during the labs, and all members of the lab group must be present during their lab demo. There are two "expected demo dates" for each phase to support all the groups. Groups can have their simulation/board demo in either of the two dates (e.g., Feb 5 or Feb 12 for Phase 1, Monday Section), whenever they are ready, and then submit their lab report by 11:59pm on that same day. Only **one lab report** per group should be submitted in onQ. As a universal accommodation, we have also considered an automatic one-week extension without penalty.