# cjg\_lib: Standard Cell Library &

**Corner Cell Design Report** 

EE-520

Connor Goldberg

October 30<sup>th</sup>, 2015

#### **Design Constraints & Discussion**

#### Bit Code: 000010

This project's main focus was creating a 16-bit ripple carry select adder, then testing it with a 50-bit boundary scale register cell. This design was then placed into a corner cell. To accomplish these immense tasks, only two additional flat cells were added to our library, then several cells were designed at the hierarchical level. This involved using the place and route tools. All of the designs had to be created with the specifications in mind.

Specifications: My base transistor size for NMOS was constrained to have an oxide width of 180nm, with a 45nm polysilicon gate width. In addition, the W/L ratio of the NMOS transistors in this library were constrained to be 1X the W/L of the PMOS. This causes the gates to be unbalanced in terms of rise and fall times. Two flat designs that were added to the library were a rising edge triggered D-Flip-Flop (CJG\_DFFX1) and Full-Adder (CJG\_FA). The full adder was made using the instantiation of other cell, however the pins were pulled inside of the PR boundary and the height was made to the same height as the other standard cells so it could be placed and routed alongside them easily.

The D-Flip-Flop was specifically a D type master-slave Flip-Flop with two non-overlapping clocks. This is basically a 2-stage design where the first stage locks the value at the falling edge of its clock,  $\varphi_2$ , and that value is sent into the output stage at the rising edge of the second clock,  $\varphi_1$ . The non-overlapping clocks are good for setup-hold times, however it is important to design the cells and understand the minimum timings that are required for the D-Flip-Flop to function properly. For this design, the important timings are the minimum pulsewidths for each of the clocks, to give enough time for the input value to be captured / output by the master or slave. The other important timing that is needed is the guard time, which is the time between the falling edge of  $\varphi_2$  (when the input is captured) and the rising edge of  $\varphi_1$  (when the value is output). If the time between these edges are too close, then the design will not function.

The Full Adder was just a standard full adder design with 2 XOR gates and 3 NAND gates, all of which were designed in Project 1. These cells were then placed into the layout and routed using the auto route functionality of Cadence Virtuoso. The timings for this gate were measured as well, and they are shown in the Timing Results section.

The next cell that was designed was the 16-bit ripple carry select adder (CJG\_ADD16). This involved 32 of the full adders in addition to 17 multiplexers. The inputs go into 32 adders, where 16 are evaluated without a carry value, and the other 16 are evaluated with the carry value. Then the actual carry input just is a select signal to the multiplexers to choose the correct result. This design was easy to implement in the schematic, however it was the first larger design where the place and route tools were used to create the layout. At first it was extremely frustrating trying to work with the tools and all of the different settings/options. Once the

#### cjg\_lib: Standard Cell Library & Corner Cell Design Report

schematic part was designed, the design was simulated to verify the functionality was correct. For the larger cells with many inputs and outputs, mixed signal was used to test the design. This involved creating an additional cell to serve as a test bench for the cell that was to be tested. This test bench was comprised of a functional view that described the output vectors of the test bench, which then became the input signals to the design under test (DUT). The test bench also included a symbol-view so that the two designs could be placed together in the test cell. A separate simulation had to be run for this test to support the special configuration of the test bench. There was definitely more overhead involved to get the cell ready for testing, however the test process is much more advanced and once it is set up, it is much easier to test different input combinations and then view the outputs.

The boundary scan cell (CJG\_BSC) was the next cell to be designed. This cell involved two of the D-Flip-Flops that were designed in this project, then two additional multiplexers. This cell has two inputs, a standard input and a scan-in input, then two outputs which consist of a standard output and a scan-out output. There are also two select pins that control the mode of the cell. By itself, the cell is not very useful, however when combined with many other boundary scan cells it becomes extremely helpful.

The 50-bit boundary scan register (CJG\_BSR50) was the design created using 50 separate boundary scan cells. This cell can scan in a vector of inputs from a single pin, then send those inputs to the output (which would then serve as the input to a cell that was under test). The results could then be scanned back into the boundary scan register, then scanned out of a single pin and read to check the results. This is exactly what was done to test the 16-bit adder. To create the layout for the boundary scan register, 50 of the boundary scan cells were instantiated and then routed using the auto route functionality. This cell was easier to route than the adder because it was the second time using the auto-route functionality for a cell that large.

The last main cell that was designed was the boundary scan sum cell (CJG\_BSSUM). This design was one of the main purposes of this project. The 16-bit adder was placed into a cell with the boundary scan register to be tested. Some of the outputs of the BSR were tied to adder, then the outputs of the adder were wired back into some of the inputs of the BSR. The schematic and layout for this cell was relatively straightforward after completing the previous designs, however the test bench for this cell was extremely difficult to figure out at first. The test consisted of scanning in a large vector. This was shifted into place. Then this vector was output into the adder. The adder result was then captured into some of the inputs of the BSR. Once these inputs were captured, the values were shifted out of the register. Figuring out the timing for the clocks and select signals to the BSR was tough to figure out, however it was extremely satisfying to see the final result when it was correct.

The BSSUM was then placed into a Quarter Pad Frame cell (CJG\_BSTEST). This design was manually routed due to complications with the quarter pad cell design. In addition, the design never passed DRC or LVS due to the same reason.

#### cjg\_lib: Standard Cell Library & Corner Cell Design Report

With the exception of the BSTEST cell, every other cell was correctly designed, simulated, and they all passed DRC and LVS. This project was extremely time consuming even with the help of place and route tools. One of the most important thing learned from this project was that advanced tools can be extremely helpful, if they are used correctly. If the tools are not used with the proper settings or values, then the tools will cause a big mess of the designs and cause trouble. Once I gained familiarity with how these functions worked and how to use them, it became a much more pleasant experience. In addition, the mixed signal test bench work was very interesting. It made the larger cells much easier to verify. Overall, this project was a lot of work, but it was very rewarding to complete successfully.

### **Timing Results**

| Propagation Delay: CJG_FA       |          |  |  |  |
|---------------------------------|----------|--|--|--|
| A → S↑                          | 1.488 nS |  |  |  |
| $A \rightarrow S \downarrow$    | 928.4 pS |  |  |  |
| B → S↑                          | 1.448 nS |  |  |  |
| $B \rightarrow S \downarrow$    | 982.8 pS |  |  |  |
| CIN → S↑                        | 1.340 nS |  |  |  |
| CIN → S↓                        | 808.6 pS |  |  |  |
| A → COUT↑                       | 1.229 nS |  |  |  |
| $A \rightarrow COUT \downarrow$ | 980.5 pS |  |  |  |
| B → COUT ↑                      | 1.232 nS |  |  |  |
| $B \rightarrow COUT \downarrow$ | 898.3 pS |  |  |  |
| CIN → COUT ↑                    | 1.230 nS |  |  |  |
| CIN → COUT ↓                    | 986.2 pS |  |  |  |

S: Rise Time: 1.764 nS, Fall Time: 1.050 nS

COUT: Rise Time: 1.638 nS, Fall Time: 1.118 nS

| Propagation Delay: CJG_DFFX1 |          |
|------------------------------|----------|
| PHI1 → Q↑                    | 1.237 nS |
| PHI1 → Q↓                    | 866.4 pS |
| PHI1 → QN↑                   | 1.316 nS |
| PHI1 → QN↓                   | 858.0 pS |
|                              |          |

Q: Rise Time: 1.639 nS, Fall Time: 1.050 nS

QN: Rise Time: 1.639 nS, Fall Time: 1.051 nS

## **Appendix**

This following section contains the individual data sheets for each cell that was designed in addition to overview sheets for the hierarchical cell designs.

| Library Name:                                            | cjg_lib   |  |  |  |
|----------------------------------------------------------|-----------|--|--|--|
| Library Hamer                                            | cjg_iib   |  |  |  |
| Cell Name:                                               | CJG_INVX2 |  |  |  |
| Function/Truth Table:                                    |           |  |  |  |
| <u>A</u>                                                 | <u>Y</u>  |  |  |  |
| 0                                                        | 1         |  |  |  |
| 1                                                        | 0         |  |  |  |
| Propagation Delay:                                       |           |  |  |  |
| $A \to Y \! \uparrow$                                    | 636.4 pS  |  |  |  |
| $A \rightarrow Y \downarrow$                             | 459.4 pS  |  |  |  |
| Layout Area: 1.71 μm X 0.6 μm<br>Symbol with Port Names: | -         |  |  |  |
| [@instance                                               | eName]    |  |  |  |
|                                                          | Y         |  |  |  |
| <b>part</b> Nai                                          | me]       |  |  |  |
|                                                          |           |  |  |  |





## Verilog Model:

Name: Connor Goldberg



| i I                                                   |             |        |       |          |  |
|-------------------------------------------------------|-------------|--------|-------|----------|--|
| Library Name:                                         | cjg_lib     |        |       |          |  |
| Cell Name:                                            | CJG_NAND2X1 |        |       |          |  |
| Function/Truth Table:                                 |             |        |       |          |  |
| <u>A</u>                                              | <u>B</u>    | }      |       | <u>Y</u> |  |
| 0                                                     | C           |        |       | 1        |  |
| 0                                                     | 1           | •      |       | 1        |  |
| 1                                                     | C           |        |       | 1        |  |
| 1                                                     | 1           |        |       | 0        |  |
| Propagation Delay:                                    |             |        |       |          |  |
| $A \rightarrow Y \uparrow$                            |             |        | 1.206 | nS       |  |
| $A \rightarrow Y \downarrow$                          |             |        | 854.0 | pS       |  |
| $B \rightarrow Y \uparrow$                            |             |        | 1.200 | nS       |  |
| $B \rightarrow Y \downarrow$                          | 862.7 pS    |        |       |          |  |
| Output Rise Time: 1.653 nS Output Fall Time: 1.115 nS |             |        |       |          |  |
| Layout Area: 1.71 μm X                                | -           | 68 μm² |       |          |  |
| Symbol with Port Names:                               |             |        |       |          |  |
| [@instanceName]  A [@partName] Y                      |             |        |       |          |  |





```
Verilog Model:
//Verilog HDL for "cjg_lib", "CJG_NAND2X1" "functional"
module CJG_NAND2X1 ( Y, A, B, .VDD(\VDD! ), .VSS(\VSS! ) );
  imput A;
output Y;
  imput
`ifdef INCA
    (* integer inh_conn_prop_name = "VDD";
       integer inh_comm_def_value = "cds_qlobals.\\VDD! "; *)
`endif
  \VDD!;
input
ifdef INCA
    (* integer inh_conn_prop_name = "VSS";
       integer inh_conn_def_value = "cds_globals.\\VSS! "; *)
`endif
  \VSS! ;
  input B;
nand U1 (Y, A, B);
endmodule
```



| Library Name:                                         | cjg_lib    |          |                           |  |  |
|-------------------------------------------------------|------------|----------|---------------------------|--|--|
| Cell Name:                                            | CJG_NOR2X1 |          |                           |  |  |
| Function/Truth Table:                                 |            |          |                           |  |  |
| <u>A</u>                                              | <u>E</u>   | <u> </u> | <u>Y</u>                  |  |  |
| 0                                                     | C          | )        | 1                         |  |  |
| 0                                                     | 1          |          | 0                         |  |  |
| 1                                                     | C          | )        | 0                         |  |  |
| 1                                                     | 1          |          | 0                         |  |  |
| Propagation Delay:                                    |            |          |                           |  |  |
| $A \rightarrow Y \uparrow$                            |            | 1.291 nS |                           |  |  |
| $A \rightarrow Y \downarrow$                          |            | 774.0 pS |                           |  |  |
| $B \rightarrow Y \uparrow$                            |            |          | 1.306 nS                  |  |  |
| $B \rightarrow Y \downarrow$                          |            |          | 780.4 pS                  |  |  |
| Output Rise Time: 1.739                               | 9 nS       |          |                           |  |  |
| Output Fall Time: 528.8                               | pS         |          |                           |  |  |
| Layout Area: 1.71 μm X 0.8 μm = 1.368 μm <sup>2</sup> |            |          |                           |  |  |
| Symbol with Port Names:                               |            |          |                           |  |  |
|                                                       |            |          |                           |  |  |
|                                                       |            |          | <del>Dins</del> tanceName |  |  |
| [@partName]                                           |            |          |                           |  |  |
| [@partName]                                           |            |          |                           |  |  |





```
Verilog Model:
//Verilog HDL for "cjq_lib", "CJG_NOR2X1" "functional"
module CJG_NOR2X1 ( Y, A, B, .VDD(\VDD! ), .VSS(\VSS! ) );
   imput A;
  output Y;
  input
`ifdef INCA
    (* integer inh_conn_prop_name = "VDD";
       integer inh_conn_def_value = "cds_qlobals.\\VDD! "; *)
 `endif
  \VDD!;
  input
`ifdef INCA
     (* integer inh_conn_prop_name = "VSS";
       integer inh_comn_def_value = "cds_globals.\\VSS! "; *)
`endif
   \VSS! ;
  input B;
nor U1 (Y, A, B);
 endmodule
```



|         | Library Name:                | cjg_lib         |          |          |  |
|---------|------------------------------|-----------------|----------|----------|--|
|         | Cell Name:                   | CJG_MUX2X1      |          |          |  |
| Functio | n/Truth Table:               |                 |          |          |  |
| ſ       | <u>S</u>                     | <u>A</u>        | <u>B</u> | <u>Y</u> |  |
|         | 0                            | 0               | X        | 0        |  |
|         | 0                            | 1               | Х        | 1        |  |
|         | 1                            | Х               | 0        | 0        |  |
|         | 1                            | X               | 1        | 1        |  |
|         | A → Y↑                       |                 |          | 1.197 nS |  |
|         | $A \rightarrow Y \uparrow$   |                 |          | 1.197 nS |  |
|         | $A \rightarrow Y \downarrow$ |                 |          | 861.1 pS |  |
|         | $B \rightarrow Y \uparrow$   |                 | +        | 1.189 nS |  |
|         | $B \rightarrow Y \downarrow$ |                 | 854.4 pS |          |  |
|         | S → Y↑                       |                 | 1.190 nS |          |  |
|         | $S \rightarrow Y \downarrow$ | S → Y↓ 849.0 pS |          |          |  |
| Output  | Rise Time: 1.60              | 03 nS           |          |          |  |
| Output  | Fall Time: 1.10              | 8 nS            |          |          |  |
|         | Area: 1.71 μm :              |                 | . 2      |          |  |





```
Verilog Model:
//Verilog HDL for "cjg_lib", "CJG_MUX2X1" "functional"
module CJG_MUX2X1 ( Y, A, B, S, .VDD(\VDD! ), .VSS(\VSS! ) );
  imput A;
  input S;
  output Y;
  imput
`ifdef INCA
    (* integer inh_conn_prop_name = "VDD";
       integer inh_conn_def_value = "cds_qlobals.\\VDD! "; *)
`endif
  \VDD! ;
  imput
`ifdef INCA
    (* integer inh_conn_prop_name = "VSS";
       integer inh_comn_def_value = "cds_qlobals.\\VSS! "; *)
`endif
  \VSS! ;
  input B;
wire and1, and2;
and U1 (and1, A, ~S);
and U2 (and2, B, S);
or U3 (Y, and1, and2);
endmodule
```



| Library Name:                | cjg_lib       |          |              |  |
|------------------------------|---------------|----------|--------------|--|
| Cell Name:                   | CJG_XOR2X1    |          |              |  |
| Function/Truth Table:        |               |          |              |  |
| Α                            | В             |          | Υ            |  |
| 0                            | 0             |          | 0            |  |
| 0                            | 1             |          | 1            |  |
| 1                            | 0             |          | 1            |  |
| 1                            | 1             |          | 0            |  |
| Propagation Delay:           |               |          |              |  |
| A → Y↑                       |               |          | 1.374 nS     |  |
| $A \rightarrow Y \downarrow$ |               |          | 838.7 pS     |  |
| B → Y↑                       |               |          | 1.365 nS     |  |
| $B \rightarrow Y \downarrow$ |               | 841.0 pS |              |  |
| Output Rise Time: 1.81       | 6 nS          |          |              |  |
| Output Fall Time: 1.050      | nS            |          |              |  |
| Layout Area: 1.71 μm X       | 2 μm = 3.42 μ | ım²      |              |  |
| Symbol with Port Name        | es:           |          |              |  |
| -                            |               |          |              |  |
| A                            |               | [@i      | nstanceName] |  |





```
Verilog Model:
//Verilog HDL for "cjq_lib", "CJG_XOR2X1" "functional"
module CJG_XOR2X1 ( Y, A, B, .VDD(\VDD! ), .VSS(\VSS! ) );
  input A;
  output Y;
  input
`ifdef INCA
    (* integer inh_conn_prop_name = "VDD";
       integer inh_comm_def_value = "cds_qlobals.\\VDD! "; *)
`endif
  \VDD! ;
  input
`ifdef INCA
    (* integer inh_conn_prop_name = "VSS";
       integer inh_comm_def_value = "cds_qlobals.\\VSS! "; *)
`endif
  \VSS! ;
  input B;
xor U1(Y, A, B);
endmodule
```

#### **Functional Simulation Waveforms:**



| Comments/Notes: |  |  |
|-----------------|--|--|
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |

Name: Connor Goldberg

| Librar             | y Name:                                |             | cjg_lib   |          |  |  |
|--------------------|----------------------------------------|-------------|-----------|----------|--|--|
| Co                 | II Name:                               | CJG_AOI22X1 |           |          |  |  |
|                    | Function/Truth Table:                  |             |           |          |  |  |
| - unction, ma      | tii labie.                             |             |           |          |  |  |
| <u>A0</u>          | <u>A1</u>                              | <u>B0</u>   | <u>B1</u> | <u>Y</u> |  |  |
| 0                  | 0                                      | 0           | 0         | 1        |  |  |
| 0                  | 0                                      | 0           | 1         | 1        |  |  |
| 0                  | 0                                      | 1           | 0         | 1        |  |  |
| 0                  | 0                                      | 1           | 1         | 0        |  |  |
| 0                  | 1                                      | 0           | 0         | 1        |  |  |
| 0                  | 1                                      | 0           | 1         | 1        |  |  |
| 0                  | 1                                      | 1           | 0         | 1        |  |  |
| 0                  | 1                                      | 1           | 1         | 0        |  |  |
| 1                  | 0                                      | 0           | 0         | 1        |  |  |
| 1                  | 0                                      | 0           | 1         | 1        |  |  |
| 1                  | 0                                      | 1           | 0         | 1        |  |  |
| 1                  | 0                                      | 1           | 1         | 0        |  |  |
| 1                  | 1                                      | 0           | 0         | 0        |  |  |
| 1                  | 1                                      | 0           | 1         | 0        |  |  |
| 1                  | 1                                      | 1           | 0         | 0        |  |  |
| 1                  | 1                                      | 1           | 1         | 0        |  |  |
| Propagation Delay: |                                        |             |           |          |  |  |
|                    | A0 → Y↑ 1.056 nS                       |             |           |          |  |  |
|                    | A0 → Y↓ 819.8 pS                       |             |           |          |  |  |
|                    | A1 → Y↑ 1.055 nS                       |             |           |          |  |  |
|                    | $A1 \rightarrow Y \downarrow$ 815.0 pS |             |           | S        |  |  |
|                    | B0 <b>→</b> Y <b>↑</b>                 | 1.317 nS    |           |          |  |  |
|                    | B0 → Y↓                                | 813.9 pS    |           |          |  |  |
|                    | B1 <b>→</b> Y <b>↑</b>                 | 1.321 nS    |           |          |  |  |
|                    | B1 → Y↓                                | 812.8 pS    |           |          |  |  |
|                    |                                        |             |           |          |  |  |

Output Rise Time: 1.79 nS

Output Fall Time: 539.6 pS

Layout Area: 1.71 µm X 1.4 µm = 2.394 µm²

Symbol with Port Names:





```
Verilog Model:

Verilog Model:

//Verilog HDL for "cjg_lib", "CJG_AO122X1" "functional"

module CJG_AO122X1 ( Y, AO, A1, BO, B1, .VDD(\VDD! ), .VSS(\VSS! ) );

input AO;
output Y;
input
'ifdef INCA
    (* integer inh_comn_prop_name = "VDD";
endif
    \VDD!;
input BO;
input BO;
input BI;
input BI;
input BI;
input BI;
input BI;
input AI;
input
'ifdef INCA
    (* integer inh_comn_prop_name = "VSS";
integer inh_comn_def_value = "cds_globals.\\VSS! "; *)
'endif
    \vss! .
```

Name: Connor Goldberg

endmodule

\VSS! ;
wire out1, out2;

and U1 (out1, A0, A1);
and U2 (out2, B0, B1);
nor U3 (Y, out1, out2);



| Name: | Connor | Goldberg |
|-------|--------|----------|
| _     | _      |          |

| Library Name: | cjg_lib   |
|---------------|-----------|
| Cell Name:    | CJG_DFFX1 |

#### **Function/Truth Table:**

Assuming a non-overlapping clock with at least the minimum pulse widths and guard time, Q and QN (Q inverted) will reflect the input at the falling edge of PHI2 and be seen at the output on the rising edge of PHI1.

# **Propagation Delay:**

| PHI1 → Q↑  | 1.237 nS |  |  |
|------------|----------|--|--|
| PHI1 → Q↓  | 866.4 pS |  |  |
| PHI1 → QN↑ | 1.316 nS |  |  |
| PHI1 → QN↓ | 858.0 pS |  |  |

Q: Rise Time: 1.639 nS, Fall Time: 1.050 nS

QN: Rise Time: 1.639 nS, Fall Time: 1.051 nS

## **Minimum Timings:**

- PHI1 = 70 pS
- PHI2 = 75 pS
- Guard Time = 89 pS



# **Schematic:**



### **Verilog Model:** //Verilog HDL for "cjq\_lib", "CJG\_DFFX1" "functional" module CJG\_DFFX1 ( Q, QN, D, PHI1, PHI2, .VDD(\VDD! ), .VSS(\VSS! ) ); input PHI2; input PHI1; input ifdef INCA (\* integer inh\_conn\_prop\_name = "VDD"; integer inh\_comn\_def\_value = "cds\_qlobals.\\VDD! "; \*) endif \VDD! ; output Q; output QN; input `ifdef INCA (\* integer inh\_conn\_prop\_name = "VSS"; integer inh\_comn\_def\_value = "cds\_qlobals.\\VSS! "; \*) endif \VSS! ; input D; wire M2A, M2B, M2out1, M2out2, MIA, MIB, Mlout1, Mlout2, MIYN; not U1 (M2B, D); and U2 (M2out1, M2A, PHI2); and U3 (M2out2, M2B, ~PHI2); or U4 (MlB, M2out1, M2out2); not U5 (M2A, MLB); and U6 (Mout1, MLA, PHI1); and U7 (Mout2, MLB, ~PHI2); or U8 (MLYN, Mout1, Mout2); not U9 (MLA, MLYN); not U10 (Q, M1YN); not U11 (QN, MLA); endmodule



| Library Name:                   |                              | cjg_lib  |          |             |  |  |
|---------------------------------|------------------------------|----------|----------|-------------|--|--|
|                                 | Cell Name:                   |          | CJG_FA   |             |  |  |
| Function/Truth Table:           |                              |          |          |             |  |  |
| <u>CIN</u>                      | <u>B</u>                     | <u>A</u> | <u>s</u> | <u>COUT</u> |  |  |
| 0                               | 0                            | 0        | 0        | 0           |  |  |
| 0                               | 0                            | 1        | 1        | 0           |  |  |
| 0                               | 1                            | 0        | 1        | 0           |  |  |
| 0                               | 1                            | 1        | 0        | 1           |  |  |
| 1                               | 0                            | 0        | 1        | 0           |  |  |
| 1                               | 0                            | 1        | 0        | 1           |  |  |
| 1                               | 1                            | 0        | 0        | 1           |  |  |
| 1                               | 1                            | 1        | 1        | 1           |  |  |
| Propagation Delay:              |                              |          |          |             |  |  |
|                                 | A → S↑                       |          | 1.488 nS |             |  |  |
|                                 | $A \rightarrow S \downarrow$ |          | 928.4 pS |             |  |  |
| B → S↑                          |                              |          | 1.448 nS |             |  |  |
|                                 | $B \rightarrow S \downarrow$ |          | 982.8 pS |             |  |  |
| CIN → S↑                        |                              |          | 1.340 nS |             |  |  |
| CIN → S↓                        |                              |          | 808.6 pS |             |  |  |
| A → COUT↑                       |                              |          | 1.229 nS |             |  |  |
| $A \rightarrow COUT \downarrow$ |                              |          | 980.5 pS |             |  |  |
| B → COUT ↑                      |                              |          | 1.232 nS |             |  |  |
|                                 |                              |          |          |             |  |  |

S: Rise Time: 1.764 nS, Fall Time: 1.050 nS

 $B \rightarrow COUT \downarrow$ 

 $CIN \rightarrow COUT \uparrow$ 

 $CIN \rightarrow COUT \downarrow$ 

COUT: Rise Time: 1.638 nS, Fall Time: 1.118 nS

898.3 pS

1.230 nS

986.2 pS



# **Verilog Model:**

```
//Verilog HDL for "cjg_lib", "CJG_FA" "functional"

module CJG_FA ( COUT, S, A, B, CIN );
  input A;
  output S;
  input CIN;
  output COUT;
  input B;

  wire TS, TC1, TC2;
   xor U1 (TS, A, B);
   xor U2 (S, TS, CIN);
  nand U3 (TC1, TS, CIN);
  nand U4 (TC2, A, B);
  nand U5 (COUT, TC1, TC2);
endmodule
```

Name: Connor Goldberg

### **Functional Simulation Waveforms:**



### **Comments/Notes:**

[@partName]









### Layout:



#### **Functional Simulation Waveforms:**



### **Comments/Notes:**

The simulation consisted of constantly clocking CDR and UDR. Setting MODE and SHIFTDR to 0 first allowed the testing of normal mode as well the capture mode being reflected at the shift out (SO) after a clock cycle. Then MODE and SHIFTDR were driven to 1. This tested that the value of the shift in (SIN) would be reflected at SO after a clock cycle, and in addition the value would be clocked to the output after an additional clock cycle.

**Library Name:** cjg\_lib **Cell Name:** CJG\_BSR50 Symbol: (OpartName)













# **Comments/Notes:**

This cell was tested by scanning a large input vector that contained the all of the inputs for that ADD16 (A, B, Cin), into the Shift in input to the cell. These values were shifted into place, then sent to the adder. The adder had its output wired to some of the inputs of this register. The output was then captured by the register and shifted out. This result was the correct addition of the two inputs and the carry-in.













