# 

THE,

**ISCA 2015**June 13-17, 2015
Portland, OR, USA

The 42<sup>nd</sup> Annual International Symposium on

# COMPUTER ARCHITECTURE



Sponsored by
ACM SIGARCH
IEEE Computer Society TCCA

©computer society CONFERENCE PROCEEDINGS







The Association for Computing Machinery, Inc. 2 Penn Plaza, Suite 701 New York, New York 10121

Copyright © 2015 by the Association for Computing Machinery, Inc. (ACM). Permission to make digital or hard copies of portions of this work for personal or classroom use is granted without fee provided that the copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page in print or the first screen in digital media. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted.

To copy otherwise, to republish, to post on servers, or to redistribute to lists, requires prior specific permission and/or a fee. Send written requests for republication to ACM Publications, Copyright & Permissions at the address above or fax +1 (212) 869-0481 or email **permissions@acm.org**. For other copying of articles that carry a code at the bottom of the first or last page, copying is permitted provided that the per-copy fee indicated in the code is paid through the Copyright Clearance Center, 222 Rosewood Drive, Danvers, MA 01923.

**Notice to Past Authors of ACM-Published Articles:** ACM intends to create a complete electronic archive of all articles and/or other material previously published by ACM. If you wrote a work that was previously published by ACM in any journal or conference proceedings prior to 1978, or any SIG Newsletter at any time, and you do NOT want this work to appear in the ACM Digital Library, please inform **permissions@acm.org**, stating the title of the work, the author(s), and where and when published.

ACM ISBN: 978-1-4503-3402-0

### Message from the General Chair

Welcome to the 42<sup>nd</sup> International Symposium on Computer Architecture (ISCA), in Portland, Oregon, June 13-17, 2015, at the Oregon Convention Center. ISCA has a long history of leadership as the top conference in the field of computer architecture. ISCA's success is because of all of you, our participants, organizers, and supporters. Thank you for coming, participating, and supporting this conference. As in previous ISCA conferences, expect to participate in technical presentations, workshops, tutorials, and networking opportunities of the highest caliber with colleagues from all over the world!

This year ISCA is honored to participate in the Federated Computing Research Conference, which assembles a spectrum of affiliated research conferences held together in one location. FCRC features joint plenary talks on topics of broad appeal, plenty of opportunity to network across disciplines, and the freedom to attend talks of other affiliated conferences.

ISCA's success is the result of many people's hard work. Thank you to all of the people in our community who submitted a record-number of 305 papers! Our program chair, David Albonesi, did an admirable job of coordinating the reviews of a record number of paper submissions. He assembled the largest set of program committee members and external reviewers to manage a highquality review process in spite of the number of submissions. Thank you to all of our program committee members and external reviewers for your hard work and valuable contributions. In addition to papers submissions, we also had 30 workshop and tutorial submissions! Thank you to all of those who submitted so many workshop and tutorial proposals. Our workshop and tutorials chairs, Omer Khan and Paul Gratz, worked with them to put together a wonderful set of compelling workshops and tutorials. Our finance chair, Natalie Enright Jerger, took care of all the nitty-gritty budget and payment details and made sure we were financially on-track. Our industrial liaison chairs, Karin Strauss and Tom Wenisch, solicited and obtained grants which allowed us to substantially offset our costs, especially for our student registration rates. Our local arrangement chairs, Chris Wilkerson and Jianping Xu, organized a wonderful networking excursion event and participant gifts. They put together a marvelous excursion to the World Forestry Center, a quintessentially Oregon experience with nature walks and forestry displays in a beautiful setting. Our web chair, Eriko Nurvitadhi, did an outstanding job of creating our web site and keeping all of the information up-to-date. Our publicity chair, Lisa Wu, was the galvanizing force behind our record submissions and participation numbers. Our proceedings chair, Eric Chung, showed exceptional organization and diligence in making sure the author final submissions met criteria, forms were filled out properly, and procured vendors to produce our USB sticks and printed proceedings is most appreciated. Finally, our travel awards chair, James Tuck, was instrumental in applying for and getting valuable donations, then administrating the many details of grant applications and grant awards to offset travel costs for our student participants. The ISCA steering committee provided valuable feedback and suggestions on organizational questions.

Sincere appreciation goes to our industrial sponsors! These sponsors provide critical financial support; many of them have provided consistent sponsorship year after year. This support is critical for us to continue to keep our costs low and our quality high. We want to give warm thanks (in alphabetical order) to Altera, AMD, ARM, Cavium, Google, Hewlett Packard, Huawei, IBM,

Intel, Microsoft, Oracle, and Qualcomm. We also want to thank the generous support from the U.S. National Science Foundation, ACM SIGARCH, IEEE TC on Computer Architecture, and Oracle for travel grants to offset student travel costs or child-care/companion assistance.

ISCA is co-sponsored by IEEE and ACM, who support ISCA on alternate years. This year we have the privilege of working with the ACM and we want to thank the excellent people at the ACM for their responsiveness in supporting ISCA.

Thank you to each and every one of our participants for attending ISCA in our beautiful green city of Portland, Oregon.

Sincerely,

**Debbie Marr** *Intel Corporation* 

### **Message from the Program Chair**

I am delighted to present the program for the 42<sup>nd</sup> International Symposium on Computer Architecture. We received a record 305 submissions, and I had the honor of leading the selection of the 58 papers that appear in this year's program. I'll first give insight into the process that we followed, and then thank those who really made this happen.

I was fortunate to work with 49 outstanding Program Committee (PC) members, 165 dedicated External Review Committee (ERC) members, and a number of expert external reviewers. Each submission received reviews from two PC members and one member of the ERC. All papers with at least one positive review advanced to the second round, where they received a fourth review from a PC member and a fifth from the ERC. Some papers received reviews from outside experts, resulting in every second round paper receiving at least five reviews. Margaret Martonosi handled all papers for which I had a conflict. Throughout the review period, the scores and identities of the other reviewers were kept hidden, except for a brief period at the end of the first and second rounds when reviewers could see other reviews and make adjustments. The workload and progress of other PC/ERC members was also hidden throughout the entire process, to focus reviewers on the task at hand and permit more effective individual nagging. Most PC members reviewed 17 papers over the two rounds, a reasonable load considering the record number of submissions; a number of ERC members graciously volunteered to review 6-7 papers.

After the rebuttal period, during which time the authors could view both reviewer scores and comments, PC members were assigned as discussion leads. Usually, the lead was given to the PC member with the highest Overall Merit score, except in a few cases in order to reasonably load balance the assignments (no PC member was assigned to lead more than five papers). The ensuing online discussion period involved all reviewers, who assigned Post Discussion Overall Merit scores and reached consensus to classify papers into *online-accept* (20 papers), *online-reject* (108), and *discuss* (93) categories in advance of the PC meeting.

The PC meeting was held at the Hilton Chicago O'Hare over a full day on February 27 and a halfday on February 28. Despite inclement weather that caused several flight delays and cancellations, 47 PC members attended the meeting; one other attended by phone, and one was unable to attend due to a family illness. Discussion of each paper proceeded as follows. PC members with a conflict first left the room. Then the paper number, title, discussion lead, reviewers, and scores were revealed. Author information was never shown, except for accepted papers the day after the meeting. Discussion leads quickly summarized the *online-accept* category papers without debate. For discuss category papers, the lead first summarized the paper, their review, and the ERC and external reviews where applicable. The other PC members weighed in and, when necessary, the three PC members discussed the paper before voting. If the vote was not unanimous, the entire PC was invited to ask questions of the PC reviewers and provide their opinions, which was followed by a full PC vote. All PC members were strongly encouraged to vote, with a majority decision deciding the paper's fate. The number of accepted papers was never revealed throughout the meeting in order to encourage PC members to maintain their objectivity, and not be swayed by any perception of having accepted "too many" or "too few" papers at any point in time. All and all, we managed to provide sufficient time for productive debate over the day and a half meeting.

I am grateful for the support of the many people who made this happen. First, I'd like to thank the PC members who dedicated numerous hours to ensure that we made the best possible decisions. I am privileged to have had the opportunity to work with such a talented and devoted group of professionals. Many thanks also to the dedicated members of the ERC, especially those who willingly volunteered to take on a higher-than-expected review load, and the external reviewers, whose insightful comments were instrumental in making the final selections. I'd like to express my sincere thanks to Margaret Martonosi for deftly handling my conflict papers, and to Steve Keckler, Lieven Eeckhout, Jose Martinez, and Tom Wenisch, on whom I heavily depended for advice. I'm grateful to Dave Kaeli, David Wood, and the Steering Committee for having the faith in me to lead the process, and to General Chair Debbie Marr for her support. Cornell PhD student Jon Tse was instrumental in setting up and maintaining the submission server, and I cannot thank enough my PhD students, Abhi Majumdar and Tayyar Rzayev, for their outstanding work as Submission Co-Chairs, including their invaluable assistance at the PC meeting.

I hope you enjoy this year's ISCA program.

David H. Albonesi Cornell University

## **Table of Contents**

| ISC | CA 2015 Organization Committeexiii                                                                                                                                                                                                                                                            |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISC | CA 2015 Program Committeexiv                                                                                                                                                                                                                                                                  |
| ISC | CA 2015 External Review Committeexvi                                                                                                                                                                                                                                                          |
| ISC | CA 2015 External Reviewersxviii                                                                                                                                                                                                                                                               |
| ISC | CA 2015 Sponsors and Supportersxix                                                                                                                                                                                                                                                            |
| Se  | ssion 1: Datacenter Architectures I                                                                                                                                                                                                                                                           |
| •   | BlueDBM: An Appliance for Big Data Analytics                                                                                                                                                                                                                                                  |
| •   | Towards Sustainable In-Situ Server Systems in the Big Data Era                                                                                                                                                                                                                                |
| •   | <b>DjiNN and Tonic: DNN as a Service and Its Implications for Future Warehouse Scale Computers27</b> Johann Hauswald, Yiping Kang, Michael A. Laurenzano, Quan Chen, Cheng Li, Trevor Mudge, Ronald G. Dreslinski, Jason Mars, and Lingjia Tang (University of Michigan)                      |
| Se  | ssion 2A: GPUs I                                                                                                                                                                                                                                                                              |
| •   | A Case for Core-Assisted Bottleneck Acceleration in GPUs: Enabling Flexible Data Compression with Assist Warps                                                                                                                                                                                |
|     | Nandita Vijaykumar (CMU), Gennady Pekhimenko (CMU), Adwait Jog (Pennsylvania State University), Abhishek Bhowmick (CMU), Rachata Ausavarungnirun (CMU), Chita Das (Pennsylvania State University), Mahmut Kandemir (Pennsylvania State University), Todd C. Mowry (CMU), and Onur Mutlu (CMU) |
|     | Harmonia: Balancing Compute and Memory Power in High-Performance GPUs                                                                                                                                                                                                                         |
| Se  | ssion 2B: Virtual Memory Management                                                                                                                                                                                                                                                           |
| •   | Redundant Memory Mappings for Fast Access to Large Memories                                                                                                                                                                                                                                   |

| •  | Page Overlays: An Enhanced Virtual Memory Framework to Enable Fine-grained Memory Management                                                                                                                                                                                          |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | B. Gibbons (Intel), Michael A. Kozuch (Intel), Todd C. Mowry (CMU), and Trishul Chilimbi (Microsoft)                                                                                                                                                                                  |
| Se | ession 3A: Accelerators I                                                                                                                                                                                                                                                             |
| •  | ShiDianNao: Shifting Vision Processing Closer to the Sensor                                                                                                                                                                                                                           |
| •  | A Scalable Processing-in-Memory Accelerator for Parallel Graph Processing                                                                                                                                                                                                             |
| •  | Efficient Execution of Memory Access Phases Using Dataflow Specialization                                                                                                                                                                                                             |
| •  | Data Reorganization in Memory Using 3D-stacked DRAM                                                                                                                                                                                                                                   |
| Se | ession 3B: Performance Analysis and Tools                                                                                                                                                                                                                                             |
| •  | Quantitative Comparison of Hardware Transactional Memory for Blue Gene/Q, zEnterprise EC12, Intercore, and POWER8                                                                                                                                                                     |
| •  | Profiling a warehouse-scale computer                                                                                                                                                                                                                                                  |
| •  | Computer Performance Microscopy with SHIM                                                                                                                                                                                                                                             |
| •  | Flexible Software Profiling of GPU Architectures.  Mark Stephenson (NVIDIA), Siva Hari (NVIDIA), Yunsup Lee (NVIDIA/UC Berkeley), Eiman Ebrahim (NVIDIA), Daniel Johnson (NVIDIA), David Nellans (NVIDIA), Mike O'Connor (NVIDIA/UT-Austin), an Stephen W. Keckler (NVIDIA/UT-Austin) |
| Se | ession 4A: DRAM Caches and Architectures                                                                                                                                                                                                                                              |
| •  | BEAR: Techniques for Mitigating Bandwidth Bloat in Gigascale DRAM Caches                                                                                                                                                                                                              |

| •  | A Fully Associative, Tagless DRAM Cache                                                                                                                                                                                                         |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •  | Multiple Clone Row DRAM: A Low Latency and Area Optimized DRAM                                                                                                                                                                                  |
| •  | Flexible Auto-Refresh: Enabling Scalable and Energy-Efficient DRAM Refresh Reductions                                                                                                                                                           |
| Se | ession 4B: Processor Architecture I                                                                                                                                                                                                             |
| •  | Cost-Effective Speculative Scheduling in High Performance Processors                                                                                                                                                                            |
| •  | LaZy Superscalar                                                                                                                                                                                                                                |
| •  | The Load Slice Core Microarchitecture                                                                                                                                                                                                           |
| •  | Semantic Locality and Context-based Prefetching using Reinforcement Learning                                                                                                                                                                    |
| Se | ession 5: Processor Architecture II                                                                                                                                                                                                             |
| •  | Exploring the Potential of Heterogeneous Von Neumann/Dataflow Execution Models                                                                                                                                                                  |
| •  | SHRINK: Reducing the ISA Complexity Via Instruction Recycling                                                                                                                                                                                   |
| •  | Branch Vanguard: Decomposing Branch Functionality into Prediction and Resolution Instructions323 Daniel McFarlin (CMU) and Craig Zilles (UIUC)                                                                                                  |
| Se | ession 6A: Memory Systems I                                                                                                                                                                                                                     |
| •  | PIM-Enabled Instructions: A Low-Overhead, Locality-Aware Processing-in-Memory Architecture336<br>Junwhan Ahn (Seoul National University), Sungjoo Yoo (Seoul National University), Onur Mutlu (CMU)<br>Kiyoung Choi (Seoul National University) |
| •  | SLIP: Reducing Wire Energy in the Memory Hierarchy                                                                                                                                                                                              |

## Session 6B: Security and Virtualization

| •  | Cloud Monatt: an Architecture for Security Health Monitoring and Attestation of Virtual Machines in Cloud Computing                                                                                                          |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •  | Reducing World Switches in Virtualized Environment with Flexible Cross-world Calls                                                                                                                                           |
| Se | ession 7A: Parallel Architectures                                                                                                                                                                                            |
| •  | <b>ArMOR: Defending Against Memory Consistency Model Mismatches in Heterogeneous Architectures388</b> Daniel Lustig (Princeton), Caroline Trippel (Princeton), Michael Pellauer (NVIDIA), and Margaret Martonosi (Princeton) |
| •  | CLEAN: A Race Detector with Cleaner Semantics                                                                                                                                                                                |
| •  | MiSAR: Minimalistic Synchronization Accelerator with Resource Overflow Management414 Ching-Kai Liang and Milos Prvulovic (Georgia Tech)                                                                                      |
| •  | Callback: Efficient Synchronization without Invalidation with a Directory Just for Spin-Waiting427 Alberto Ros (Universidad de Murcia) and Stefanos Kaxiras (Uppsala University)                                             |
| Se | ession 7B: Datacenter Architectures II                                                                                                                                                                                       |
| •  | Thermal Time Shifting: Leveraging Phase Change Materials to Reduce Cooling Costs in Warehouse-Scale                                                                                                                          |
|    | Computers                                                                                                                                                                                                                    |
| •  | Heracles: Improving Resource Efficiency at Scale                                                                                                                                                                             |
| •  | HEB: Deploying and Managing Hybrid Energy Buffers for Improving Datacenter Efficiency and                                                                                                                                    |
|    | Economy                                                                                                                                                                                                                      |
| •  | Architecting to Achieve a Billion Requests Per Second Throughput on a Single Key-Value Store Server Platform                                                                                                                 |

## **Session 8: GPUs II** Timothy G. Rogers (University of British Columbia), Daniel R. Johnson (NVIDIA), Mike O'Connor (NVIDIA/UT-Austin), and Stephen W. Keckler (NVIDIA/UT-Austin) Warped-Compression: Enabling Power Efficient GPUs through Register Compression......502 Sangpil Lee (Yonsei University), Keunsoo Kim (Yonsei University), Gunjae Koo (USC), Hyeran Jeon (USC), Won Woo Ro (Yonsei University), and Murali Annavaram (USC) CAWA: Coordinated Warp Scheduling and Cache Prioritization for Critical Warp Acceleration of Shin-Ying Lee, Akhil Arunkumar, and Carole-Jean Wu (Arizona State) Dynamic Thread Block Launch: A Lightweight Execution Mechanism to Support Irregular Applications Jin Wang (Georgia Tech), Norm Rubin (NVIDIA), Albert Sidelnik (NVIDIA), and Sudhakar Yalamanchili (Georgia Tech) Session 9A: Accelerators II DynaSpAM: Dynamic Spatial Architecture Mapping using Out of Order Instruction Schedules......541 Feng Liu, Heejin Ahn, Stephen R. Beard, Taewook Oh, and David August (Princeton) Rumba: An Online Quality Management System for Approximate Computing.......554 Daya S Khudia, Babak Zamirai, Mehrzad Samadi, and Scott Mahlke (University of Michigan) **Session 9B: Networks and Storage** Alexandros Daglis (EPFL), Stanko Novakovic (EPFL), Edouard Bugnion (EPFL), Babak Falsafi (EPFL), and Boris Grot (University of Edinburgh) Unified Address Translation for Memory-Mapped SSDs with FlashMap......580 Jian Huang (Georgia Tech), Anirudh Badam (Microsoft), Moinuddin K. Qureshi (Georgia Tech), and Karsten Schwan (Georgia Tech) **Session 10A: Security**

## Xiangyao Yu (MIT), Syed Kamran Haider (University of Connecticut), Ling Ren (MIT), Christopher Fletcher (MIT), Albert Kwon (MIT), Marten van Dijk (University of Connecticut), and Srinivas Devadas (MIT)

Amir Rahmati, Matthew Hicks, Daniel E. Holcomb, and Kevin Fu (University of Michigan)

Robert Callan, Alenka Zajic, and Milos Prvulovic (Georgia Tech)

| Se | Session 10B: Mobile and Embedded Systems                                                                     |  |  |
|----|--------------------------------------------------------------------------------------------------------------|--|--|
| •  | MBus: An Ultra-Low Power Interconnect Bus for Next Generation Nanopower Systems                              |  |  |
| •  | Accelerating Asynchronous Programs through Event Sneak Peak                                                  |  |  |
| •  | VIP: Virtualizing IP Chains on Handheld Platforms                                                            |  |  |
| Se | ssion 11A: Dependable Architectures                                                                          |  |  |
| •  | FaultHound: Value-Locality-Based Soft-Fault Tolerance                                                        |  |  |
| •  | COP: To Compress and Protect Main Memory                                                                     |  |  |
| •  | Hi-fi Playback: Tolerating Position Errors in Shift Operations of Racetrack Memory                           |  |  |
| Se | Session 11B: Memory Systems II                                                                               |  |  |
| •  | Stash: Have Your Scratchpad and Cache it Too                                                                 |  |  |
| •  | Coherence Protocol for Transparent Management of Scratchpad Memories in Shared Memory Manycore Architectures |  |  |

Fusion: Design Tradeoffs in Coherent Cache Hierarchies for Accelerators.......733

Snehasish Kumar, Arrvindh Shriraman, and Naveen Vedula (Simon Fraser University)

## **ISCA 2015 Organization Committee**

General Chair Debbie Marr, Intel

Program Chair David Albonesi, Cornell

Workshop Chair Omer Khan, University of Connecticut

**Tutorial Chair** Paul Gratz, Texas A&M University

Finance Chair Natalie Enright Jerger, University of Toronto

**Industry Liaison Co-Chairs** Karin Strauss, Microsoft Research

Tom Wenisch, University of Michigan

**Local Arrangements Co-Chairs** Chris Wilkerson, Intel

Jianping Xu, Intel

Web Chair Eriko Nurvitadhi, Intel

**Publicity Chair** Lisa Wu, Intel

**Proceedings Chair** Eric Chung, Microsoft Research

**Travel Award Chair** James Tuck, NC State University

**Submission Co-Chairs** Abhinandan Majumdar, Cornell

Tayyar Rzayev, Cornell

**Steering Committee** Mark Horowitz, Stanford University

David Kaeli, Northeastern University

Steve Keckler, Nvidia, University of Texas Austin

Margaret Martonosi, Princeton University

Avi Mendelson, Technion

Josep Torrellas, University of Illinois at Urbana-Champaign

David A. Wood, University of Wisconsin-Madison

Pen-Chung Yew, University of Minnesota Antonia Zhai, University of Minnesota

## **ISCA 2015 Program Committee**

Program Chair David Albonesi, Cornell University

Program Committee Murali Annavaram, University of Southern California

Rajeev Balasubramonian, University of Utah / HP Labs

Christopher Batten, Cornell University

Ricardo Bianchini, Microsoft / Rutgers University

David Brooks, Harvard University

Doug Burger, Microsoft

Alper Buyuktosunoglu, IBM Research

John Carter, IBM Research

Luis Ceze, University of Washington

Derek Chiou, Microsoft / University of Texas at Austin Fred Chong, University of California at Santa Barbara

Robert Colwell, Consultant

Bill Dally, NVIDIA / Stanford University

Lieven Eeckhout, Ghent University

Mattan Erez, University of Texas at Austin

Babak Falsafi, EPFL

Michael Ferdman, Stony Brook University

Antonio Gonzalez, Universitat Politécnica de Catalunya Sudhanva Gurumurthi, AMD / University of Virginia

James Hoe, Carnegie Mellon University

Wen-mei Hwu, University of Illinois at Urbana-Champaign

Engin Ipek, University of Rochester

Ravi Iver, Intel

Natalie Enright Jerger, University of Toronto

Lizy John, University of Texas at Austin

David Kaeli, Northeastern University

Hsien-Hsin Lee, TSMC

Scott Mahlke, University of Michigan

Jason Mars, University of Michigan

José Martínez, Cornell University

Margaret Martonosi, Princeton University

Shubu Mukherjee, Cavium Networks

Parthasarathy (Partha) Ranganathan, Google

Scott Rixner, Rice University

Ronny Ronen, Intel

Eric Rotenberg, North Carolina State University

Karthikeyan Sankaralingam, University of Wisconsin-Madison

Simha Sethumadhavan, Columbia University

Yanos Sazeides, University of Cyprus

Tim Sherwood, University of California at Santa Barbara

Daniel Sorin, Duke University

Karin Strauss, Microsoft

Radu Teodorescu, Ohio State University

Mohit Tiwari, University of Texas at Austin

Dean Tullsen, University of California, San Diego Tom Wenisch, University of Michigan Carole-Jean Wu, Arizona State University Yuan Xie, University of California at Santa Barbara Lixin Zhang, Chinese Academy of Sciences

#### **ISCA 2015 External Review Committee**

Tor Aamodt Ron Dreslinski **Brucek Khailany** Dennis Abts Christophe Dubach Omer Khan Michael Adler Pradeep Dubey Hvesoon Kim Alaa Alameldeen Hadi Esmailzadeh John Kim Yoav Etsion Erik Altman Nam Sung Kim Saman Amarasinghe Stijn Eyerman Christos Kozyrakis Krste Asanovic Ronny Krashinsky Ayose Falcon David August Paolo Faraboschi Rakesh Kumar **Todd Austin** Matthew Farrens James Laudon Iris Bahar José Flich Alvin Lebeck Brad Beckmann Wilson Fung Benjamin Lee Abhishek Bhattacharjee Kanad Ghose Jaejin Lee David Black-Schaffer Saugata Ghose Charles Lefurgy Emily Blem Dan Gibson Jian Li Pradip Bose Dimitris Gizopoulos Tao Li Trey Cain Paul Gratz Mikko Lipasti Ramon Canal **Boris Grot** Gabe Loh Luca Carloni Rajiv Gupta Brandon Lucia **Trevor Carlson** David Hansquine Steve Lumetta Nikos Hardavellas Ken Mai Doug Carmean Adrian Caulfield Wim Heirman Srilathe Manne Niladrish Chatterjee Mark Hempstead Rajit Manohar Shuai Che Drew Hilton Debbie Marr Haibo Chen Derek Hower Mike Marty David Meisner Lizhong Chen Michael Huang Yunji Chen **Christopher Hughes** Gokhan Memik Pierre Michaud Hillery Hunter Sangyeun Cho David Christie Aamer Jaleel **Timothy Miller** Jason Clemons Andreas Moshovos Vijay Janapa Reddi Tom Conte Daniel Jimenez Todd Mowry Chita Das Timothy Jones Trevor Mudge Naveen Muralimanohar Reetuparna Das Ajay Joshi Al Davis Mahmut Kandemir Onur Mutlu John Demme Abdullah Muzahid Ulya Karpuzcu Joe Devietti Stefanos Kaxiras Vijaykrishnan Narayanan Satish Narayanasamy

Mark Oskin

Mike O'Connor

Li-Shuan Peh

Michael Pellauer

**David Penry** 

Paula Petrica

**Timothy Pinkston** 

Gilles Pokam

**Dmitry Ponomarev** 

Xuehai Qian

Moin Qureshi

Alex Ramirez

Steve Reinhardt

**David Roberts** 

Tajana Rosing

John Sampson

Daniel Sanchez

Jennifer Sartor

Resit Sendag

Andre Seznec

Arrvindh Shriraman

Anand Sivasubramaniam

**Aaron Smith** 

James Smith

Yan Solihin

Niranjan Soundararajan

Ravi Soundararajan

Vilas Sridharan

Viji Srinivasan

Per Stenstrom

Jeff Stuecheli

Samantika Subramaniam

Ed Suh

Steve Swanson

Michael Swift

Jakub Szefer

Lingjia Tang

Mithuna Thottethodi

Josep Torrellas

**Brian Towles** 

James Tuck

Ani Udipi

Osman Unsal

Guru Venkataramani

Matthew Watkins

Gu-Yeon Wei

Uri Weiser

Philip Wells

**Emmett Witchel** 

David Wood

Lisa Wu

Sudhakar Yalamanchili

Donald Yeung

Cliff Young

Zhibin Yu

Jason Zebchuk

Zhao Zhang

Jishen Zhao

Huiyang Zhou

## **ISCA 2015 External Reviewers**

Stefan Berger
Blake Hechtman
Philip Heidelberger
J. Thomas Pawlowski
Duncan Roweth
Chen Sun
Rich Wolski

## **ISCA 2015 Sponsors**





Gold



**Silver** 





**Bronze** 





**ARM** 





Oracle Labs





