

## Introduction





- OVS-DPDK in complex NFV environments
- What determines performance in OVS-DPDK?
- OVS 2.5 performance baseline in L3-VPN use case
- Find and address performance bottlenecks
- Achieved improvements in OVS 2.6 and beyond
- Potential future work





## What is NFV?



















Firewall

Load Balancer

Deep Packet Inspection Content Filter

Carrier
Grade
Network
Address
Translation

Evolved Packet Gateway







# Typical OVS Benchmark Setup







# Typical OVS Configuration for NFV



















#### **RX Cost**

- Interface Type
- Number of packets in batch

### Lookup Cost

- Mini flow extract
- Table Type
- Table Configuration
- Flow Type
- Number of flows in each table

#### **Action Cost**

- Action Type
- Recirculation

#### TX Cost

- Interface Type
- Number of packets in batch











## What this work focuses on:







## **Ericsson Benchmark:** Performance Baseline: OVS 2.5.0



CPU: Single socket, Xeon CPU E5-2658 v2 @ 2.40GHz, 10 cores + HT, 640K L1, 2560K L2, 25MB L3 cache NIC: Intel 82599, 2 x 10Gigabit/s, Memory: 4 banks of 16GB DDR3 1600 MHz





Cost Breakdown of L3-VPN in OVS 2.5

(4000 L4 flows)







## Optimization Activities (1/2)









Replace
tuple
space
classifier
with a trie
based
classifier

Faster crc32 hash function

TX packet batching

Data structure alignment





# Optimization Activities (2/2)









dpcls per
 in\_port
with sorted
subtables

Probabilistic EMC insertion

OVS 2.6

More meaningful PMD performance debug info Combine actions for TX to tunnel to avoid recirculation





# Ericsson Benchmark: OVS Performance Improvements



CPU: Single socket, Xeon CPU E5-2658 v2 @ 2.40GHz, 10 cores + HT, 640K L1, 2560K L2, 25MB L3 cache NIC: Intel 82599, 2 x 10Gigabit/s, Memory: 4 banks of 16GB DDR3 1600 MHz





Cost Breakdown after Optimizations

(4000 L4 flows)



source: `perf top`









## **Future Efforts**







Lookup key on demand

Action cost reduction

Others?







- OVS-DPDK is being deployed as a virtual switch in complex NFV environments
- Exposes OVS to more complex configurations and traffic profiles than in traditional use cases
- Targeted optimization and redesign efforts have successfully improved the performance of OVS-DPDK for a typical NFV use case by a factor of 2.6
- Collaboration between teams with different experiences and viewpoints can yield great results!







Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at [intel.com].

# Questions?

## References



- DPCLS per in\_port with sorted subtables commit 3453b4d62a98f1c276a89ad560d4212b752c7468
- Data structure alignment <a href="http://openvswitch.org/pipermail/dev/2016-October/080654.html">http://openvswitch.org/pipermail/dev/2016-October/080654.html</a>
- Probabilistic EMC insertion http://openvswitch.org/pipermail/dev/2016-November/xxxxx/html
- PMD performance debug info http://openvswitch.org/pipermail/dev/2016-November/xxxxx/html
- TX Batching http://openvswitch.org/pipermail/dev/2016-November/xxxxx/html
- TX to tunnel ports without recirculation (combine actions) http://openvswitch.org/pipermail/dev/2016-November/xxxxx/html