# ELEG 3230B Microprocessors and Computer Systems

### Part 9 Basic Input & Output Interface

(Hall's Ch 9; Brey's Ch 10)

#### **Outline**

- **#Input-output Interface**
- **Serial/Parallel Interface**
- **#8255** Programmable Peripheral Interface
- **#Keyboard**
- **#8254 Software-Programmable**Timer/Counter

### Introduction to Input-Output



#### I/O interface

- Input-output involves the transfer to (or from) peripheral devices from (or to) the data bus of the cpu; eg. data transfer to the CRT display, from the keyboard, to/from a hard-disk drive, to/from a modem to another computer system.
- # Input-output operations fall into one of the following types:
  - Programmed I/O cpu polls peripherals to check if I/O is needed
  - Interrupt I/O peripheral sends an interrupt request to cpu for I/O
  - Direct memory access (DMA) peripheral writes directly to memory
- Considering the address of I/O, 8088 uses Isolated I/O (I/O addresses are not part of memory address) as distinct from Memory mapped I/O (peripherals are mapped to locations in the memory address space).

Q: pros and cons of isolated I/O and memory mapped I/O?

### **Memory and I/O Map**

The Memory and I/O maps for the 8086/8088 microprocessor.

- (a) Isolated I/O.
- (b) Memory mapped I/O.

Q: In Isolated I/O, an I/O port has the same address as one of the memory byte. How does it know it is being addressed?





#### I/O interface



example of an I/O interface

Typically, not all data, address or control lines are needed. Input and output ports may be the same (shared).

#### I/O interface

- # I/O interface functions include
  - data storage buffer for sending and receiving data
  - low-level communications protocol (handshaking)
  - data format conversion (eg. parallel/serial)
  - error detection
  - addressing of different peripherals
- I/O interface are typically implemented by LSI (large scale integration) many different types are available from different manufacturers.
- Data can be transferred through I/O interface by either programmed I/O or interrupt I/O. DMA typically needs a separate controller.

#### 8088 maximum mode I/O interface



Generalized I/O interface connections to maximum mode 8088

#### **Parallel and Serial Data Transfer**

- ## Data Transfer between the I/O interface and the peripheral can involve either parallel or serial data transmission, depending on the peripheral and the actual implementation of the I/O interface.
- \*\* Parallel data transfer involves using at least 8 separate lines for the 8 data bits in a byte. Normally, other lines are needed for the communications protocol (eg. STB [data strobe] line to indicate when data is valid, ACK line to acknowledge data has been read).

## Parallel data transfer is usually faster. Each data bit typically needs its own ground return line to reduce noise. A popular parallel data transfer interface standard is the CENTRONICS type interface which uses a 36-pin connector. The Centronics interface is commonly used in printers.

### Parallel and Serial Data Transfer (cont.)

- Serial data transfer involves sending the data on a single line, bit by bit. The I/O interface converts the data from parallel to serial or vice-versa using shift registers.
- Serial connections are commonly used for data transfer over longer distances (eg over telephone line). A popular standard for serial data transmission is the RS232C standard.

Q: Why serial data transfer is more commonly used in long distance transmission?

#### **Serial I/O**

#### # Serial I/O can be either

(1) Synchronous - data are sent in blocks, with *start* and *end-of-block* markers. Individual characters within a block do not need start and stop bits since the receiver identifies every 8 bits as one character, eg.

#### one frame



syn = sync character (ascii code 16)

stx = start of text (ascii code 02)

etx = end of text (ascii code 03)

bcc = block check characters (error detection)

pad = end of frame pad ( ascii code ff)

### Serial I/O (contd.)

(2) Asynchronous - no block synchronization bits. Each character is identified by the start and stop bit(s) (stop bits can be 1, 1.5, 2 bits) inserted at the start and end of each character.



- Synchronous serial data transfer is more efficient (ie. faster) since asynchronous transfer "wastes" about 30% of the bits for start and stop bits in sending a 7-bit ASCII code.
- # An example of asynchronous serial data transfer is the RS232 serial port found in most computers.

### Handshaking for I/O

#### # Three types of handshaking:

- Simple parallel I/O no handshaking implemented
- Single handshake I/O uses STB-ACK handshake
- Double handshake I/O uses STB-ACK and STB-ACK



### Handshaking for I/O (cont.)





### 8255 Programmable Peripheral Interface (PPI)

- # Intel 8255A is a general purpose parallel I/O interface. It provides three I/O port (A, B and C).
- # Intel 8255A provides three modes of operations (mode 0, 1, and 2).
- # 8255A's mode of operation is determined by the contents of its control register (see Intel data sheet for further details).
- ## Port A and Port B can be set to different mode and input/output independently.

#### Note:

Mode 2 is a bidirectional transmission mode; not necessary using double handshaking.

ELEG 3230B - Part 9

### 8255A Programmable Parallel **Port Device**



block diagram

### 8255A Mode 0 Operation

- # In Mode 0 operation, no handshaking will be used.
- # If both port A and port B are initialized as mode 0 operation, port C can be used together as an additional 8-bit port, or two 4-bit ports.
- # When used as an outputs, port C line can be set/reset by sending special control word to the *control register address*.
- # The two halves of port C are independent and can be set as input or output port independently.

#### 8255A Mode 0 Operation



#### 8255A Mode 1 Operation

- # In Mode 1 operation, single handshaking (strobed) is used.
- # In this mode, some of the port C pins are used for handshaking purpose.
  - ☑ If Port A is set to mode 1 & input port: PC3, PC4, and PC5 pins are used.
  - ☑ If Port A is set to mode 1 & output port: PC3, PC6, and PC7 pins are used.
  - ☑ If Port B is set to mode 1 & input port: PC0, PC1, and PC2 pins are used.
  - ☑ If Port B is set to mode 1 & output port: PC0, PC1, and PC2 pins are used.

#### 8255A Mode 1 Operation



### 8255A Mode 2 Operation

- # Only port A can be initialized in mode 2.
- # In mode 2, port A can be used as *bi-directional handshake data transfer*.
- # In this mode, PC3-PC7 are used for handshake lines.
- # PC0-PC2 can be used as I/O pins if port B is set to mode 0.
- # PC0-PC2 are used as handshake lines if port B is set to mode 1.
- Note that Mode 2 does not mean that it uses double handshake I/O. It basically specify the bi-directional transmission of data flow. Both Mode 1 and Mode 2 require handshaking, but no specification which type is used.

### Summary of Port C Usage when Port A is in Mode 2



#### **8255A Control Words**

- # How to set 8255A? by control words
- # Two control word formats are used:
  - (1) mode-set control word format: to set the modes of each port
  - (2) port C bit set/rest control word format: to set the particular bit in port C. (such that 8255 can send a "1" or "0" via a particular bit to other devices)
- # These two formats can be differentiated by the MSB of the control word.
- # The control words can be sent to the corresponding 8255A's address by using I/O instruction.
  - Ex. Assume 8255A is located at 0FFF8H, control register address is 0FFFEH, and the control word is to be set to 10001110B
    - → MOV AL, 10001110B MOV DX, 0FFFEH OUT DX, AL
      - Q: Why there are two address for 8255?

#### **8255A Control Word Formats**



(a) Mode-set control word

#### **8255A Control Word Formats**



(b) Port C bit set/reset control word

### **Control Word examples for 8255A**

Suppose we want to set:



(a) mode-set control word

## Control Word examples for 8255A (cont.)



\*:D6-D4 are set to 0 for simplicity and compatibility with future product.

(b) Port C bit set/reset control word to set bit-3

## Strobed Output Operation of 8255A (Mode 1 Port A)

For example when outputting data to printer.



Internal structure

## Strobed Output Operation of 8255A (Mode 1 Port B)

#### Mode 1 Port B



#### **CONTROL WORD**



Internal structure

### Signal Definition of Mode 1 Strobed Output

- Whenever data are written to a port programmed as a strobed output port, the OBF signal becomes a logic 0 to indicate that data are present in the port latch (buffer) and is ready for external device to access. The external device strobes the ACK signal to indicate it has received the data. The ACK returns the OBF to logic 1.
- # OBF an output that goes low whenever data are output (using OUT) from CPU to the port A or port B latch; a strobe signal.
- # ACK an Acknowledge signal that causes OBF pin to return to a logic 1. This signal is a response from external device to indicate it has received data from 8255 port.
- # INTR a signal that is often used to interrupts the processor when the external device receives the data and sends back the ACK signal.
- # INTE an internal bit programmed to enable or disable the INTR pin. INTE A is programmed as PC6 (for output mode) or PC4 (for input mode) and INTEB is PC2 (for both input/output mode).

(Also check 8255 data sheet in Blackboard Learn)

## Strobed Output Operation (Mode 1) of 8255A



Data flow: CPU → port buffer → external device

### **Example of Strobed Output Mode of Operation for 8255A**



8255A connected to a parallel printer interface (Note that PC4, rather than the OBF on PC1 for port B, is used for data strobe in this example.)

## Example of Strobed Output Mode of Operation for 8255A (cont.)

; a procedure that transfers an ASCII-coded character from AH to the printer via port B **PORTC EQU** 62H **PORTB EQU** 61H **COMMAND EQU** 63H ; control word BIT1 **EQU** 2 PRINT **PROC NEAR** Jump if ;check for printer ready Check if printer has Z=1 or ;get OBF IN **AL.PORTC** accessed the previous AL AND BIT1 \= 0 or :test OBF **TEST** AL.BIT1 data in the port buffer OBF=0 **PRINT** ; jump if  $\overline{OBF} = 0$ JΖ ;send character to printer via port B **MOV** AL.AH ;get character OUT PORTB.AL :send it ;send DS to printer MOV AL,8 ;clear DS (data strobe pin on printer) OUT COMMAND, AL ; 8=00001000B -> reset PC4 Check mode set MOV AL,9 ;set DS control word format OUT COMMAND, AL : 9=00001001B -> set PC4 RET **ENDP** PRINT

## Strobed Input Operation of 8255A (Mode 1 Port A)

Mode 1 Port A

For example when inputting data from keyboard.



**Internal Structure** 

## Strobed Input Operation of 8255A (Mode 1 Port B)

#### Mode 1 Port B



#### **CONTROL WORD**

| _D7 | D6       | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|----------|----|----|----|----|----|----|
| 1   | $\times$ |    |    |    | 1  | 1  |    |

**Internal Structure** 

## Strobed Input Operation (Mode 1) of 8255A



Timing diagram

Data flow: external device → port buffer → CPU

## **Example Procedure of keyboard encoder reading**

;procedure that reads the keyboard encoder and returns with the ASCII character in AL

| =0020 | BIT5 | EQU   | 20H |
|-------|------|-------|-----|
| =0022 | PORT | C EQU | 22H |
| =0020 | PORT | A EQU | 20H |

| 0000 | READ, PROC | NEAR |
|------|------------|------|
|------|------------|------|

| 0000 E4 22 | Junp if $\angle = 1$ or AL AND BIT5=0 | IN   | AL,PORTC | ;read port C       |
|------------|---------------------------------------|------|----------|--------------------|
| 0002 A8 20 | or IBF=0                              | TEST | AL,BIT5  | ;test IBF (PC5)    |
| 0004 74 FA |                                       | JZ   | READ     | ;jump if $IBF = 0$ |

| 0006 E4 20 IN | I AL,PORTA | A ;read ASCII code |
|---------------|------------|--------------------|
|---------------|------------|--------------------|

### **Mode 2 Operation of 8255A**



#### **Internal Structure**

#### **Mode 2 Operation of 8255A**



## **Example Procedure of output through bidirectional bus data**

;procedure that transmits AH through the bi-directional bus of port A

| ,procedure triat |                | an oagii a |          | o. po                         |
|------------------|----------------|------------|----------|-------------------------------|
| =0080            | BIT7           | EQU        | 80H      |                               |
| =0062            | PORTC          | EQU        | 62H      |                               |
| =0060            | PORTA          | EQU        | 60H      |                               |
| 0000             | <b>↑</b> TRANS | PROC       | NEAR     |                               |
|                  | / ;test OBF    | =          |          |                               |
| 0000 E4 62       |                | IN         | AL,PORTC | ;get <del>OBF</del>           |
| 0002 A8 80       |                | TEST       | AL,BIT7  | ;test OBF                     |
| 0004 74 FA       |                | JZ         | TRANS    | ;jump if $\overline{OBF} = 0$ |
|                  | ;send dat      | ta         |          |                               |
| 0006 8A C4       |                | MOV        | AL,AH    | ;get data                     |
| 0008 E6 60       |                | OUT        | PORTA,AL | output data to port A         |
| 000A C3          |                | RET        |          |                               |
| 000B             | TRANS          | ENDP       |          |                               |

# Example Procedure of bidirectional bus data input

;procedure that inputs data from the bi-directional bus and returns with it in AL

| =0020<br>=0062<br>=0060 | BIT5<br>PORTC<br>PORTA |      | 20H<br>62H<br>60H |                    |
|-------------------------|------------------------|------|-------------------|--------------------|
| 0000                    | READ ;test IBF         | PROC | NEAR              |                    |
| 0000 E4 62              |                        | IN   | AL,PORTC          | get IBF;           |
| 0002 A8 20              |                        | TEST | AL,BIT5           | ;test IBF          |
| 0004 74 FA              |                        | JZ   | READ              | ;jump if $IBF = 0$ |
|                         | ;read dat              | a    |                   |                    |
| 0006 E4 60              |                        | IN   | AL,PORTA          |                    |
| 0008 C3                 |                        | RET  |                   |                    |
| 0009                    | READ                   | ENDP |                   |                    |

# 8255A Status Word Format (Port C) for Mode 1 Input and Output

#### PORT C BITS







Note: Here STB and ACK are input (not set by the program) through particular bit of Port C.

 $\begin{array}{c|c} PC2 & PC1 & PC0 \\ \hline INTE_B & \overline{OBF_B} & INTR_B \\ \hline \hline \overline{ACK} \\ \end{array}$ 

PC<sub>1</sub>

IBF<sub>B</sub>

**GROUP B STATUS** 

**INPUT PORT** 

PC2

**INTE**<sub>B</sub>

**OUTPUT PORT** 

**STB** 

ELEG 3230B - Part 9

42

PC0

INTR<sub>R</sub>

### Interfacing a Microprocessor to Keyboard



#### (a) Membrane



(b) Capacitive 20M key strokes

#### **Keyswitch Types**



(D. Hall Fig 9-18)

### **Detecting a Matrix Keyboard Keypress**



# Detecting a Matrix Keyboard Keypress



Flowchart for procedure

```
;8086 Program F9-20.ASM
                                           : Program scans and detect a 16 - switch keypad
                                :Abstract
                                           ; It initializes the ports below and then calls a procedure
                                           ; to input an 8 - bit value from a 16 - switch keypad and encode it.
                                           : SDK-86 board Port P1A (FFF9H) - output, P1B(FFFBH) - input
                                : Ports
                                ; Procedures: Calls KEYBRD to scan and decode 16 - switch keypad
                                ; Registers : Uses CS, DS, SS, SP, AX, DX
                                                                     Q: Why, e.g., 7Eh corresponds to "3"?
  0000
                                DATA SEGMENT
                                                   WORD PUBLIC
10
  0000 77 7B 7D 7E B7 BB BD BF TABLE
                                                77H, 7BH, 7DH, 7EH, 0B7H, 0BBH, 0BDH, 0BEH
                                           DB
12
13
                                                 8
                                                                       B
                                                                                              E
                                                                                                      F
14 0008 D7 DB DD DE E7 EB ED +
                                               0D7H, 0DBH, 0DDH, 0DEH, 0E7H, 0EBH, 0EDH, 0EEH
                                         DB
        EE
15
16 0010
                                DATA ENDS
17 0000
                                STACK SEG SEGMENT
                                           DW
18 0000 1E*(0000)
                                                      30
                                                                 DUP(0)
                                                                            ;set up stack of 30 words with value 0
                                       TOP STACK LABEL WORD
19
                                                                            ;pointer to top of stack
20 003C
                                STACK SEG ENDS
```

```
21
22 0000
                     CODE SEGMENT WORD PUBLIC
23
                         ASSUME
                                     CS:CODE, DS:DATA,
                                                              SS:STACK SEG
                     START: MOV AX, STACK SEG
                                                                : Initialize stack
24 0000 B8 0000s
25 0003 8E D0
                             MOV SS, AX
                                                                ; segment register and
26 0005 BC 003Cr
                             MOV SP, OFFSET TOP STACK
                                                                ; top of stack
27 0008 B8 0000s
                             MOV AX, DATA
28 000B 8E D8
                             MOV DS, AX
29
                     ; initialize ports, mode 0, Port A for output, Ports B & C for input
30 000D BA FFFF
                             MOV DX, 0FFFFH
                                                                ; Put port control register address in DX
31 0010 B0 8B
                                                                ; Code: control word 8BH
                             MOV AL, 10001011B
32 0012 EE
                                                                : Send control word
                             OUT DX, AL
33 0013 E8 0001
                             CALL KEYBRD
34 0016 90
                              NOP
                     ; Program will continue here with other tasks
35
36
37
                     ; 8086 PROCEDURE KEYBRD
                                : Procedure gets a code from a 16 - switch and decodes it.
38
                                ; It returns the code for the keypress in AL and AH = 00. If there
39
                                ; is an error in the keypress then it returns AH = 01.
40
```

```
: Uses SDK - 86 ports P1A (FFF9H) for output and P1B (FFFBH) for input
41
                     ; Ports
                                : Keypress from port
42
                     : Inputs
                                : Keypress code or error message in AX
43
                      ; Outputs
44
                      ; Procedures : None used
45
                      ; Registers : Destroys AX
46
47 0017
                      KEYBRD PROC NEAR
48 0017 9C
                                PUSHF
                                                                 ; Save registers used
49 0018 53
                                PUSH BX
                                PUSH CX
50 0019 51
51 001A 52
                                PUSH DX
52
                      ; Send 0's to all rows
53 001B B0 00
                                MOV AL, 00
54 001D BA FFF9
                                MOV DX, 0FFF9H
                                                                 ; Load output address
                                OUT DX, AL
55 0020 EE
                                                                 ; Send 0's
56
                      ; Read columns to see if all keys are open
                                MOV DX, 0FFFBH
57 0021 BA FFFB
                                                                 ; Load input port address
                     WAIT OPEN: IN AL, DX
58 0024 EC
59 0025 24 0F
                                    AND AL, 0FH
                                                                 ; Mask row bits
60 0027 3C 0F
                                    CMP AL, 0FH
                                                                 ; Wait until no keys pressed
```

| 61 0029 75 F9   | JNE WAIT_OPEN                              | ; If key pressed, go back             |
|-----------------|--------------------------------------------|---------------------------------------|
| 62              | ; Read columns to see if a key is pressed  |                                       |
| 63 002B EC      | WAIT_PRESS: IN AL, DX                      | ; Read columns                        |
| 64 002C 24 0F   | AND AL, 0FH                                | ; Mask row bits                       |
| 65 002E 3C 0F   | CMP AL, 0FH                                | ; See if keypressed                   |
| 66 0030 75 F9   | JE WAIT_PRESS                              |                                       |
| 67              | ; Debounce keypress                        |                                       |
| 68 0032 B9 16EA | MOV CX, 16EAH                              | ; Delay for 20ms                      |
| 69 0035 E2 FE   | DELAY: LOOP DELAY                          |                                       |
| 70              | ; Read columns to see if key still pressed |                                       |
| 71 0037 EC      | IN AL, DX                                  |                                       |
| 72 0038 24 0F   | AND AL, 0FH                                |                                       |
| 73 003A 3C 0F   | CMP AL, 0FH                                | O. Milana a and a OFFIb and Double AO |
| 74 003C 74 ED   | JE WAIT_PRESS                              | Q: Why sends 0FEh on Port A?          |
| 75              | ; Find the key                             |                                       |
| 76 003E B0 FE   | MOV AL, 0FEH                               | ; Initialize a row mask with bit-0    |
| 77 0040 8A C8   | MOV CL, AL                                 | ; low and save the mask               |
| 78 0042 BA FFF9 | NEXT_ROW: MOV DX, 0FFF9H                   | ; Send out a low on one row           |
| 79 0045 EE      | OUT DX, AL                                 |                                       |
| 80 0046 BA FFFB | MOV DX, 0FFFBH                             | ; Read columns and check for low      |
|                 | FLEG 3230B - Part 9                        | 49                                    |

| 81 0049 EC          | I               | IN AL, DX             |                                            |
|---------------------|-----------------|-----------------------|--------------------------------------------|
| 82 004A 24 0F       |                 | AND AL, OFH           | ; Mask out row code                        |
| 83 004C 3C 0F       |                 | CMP AL, OFH           | ; If low in a column then                  |
| 84 004E 75 06       |                 | JNE ENCODE            | ; key column found, so encode it           |
| 85 0050 D0 C1       |                 | ROL CL, 01            | ; else rotate mask                         |
| 86 0052 8A C1       |                 | MOV AL, CL            |                                            |
| 87 0054 EB EC       |                 | JMP NEXT_ROW          | ; and look at next row                     |
| 88                  | ; Encode the ro | ow/column information |                                            |
| 89 0056 BB 000F     | ENCODE:         | MOV BX, 000FH         | ; Set up BX as a counter                   |
| 90 0059 EC          |                 | IN AL, DX             | ; read row and column from port            |
| 91 005A 3A 87 0000r | TRY_NEXT:       | CMP AL, TABLE[BX] ◆   | ; Compare row/column code with table entry |
| 92 005E 74 08       |                 | JE DONE               | ; Hex code in BX                           |
| 93 0060 4B          |                 | DEC BX                | ; Point at next table entry                |
| 94 0061 79 F7       |                 | JNS TRY_NEXT          |                                            |
| 95 0063 B4 01       |                 | MOV AH, 01            | ; Pass an error code in AH                 |
| 96 0065 EB 05 90    |                 | JMP EXIT              |                                            |
| 97 0068 8A C3       | DONE:           | MOV AL, BL            | ; Hex code for key in AL                   |
| 98 006A B4 00       |                 | MOV AH, 00            | ; Put key-valid code in AH                 |
| 99 006C 5A          | EXIT:           | POP DX                | ; Restore calling program                  |
| 100 006D 59         |                 | POP CX                | ; registers                                |
| 100 000B 27         |                 | 101 CA                | , 105131013                                |

| 101 006E 5B |        | POP BX |
|-------------|--------|--------|
| 102 006F 9D |        | POPF   |
| 103 0070 C3 |        | RET    |
| 104 0071    | KEYBRD | ENDP   |
| 105 0071    | CODE   | ENDS   |
| 106         |        | END    |
|             |        |        |

### Interfacing to Alphanumeric Display



(a) 18-segment display

(b) 5 by 7 dot matrix display format





(c) 5 by 7 dot matrix circuit connections

## Circuit Driving a 7-Segment LED with 7447



## Multiplexing 7-segment Displays with a Microcomputer



Q: Only one 7447 for all 7 digits.  $\rightarrow$  display the same values for all?

A: time-multiplexing

## 8254 Software-Programmable Timer/Counter

- # 8254 is very versatile and can be used in many applications.
- # There are several modes of operation for different applications.
- # Intel 8253 and 8254 are almost pin-to-pin compatible except
  - The maximum input clock frequency for 8253 and 8254 is 2.6 MHz and 8 MHz, respectively. (10 MHz for 8254-2)
  - № 8254 has a read-back feature which allows you to latch the count in all the counters and the status of the counter at any point. 8253 does not have this feature.
- # 8254 contains three 16-bit counters. The counter can be programmed to load the initial count, start and stop the count.
- # 8254 has an 8-bit interface to data bus, and two address input  $A_0$  and  $A_1$  to address each of the three counters.

#### 8254 Block Diagram



### **8254 Pin Configuration**



### Internal Block Diagram of a Counter



 $CR_M$ : Count Register MSB  $CR_L$ : Count Register LSB

CE: Counter Element OL<sub>M</sub>: Output Latch MSB

 $\mathsf{OL}_\mathsf{L}$ : Output Latch LSB



#### **Initializing 8254**

- When power on, programmable peripheral devices such as 8254 are usually in undefined state. → need initialization
- # Initialization steps: (D. Hall Fig 8-14, 8-15, 8-16)
  - 1. Determine the base address of the device from the address decode circuitry or the address decoder truth table.
  - 2. Determine the internal address for each 8254 internal device (control register, port, counters, status register, etc.)
  - 3. "Add" each of the internal address to the system base address to determine the system address of each device.
  - 4. Look in data sheet for the device for the format of the control word(s) that you have to send to the device to initialize it.
  - 5. Construct the control word required to initialize the device.
  - 6. Send the control word to the device. (programming part)
  - 7. In case of the 8254, you need to send the starting count to each of the counter registers.

    ELEG 3230B Part 9

#### 8254 Addresses

Internal

| A1 | A0 | SELECTS               |
|----|----|-----------------------|
| 0  | 0  | COUNTER 0             |
| 0  | 1  | COUNTER 1             |
| 1  | 0  | COUNRER 2             |
| 1  | 1  | CONTROL WORD REGISTER |

System\*

| SY          | STE         | M AI | DDRESS           | 8254 PART                                                                          |
|-------------|-------------|------|------------------|------------------------------------------------------------------------------------|
| F<br>F<br>F | F<br>F<br>F | 0    | 1<br>3<br>5<br>7 | COUNTER 0 Register<br>COUNTER 1 Register<br>COUNTER 2 Register<br>CONTROL Register |

<sup>\*</sup>Note: This system address is for the example in <a href="next">next</a> page, and may vary for different circuit. In this example, 8254's A1 and A0 are connected to CPU's address pin A2 and A1. Also check 784LS138 connections.

A1. Also check 784LS138 connections.

### **Example of 8254 Circuit**



74LS138

DM74LS138

Output

Output

Q: Find the system port address for the three counters and control register.

### **Address Decoding via LS138**

- To activate the output Y4 of LS138 in the previous example, G1 shall be high and G2(A&B) shall be low.
- # From the previous figure, we note that

$$G1 = \sim A7* \sim A6* \sim A5$$

$$\sim$$
G2A= $\sim$ (A15\*...\*A8)

$$\sim$$
G2B=M/ $\sim$ IO

## Thus LS138 will be selected when M/~IO is low and the system address is

1111 1111 000X XXXX

| _  |               |   |   |   |         |         |    |    |    |    |    |    |
|----|---------------|---|---|---|---------|---------|----|----|----|----|----|----|
|    | Inputs        |   |   |   |         | Outputs |    |    |    |    |    |    |
|    | Enable Select |   |   |   | Outputs |         |    |    |    |    |    |    |
| G1 | G2 (Note 1)   | С | В | Α | YO      | Y1      | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| Х  | Н             | Х | Χ | Х | Н       | Н       | Ι  | Н  | Н  | Η  | Н  | Н  |
| L  | Х             | Х | Х | Х | Н       | Н       | Н  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | L | L | L       | Н       | Н  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | L | Н | Н       | L       | Н  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | Н | L | Н       | Н       | L  | Н  | Н  | Н  | Н  | Н  |
| Н  | L             | L | Н | Н | Н       | Н       | Н  | L  | Н  | Н  | Н  | Н  |
| Н  | L             | Н | L | L | Н       | Н       | Н  | Н  | L  | Н  | Н  | Н  |
| Н  | L             | Н | L | Н | Н       | Н       | Н  | Н  | Н  | L  | Н  | Н  |
| Н  | L             | Н | Н | L | Н       | Н       | Н  | Н  | Н  | Н  | L  | Н  |
| Н  | L             | Н | Н | Н | Н       | Н       | Н  | Н  | Н  | Н  | Н  | L  |

# And Y4 is will be selected when CBA=100 or A0=1, A4=A3=0; therefore the system address for 8254 is

1111 1111 0000 0XX1

- # The remaining A2 and A1 pins are connected to A1 and A0 of 8284 for counter and register selection.
- So the system address for counter 0-2 and control register are 0FF01h, 0FF03h, 0FF05h, 0FF07h, respectively, in the previous example.

  ELEG 3230B Part 9

62

#### **8254 Control Word Format**

$$A_1A_0 = 11$$
  $\overline{CS} = 0$   $\overline{WR} = 0$   $\overline{RD} = 1$ 

D7 D6 D5 D4 D3 D2 D1 D0

SC1 SC0 RW1 RW0 M2 M1 M0 BCD

#### (1) SC - Select Counter

000

CC1

| <u> </u> | SCO |                                         |
|----------|-----|-----------------------------------------|
| 0        | 0   | Select Counter 0                        |
| 0        | 1   | Select Counter 1                        |
| 1        | 0   | Select Counter 2                        |
| 1        | 1   | Read-Back Command (see Read Operations) |

### 8254 Control Word Format (cont.)

#### (2) RW - Read/ Write

**PW** 

| IXVVI | KVVU |                                                                    |
|-------|------|--------------------------------------------------------------------|
| 0     | 0    | Counter Latch Command (see Read Operations)                        |
| 0     | 1    | Read/Write least significant byte only                             |
| 1     | 0    | Read/Write most significant byte only                              |
| 1     | 1    | Read/Write least significant byte first then most significant byte |

#### (4) **BCD**

RW1

| 0 | Binary Counter 16-bits             |
|---|------------------------------------|
| 1 | Binary Coded Decimal (BCD) Counter |
|   | (4 Decades)                        |

### 8254 Control Word Format (cont.)

#### (3) M - Mode

| M2 | M1 | MO |                                      |
|----|----|----|--------------------------------------|
| 0  | 0  | 0  | Mode 0 - Interrupt on Terminal Count |
| 0  | 0  | 1  | Mode 1 - Hardware One-Shot           |
| ×  | 1  | 0  | Mode 2 - Pulse Generator             |
| ×  | 1  | 1  | Mode 3 - Square Wave Generator       |
| 1  | 0  | 0  | Mode 4 - Software Triggered Strobe   |
| 1  | 0  | 1  | Mode 5 - Hardware Triggered Strobe   |

#### NOTE:

Don't Care bits (x) should be 0 to insure compatibility with future Intel products

# A Few Possible Programming Sequences to initialize 8254

# The control words and initial counts of each counter can be sent in many different ways. But for each counter, always send the control word and then initial count(s).

| Example 1                                                                                                                                | $\mathbf{A}_1$                  | $A_0$                                | Example 2                                                                                                                                | $A_1$                           | $A_0$                           |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|
| Control Word - Counter 0                                                                                                                 | 1                               | 1                                    | Control Word - Counter 2                                                                                                                 | 1                               | 1                               |
| LSB of Count - Counter 0                                                                                                                 | 0                               | 0                                    | Control Word - Counter 1                                                                                                                 | 1                               | 1                               |
| MSB of Count - Counter 0                                                                                                                 | 0                               | 0                                    | Control Word - Counter 0                                                                                                                 | 1                               | 1                               |
| Control Word - Counter 1                                                                                                                 | 1                               | 1                                    | LSB of Count - Counter 2                                                                                                                 | 1                               | 0                               |
| LSB of Count - Counter 1                                                                                                                 | 0                               | 1                                    | MSB of Count - Counter 2                                                                                                                 | 1                               | 0                               |
| MSB of Count - Counter 1                                                                                                                 | 0                               | 1                                    | LSB of Count - Counter 1                                                                                                                 | 0                               | 1                               |
| Control Word - Counter 2                                                                                                                 | 1                               | 1                                    | MSB of Count - Counter 1                                                                                                                 | 0                               | 1                               |
| LSB of Count - Counter 2                                                                                                                 | 1                               | 0                                    | LSB of Count - Counter 0                                                                                                                 | 0                               | 0                               |
| MSB of Count - Counter 2                                                                                                                 | 1                               | 0                                    | MSB of Count - Counter 0                                                                                                                 | 0                               | 0                               |
|                                                                                                                                          |                                 |                                      |                                                                                                                                          |                                 |                                 |
| Example 3                                                                                                                                | $\mathbf{A}_1$                  | $\mathbf{A}_{0}$                     | Example 4                                                                                                                                | $\mathbf{A}_{1}$                | $A_0$                           |
|                                                                                                                                          |                                 |                                      |                                                                                                                                          |                                 |                                 |
| Control Word - Counter 0                                                                                                                 | 1                               | 1                                    | Control Word - Counter 1                                                                                                                 | 1                               | 1                               |
| Control Word - Counter 0<br>Control Word - Counter 1                                                                                     | 1<br>1                          | 1<br>1                               | Control Word - Counter 1<br>Control Word - Counter 0                                                                                     | 1<br>1                          | 1<br>1                          |
|                                                                                                                                          | 1<br>1<br>1                     | 1<br>1<br>1                          |                                                                                                                                          | 1<br>1<br>0                     | 1<br>1<br>1                     |
| Control Word - Counter 1                                                                                                                 | 1<br>1<br>1<br>1                | 1<br>1<br>1<br>0                     | Control Word - Counter 0                                                                                                                 | 1<br>1<br>0<br>1                | 1<br>1<br>1<br>1                |
| Control Word - Counter 1<br>Control Word - Counter 2                                                                                     | 1<br>1<br>1<br>1<br>0           | 1<br>1<br>1<br>0<br>1                | Control Word - Counter 0<br>LSB of Count - Counter 1                                                                                     | 1<br>1<br>0<br>1<br>0           | 1<br>1<br>1<br>1<br>0           |
| Control Word - Counter 1<br>Control Word - Counter 2<br>LSB of Count - Counter 2                                                         | 1<br>1<br>1<br>1<br>0<br>0      | 1<br>1<br>1<br>0<br>1<br>0           | Control Word - Counter 0<br>LSB of Count - Counter 1<br>Control Word - Counter 2                                                         | 1<br>1<br>0<br>1<br>0<br>0      | 1<br>1<br>1<br>1<br>0<br>1      |
| Control Word - Counter 1<br>Control Word - Counter 2<br>LSB of Count - Counter 2<br>LSB of Count - Counter 1                             | 1<br>1<br>1<br>1<br>0<br>0      | 1<br>1<br>1<br>0<br>1<br>0<br>0      | Control Word - Counter 0<br>LSB of Count - Counter 1<br>Control Word - Counter 2<br>LSB of Count - Counter 0                             | 1<br>1<br>0<br>1<br>0<br>0      | 1<br>1<br>1<br>1<br>0<br>1<br>0 |
| Control Word - Counter 1<br>Control Word - Counter 2<br>LSB of Count - Counter 2<br>LSB of Count - Counter 1<br>LSB of Count - Counter 0 | 1<br>1<br>1<br>1<br>0<br>0<br>0 | 1<br>1<br>1<br>0<br>1<br>0<br>0<br>1 | Control Word - Counter 0<br>LSB of Count - Counter 1<br>Control Word - Counter 2<br>LSB of Count - Counter 0<br>MSB of Count - Counter 1 | 1<br>1<br>0<br>1<br>0<br>0<br>1 | 1<br>1<br>1<br>0<br>1<br>0<br>0 |

NOTE:

<sup>(1)</sup> In all four examples, all Counters are programmed to read/write two-byte counts.

<sup>(2)</sup> When programmed in 2-byte, the first byte (LSB) will stop the count. The second byte (MSB) will start the counter with the new count.

#### **Example of a control word**

Task: Use counter 0 of the 8254 to divide a clock signal at 2.45 MHz to 78.6 kHz ( $\rightarrow$ 1/32).

MOV AL, 00010111B ; Control word for counter 0 ; Read/write LSB only, mode 3, BCD countdown ; 00 01 011 1 ; BCD countdown ; Mode 3 ; R/W LSB only Select counter 0

MOV DX, 0FF07H ; Point to 8254 control register (assume circuit as in pp.61)

OUT DX, AL ; Send control word

MOV AL, 32H ; Load lower byte of count

MOV DX, 0FF01H ; Point to counter 0 count register

OUT DX, AL ; Send count to count register

## Six Modes of Operation for 8254 Programmable Interval Timer



#### **8254 Mode Operation**

- Mode 0: Allows 8254 counter to be used as an event counter. The output becomes a logic 0 when the control word (CW) is written and remains in "N" (null) states plus the number of programmed counts. The count starts after the count value is written. ▶
- Mode 1: Causes the counter to function as a retriggerable monostable multivibrator (one shot). In this mode, the G input triggers the counter so that it develops a pulse at the OUT pin that becomes a logic 0 for the duration of the counter. If the count is 10, then the OUT pin goes low for 10 clock period when triggered. If the G input occurs within the duration of the output pulse, the counter is again *reloaded* with the count and the OUT pin continues for the total length of the count. ▶
- Mode 2: Allows the counter to generate a series of continuous pules that are one clock pulse in width. The separation between pulses is determined by the count. (periodic pulse generator) ▶

### 8254 Mode Operation (cont.)

- **Mode 3:** Generates a continuous *square-wave* at the OUT pin, provided the G pin is a logic 1. If the count is even, the output is high for one-half of the count and low for *one-half* of the count. If the count is *odd*, the output is high for one clocking period longer than it is low.
- Mode 4: Allows the counter to produce a single pulse at the output. If the count is 10, the output is high for 10 clocking period and then low for 1 clocking period. (software-triggered strobe) (Writing the count to the counter register starts the count.)

### 8254 Example Timing Diagrams



### 8254 Example Timing Diagrams



MODE 2 (periodic pulse generator)



New count value will not be reloaded until end of the current count or until the gate is re-enable.

MODE 3



ELEG 3230B - Part 9

(square-wave generator)

## 8254 Example Timing Diagrams



ELEG 3230B - Part 9

# **Gate Pin Operations Summary**

| Signal<br>Status<br>Modes | Low or Going<br>Low                                    | Rising                                                      | High             |  |  |
|---------------------------|--------------------------------------------------------|-------------------------------------------------------------|------------------|--|--|
| 0                         | Disables Counting                                      |                                                             | Enables Counting |  |  |
| 1                         |                                                        | Initializes Counting     Resets Output after     Next Clock |                  |  |  |
| 2                         | Disables Counting     Sets Output     Immediately High | Initializes Counting                                        | Enables Counting |  |  |
| 3                         | Disables Counting     Sets Output     Immediately High | Initializes Counting                                        | Enables Counting |  |  |
| 4                         | Disables Counting                                      |                                                             | Enables Counting |  |  |
| 5                         |                                                        | Initializes Counting                                        |                  |  |  |

#### **Minimum and Maximum Initial Counts**

| Mode | Min Count | Max Count |  |  |
|------|-----------|-----------|--|--|
| 0    | 1         | 0         |  |  |
| 1    | 1         | 0         |  |  |
| 2    | 2         | 0         |  |  |
| 3    | 2         | 0         |  |  |
| 4    | 1         | 0         |  |  |
| 5    | 1         | 0         |  |  |

#### NOTE:

0 is equivalent to 2<sup>16</sup> (0FFFh+1) for binary counting and 10<sup>4</sup> (9999+1) for BCD counting

#### Reading a Counter's count and status

- Each counter has an internal latch that can be read with the read counter port operation.
- # The latch value usually follows the count.
- \*\* When the count is needed, the latch can remember the count by programming the *counter latch control word*, which causes the content of the counter to be held in a latch until it is read.
- **#** When there are more than one counters to be read, we use the *read-back control word*.
- # The status register shows the state of the OUT pin: whether the counter is at its null state, and how the counter is programmed.

# **Counter Latching Command Format**



D5, D4 - 00 designates Counter Latch Command

x - don't care NOTE: Don't Care bits (x) should be 0 to insure compatibility with future intel products

Q: How do we know it is counter latching command?

#### **Read-Back Command Format**

For latching multiple counters:

$$A_1A_0 = 11$$
  $\overline{CS} = 0$   $\overline{RD} = 1$   $\overline{WR} = 0$ 

| <u>D7 D6</u> D5 |   | D4 D3 |        | D2    | D1    | D0    |   |
|-----------------|---|-------|--------|-------|-------|-------|---|
| 1               | 1 | COUNT | STATUS | CNT 2 | CNT 1 | CNT 0 | 0 |

D5: 0 = Latch the count of selected counter(s)

D4: 0 = Latch the status of selected counter(s)

D3: 1 = Select counter 2

D2: 1 = Select counter 1

D1: 1 = Select counter 0

D0: Reserved for future expansion. Must be 0

#### **8254 Status Register**

The meaning of each bit in the 8254's status register:

| D/     | D6         |                                      | D5                  | D4               | D3     | D2   | D1 | D0  |  |
|--------|------------|--------------------------------------|---------------------|------------------|--------|------|----|-----|--|
| OUTPUT | NULL COUNT |                                      | RW1                 | RW0              | M2     | M1   | MO | BCD |  |
|        | D7         | 1 = OUT Pin is 1<br>0 = OUT Pin is 0 |                     |                  |        |      |    |     |  |
|        | D6         |                                      | JLL Cou<br>ount ava | unt<br>ailable f | or rea | ding |    |     |  |
|        | D5-D4      | Read/                                | ad/Write operation  |                  |        |      |    |     |  |
|        | D3-D1      | Count                                | er mod              | le               |        |      |    |     |  |

Logic 1 for BCD counter

D0

# An Example of Read-Back Command Sequence and Its Results

|       |    |    |    |    |    | -  |    |                                   |                                            | Committee of the Commit |
|-------|----|----|----|----|----|----|----|-----------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count |    |    |    |    |    | IT |    |                                   |                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                                | Description                                | Result                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 0                                 | To Read back count and status of counter 0 | Count and status latched for counter 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0                                 | To Read back status of counter 1           | Status latched for Counter 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       | 1  | 1  | 1  | 0  | 1  | 1  | 0  | 0                                 | To Read back status of counter 2, 1        | Status latched for counter 2, but not* counter 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       | 1  | 1  | 0  | 1  | 1  | 0  | 0  | 0 To Read back count of counter 2 |                                            | Count latched for counter 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 0                                 | To Read back count and status of counter 1 | Count latched for counter 1, but not* status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       | 1  | 1  | 1  | 0  | 0  | 1  | 0  | 0                                 | To Read back status of counter 1           | Command ignored; status already latched for counter 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

commands are sent sequentially

# Read-Back Command Example (cont.)

- ## If multiple count and/or status read-back commands are issued to the same counter(s) without intervening reads, all but the first commands are ignored.
- # After the counter register or status register is latched, the content can be read by instruction

- If both the count and status of a counter are latched, the first read operation of that counter will return the latched status, regardless of what was latched first. The next one or two read will return the latched count.
- # Subsequent read will return unlatched count (just follow the counter).

#### **FAQ**

- **Q:** When does the counter decide whether to continue the count? For example, in mode 0, the middle case, the G becomes low during the second half cycle of the (03)cycle. (See Fig 8-18 or Lecture note part 10, pp70). Why does the count still go low in the next cycle.
- **A:** (see Intel data book) The GATE input is always sampled on the rising edge of CLK. In mode 0, 2, 3 and 4, the the GATE input is level-sensitive, and the logic level is sampled on the rising edge of CLK. In mode 1,2,3, and 5 the rising edge of GATE (trigger) sets an edge-sensitive flip-flop in the counter. This flip-flop will then be sampled on the next rising edge of CLK; the flip-flop is reset immediately after it is sampled. In this way, the G does not need to be maintained at high until the next rising edge if CLK. Note that mode 2 and 3 are both edge- and level-sensitive, both the level and the rising edge of G has effect on the counter output. (see page 72 about gate pin operation summary).
- **Q:** In mode 4, it generates a low pulse when it reaches 0 and continue to count down from 0FFFFh. Will it generate another low pulse when it reaches 0 count again?
- **A:** In mode 4, only one low pulse is generated while zero count is reached and there is no pulse from the OUT till next write to counter latch operation,i.e. OUT keeps high all the way. The counter may continue counting.

#### **FAQ**

- **Q:** What is the purpose of INTR in the diagram on pp30? Is the INTR sent to 8088? But isn't the 8088 outputting data low? why should 8255 interrupt it?
- A:Yes. 8088 is outputting data to the external device through 8255. Here, the key is 8255. When 8088 has finished writing data into 8255. The "out dx, al" command will be completed regardless whether the external device has received the data from 8255 successfully. So, if 8088 needs to output data to the device again, how can it know if the device is free? Well, two ways: (i) The first one is to loop and check the state of 8255 OBF pin to determine if the previous output is successful. (ii) the other method is to ask 8255 to "report" immediately to 8088 when the operation has finished. And this is exactly what the INTR in the diagram does. When the external device acknowledges 8255 that data has been received, 8255 will pull high the INTR which if 8088 has interrupt flag set, it will be interrupted and then can proceed to the next operation

## **Mode 2 Operation of 8255A**



#### **Mode 2 Operation of 8255A**

- 1. WR is asserted to indicate CPU is outputting data using OUT instruction.
- 2. Output data is latched in the output buffer by 8255, and OBF is asserted.
- 3. Input data from external component appears at Port A.
- 4. STB is asserted to indicate external component is inputting data.
- 5. Input data is latched in the input buffer by 8255, and IBF is asserted.
- 6. STB is unasserted, and input data from external component can be removed.
- 7. INTR is asserted to indicate the data input has been completed.
- 8. ACK is asserted by the external component, indicating it is ready to receive the output data from 8255.
- 9. Output data for external component appears at Port A.
- 10. ACK is unasserted by the external component, indicating the output data has been received.
- 11. OBF is unasserted indicating the data in output buffer is sent.
- 12. Output data for external component is removed at Port A.
- 13. INTR is asserted to indicate the data output has been completed.
- 14. RD is asserted to indicate CPU wants to read the input data using IN instruction.
- 15. RD is unasserted by the CPU after the input data is received.
- 16. IBF is unasserted indicating the data in input buffer is read.

