# **Optimizing Single Core Matrix Multiply**

Calvin Wylie (cjw278@cornell.edu) October 1, 2015

# 1 Introduction

Matrix multiplication is a ubiquitous operation in science and engineering, and thus the efficient and fast computation of matrix products is essential. This report will investigate the tuning of serial matrix multiplication with the Intel C++ compiler (icc)<sup>1</sup>.

Specifically, throughout this report, we will consider the problem of computing C = C + AB, where C, A, B are  $M \times M$  square matrices.

## 1.1 TESTING SPECS

We time the matrix multiplication routines on a single core of an Intel Xeon E5-2620 v3 processor<sup>2</sup>. Relavent specs for our purposes is a 256 kB L2 cache, and 256 bit wide vector registers.

## 1.2 Reference Implementations

Our reference implementations are OpenBLAS<sup>3</sup>, the Intel Math Kernel Library<sup>4</sup>, and the Fortran implementation fdgemm.f, which in the timing plots produced are referred to as blas, mkl, and f2c respectively.

# 1.3 OPTIMIZATION

The basic, 'naive', matrix multiplication routine is a set of three nested loops, with code given below.

https://software.intel.com/en-us/c-compilers/ipsxe

<sup>&</sup>lt;sup>2</sup>http://ark.intel.com/products/83352/Intel-Xeon-Processor-E5-2620-v3-15M-Cache-2\_

<sup>3</sup>http://www.openblas.net/

<sup>4</sup>https://software.intel.com/en-us/intel-mkl

# Listing 1: Naive Square Matrix Multiply

Timing results for this basic approach are compared against mkl, blas, and f2c in Figure 1.1. As can be seen, the naive approach is an order of magnitude slower than the fastest routine (mkl). Our goal is to reorganize this basic computation to take advantage of the features of the Xeon E5-2620, in order to realize large performance gains.



Figure 1.1: Initial timing plot.

## 2 OPTIMIZATION STRATEGIES

## 2.1 PUTTING THE COMPILER TO WORK

We use the -O3 and the -xCORE-AVX2 optimization flags. -xCORE-AVX2 tells the compiler to generate instructions optimized for our Xeon E5-2620 processor. However, -xCORE-AVX2 is not a "magic" flag that will always result in performance gains. Using the flag on basic matrix multiply results in no significant performance gains (see Figure 2.1). In order for these optimized instructions to be effective, we need to vectorize our code.



Figure 2.1: Basic matrix multiply (basic-no-opt) compared against basic matrix multiply compiled with the -xCORE-AVX2 flag (basic).

We made extensive use of the Intel compiler optimization reports to guide our tuning (one such report for our final matrix multiply routine can be found in dgemm\_mine.optrpt). Letting the compiler perform micro optimizations such as loop unrolling and inlining allowed us to focus on higher level optimizations such as memory layout. We also made use of these reports to write our code so that the compiler could "autovectorize" (discussed in a later section). dgemm\_mine.optrpt indicates that the compiler did vectorize our code, as well as inlining all function calls and some loop unrolling.

## 2.2 REGULARIZING MEMORY ACCESS

Notice that in the naive matrix multiply implementation, the order of the loops is arbitrary, as all computation is performed in the innermost loop. Noting this, we can choose a loop order that best regularizes memory access. Ideally, we would like to access the arrays with stride 1, and this motivates the idea that the 'i' variable in the naive code should be the loop index of

the innermost loop, as then we are accessing arrays C and A with stride one. This results in the following code:

Listing 2: Improved Loop Order Square Matrix Multiply

This optimization is supported empirically, as all possible loop orders were tested and the results seen in Figure 2.2).

This basic optimization brings the naive matrix multiple up to the speed of the Fortran reference code (see Figure 2.3). Throughout the rest of this paper, we shall refer to this as the optimized (matrix multiply) kernel.



Figure 2.2: Timing results for all possible loop orders.



Figure 2.3: Loop order optimization comparison.

## 2.3 CACHE REUSE

Memory accesses can be a significant source of slowdown in numerical computations. We would like to minimize the number of times a piece of data must be loaded from main memory, rather than from the much faster CPU cache. One strategy for matrix multiply that makes effective use of the CPU cache is "blocking", where the matrices *A* and *B* are partitioned into sub-matrices, which can be independently multiplied together to calculate a partial result of the corresponding submatrix *C*. The idea is illustrated below.

$$\begin{pmatrix} C_{11} & C_{12} \\ C_{21} & C_{22} \end{pmatrix} = \begin{pmatrix} A_{11}B_{11} + A_{12}B_{21} & A_{11}B_{12} + A_{12}B_{22} \\ A_{21}B_{11} + A_{22}B_{21} & A_{21}B_{12} + A_{22}B_{22} \end{pmatrix} = \begin{pmatrix} A_{11} & A_{12} \\ A_{21} & A_{22} \end{pmatrix} \begin{pmatrix} B_{11} & B_{12} \\ B_{21} & B_{22} \end{pmatrix}$$

We will get effective cache reuse if we choose the size of the sub-matrices so that three of them can fit into cache simultaneously.

On the Xeon E5-2620 processor, the size of the L2 cache is 256 kB. This motivates choosing a sub-matrix size of  $104 \times 104$ , since each double precision floating point entry is 8 bytes.

We test various block sizes nearby  $104 \times 104$  to verify that this is the best sub-matrix size (Figure 2.4). As seen in the results,  $104 \times 104$  is indeed the best performing block size for large dimension.

For our implementation, we statically allocate three "working" arrays of size  $104 \times 104$ . We then loop over block combinations, load the sub-matrices into our working arrays, then multiply these arrays with our optimized kernel. We then write the result back to the appropriate area of our result matrix C.



Figure 2.4: Sub-matrix size comparison.

# 2.4 VECTORIZATION

Another source of significant performance gains can be obtained by vectorization. Vectorization is "the untrolling of a loop combined with [...] SIMD instructions" <sup>5</sup>.

We decided that rather than attempt to write SSE/AVX instructions by hand, we would rely on the autovectorization capabilities of the Intel compiler.

To assist the Intel compiler in autovectorization, we align our working arrays to 64 byte boundaries (since the AVX2 instruction set operates most efficiently on 64 byte aligned data), as well as make use of the 'restrict' keyword (and -restrict compiler flag), indicating that the pointers to our data do not overlap. See the previously linked Intel guide for more in depth rationale behind these compile time optimizations.

Since the vector registers are 256 bits wide (4 double precision floating point numbers), we employ a multi-level blocking strategy, where our copied sub-matrix blocks are further subdivided into  $4 \times 4$  matrix product calculations (though unlike in the initial blocking strategy, we do not copy these sub-sub-matrices into new memory locations).

#### 2.5 FINAL RESULTS

Our final code can be seen in dgemm\_mine.c. The final results after performing all the above optimizations can be seen in Figure 2.5. Notice the significant performance gain over the

 $<sup>^5</sup> https://software.intel.com/sites/default/files/m/4/8/8/2/a/31848-Compiler \texttt{AutovectorizationGuide.pdf}$ 

basic matrix multiply routine. We achieve a peak performance of roughly 18 Gflops/s, which is roughly 40 per cent of the peak performance of the Intel Math Kernel Library.



Figure 2.5: Final optimized code timing comparison.

# 3 FUTURE WORK

Below we briefly dicuss some possible directions to further optimize our matrix multiply routine.

# 3.1 AUTOMATED TUNING

One beneficial tool would be an "automated tuner", a script that could search over the complete space of parameterizations (loop order, block size, etc.) to identify the optimal parameterization.

## 3.2 Kernel Tuning

Rather than relying on the autovectorization capabilities of the Intel compiler, we could instead hand code the SSE/AVX instructions for our kernel. Done correctly this would likely lead to performance gains, as we would have direct control over the instructions generated by the compiler.