# CS5220 HW2 Report: Shallow Water Simulation

Team 6: Calvin Wylie (cjw278), Ji Kim (jyk46), Stephen McDowell (sjm324)

## 1. Introduction

In this report, we explore parallelization strategies for solving the shallow water equation. We start by profiling the naive implementation of the code in order to identify bottlenecks as well as build our intuition for developing a relatively accurate performance model. This information is used to guide the parallelization of the code for both the compute nodes (i.e., Intel Xeon E5-2620) and the accelerator boards (i.e., Intel Xeon Phi 5110P) on the Totient cluster. We further implement and evaluate several optimizations for tuning the parallel code.

# 2. Profiling the Shallow Water Simulation

Understanding which areas of the code most time is spent, and where opportunities for perfomance gains are available is key to achieving good speedups in general, and in particular for our paralell implementation.

We will focus on run-time profiling of the code, as well as compile-time reports generated by the Intel compiler to guide our efforts.

## 2.1. Identifying Bottlenecks

As a first pass, we profiled the provided default code using the *amplxe* tool, with truncated results given below.

| Function                                                                             | CPU Time          |  |
|--------------------------------------------------------------------------------------|-------------------|--|
| Central2D <shallow2d, minmod<float="">&gt;::limited_derivs</shallow2d,>              | 1.350s            |  |
| <pre>Central2D &lt; Shallow2D , MinMod &lt; float &gt;&gt;::compute_step</pre>       | $0.652\mathrm{s}$ |  |
| <pre>Central2D<shallow2d, minmod<float="">&gt;::compute_fg_speeds</shallow2d,></pre> | $0.236\mathrm{s}$ |  |

Expectedly, the vast majority of the time is spent inside the functions for the limiter, computing the step, and computing the wave speeds. What is surprising is the amount of time spent inside the limiter. Given a cursory glace at the code, one would assume that the compute\_step function would be much more expensive than limited\_derivs, yet we are seeing just over 2 times as much time spent inside limited\_derivs. Identifying the cause and improving this performance bottleneck should be a main priority.

One clue may be that the arithmetic intensity of limited\_derivs is much lower than compute\_step and compute\_fg\_speeds. We analyzed the binary with *MAQAO*, and arithmetic intensity of the loops were computed. The results can be seen in the table below.

| Function          | Arithmetic Intensity (AI) |
|-------------------|---------------------------|
| limited_derivs    | 0.11                      |
| compute_step      | 0.23-0.27                 |
| compute_fg_speeds | 0.21                      |

Figure 1 displays the roofline model for a single node, with the red shaded area representing our range of arithmetic intensity <sup>1</sup>. As can be seen in the figure, we are well into the memory-bound range, and thus regularizing memory access is likely to lead to good speedups.



**Figure 1:** Roofline Model of our computation. Red shaded area represents our estimated arithmetic intensity.

We can also look at more detailed profiling of individual functions. As an example, below is an excerpt from a profiling report for the compute\_step function.

```
// Predictor (flux values of f and g at half step)
for (int iy = 1; iy < ny_all -1; ++iy)
    for (int ix = 1; ix < nx_all -1; ++ix) {
                                                                       0.002 s
        vec uh = u(ix, iy);
                                                                       0.013 \, s
        for (int m = 0; m < uh.size(); ++m) {
            uh[m] = dtcdx2 * fx(ix,iy)[m];
            uh[m] = dtcdy2 * gy(ix,iy)[m];
                                                                       0.024 s
        Physics:: flux(f(ix,iy), g(ix,iy), uh);
    }
// Corrector (finish the step)
for (int iy = nghost-io; iy < ny+nghost-io; ++iy)</pre>
    for (int ix = nghost-io; ix < nx+nghost-io; ++ix) {
                                                                       0.010 \, s
        for (int m = 0; m < v(ix, iy). size(); ++m) {
            v(ix, iy)[m] =
                                                                       0.115 s
                0.2500 * (u(ix, iy)[m] + u(ix+1,iy)[m] +
                                                                       0.011s
                            u(ix, iy+1)[m] + u(ix+1, iy+1)[m] -
                                                                       0.034 s
                0.0625 * (ux(ix+1,iy))[m] - ux(ix,iy)[m] +
                            ux(ix+1,iy+1)[m] - ux(ix,iy+1)[m] +
```

<sup>&</sup>lt;sup>1</sup>Maximum memory bandwidth found at

 $<sup>\</sup>label{lem:http://ark.intel.com/products/83352/Intel-Xeon-Processor-E5-2620-v3-15M-Cache-2\_40-Ghz and maximum compute speed found at$ 

http://download.intel.com/support/processors/xeon/sb/xeon\_E5-2600.pdf

```
uy(ix, iy+1)[m] - uy(ix, iy)[m] +
                             uy(ix+1,iy+1)[m] - uy(ix+1,iy)[m] - uy(ix+1,iy)[m]
                                                                           0.009 \, s
                 dtcdx2 * (f(ix+1,iy)[m] - f(ix,iy)[m] +
                             f(ix+1,iy+1)[m] - f(ix,iy+1)[m] -
                                                                           0.049 \, s
                 dtcdy2 * (g(ix, iy+1)[m] - g(ix, iy)[m] +
                                                                           0.004\,\mathrm{s}
                             g(ix+1,iy+1)[m] - g(ix+1,iy)[m]);
                                                                           0.044 s
// Copy from v storage back to main grid
for (int j = nghost; j < ny+nghost; ++j){</pre>
    for (int i = nghost; i < nx+nghost; ++i)
                                                                           0.004 \, s
        u(i,j) = v(i-io,j-io);
                                                                           0.010 \, s
}
```

Although not very enlightening, it verifies our intuition that the corrector portion should be most heavily targetted for optimization, although a non-negligible amount of time is spent in other areas.

#### 2.1.1. Vectorization

Significant performance gains can be obtained by vectorizing our functions. Vectorization is "the unrolling of a loop combined with [...] SIMD instructions" <sup>2</sup>.

We decided that rather than attempt to write SSE/AVX instructions by hand, we would rely on the autovectorization capabilities of the Intel compiler. Guiding our efforts is the optimization/vectorization report generated by the intel compiler.

Looking at the vectorization report generated by compiling the default code, we see that the compiler did not vectorize any loop, with many message like this one, which corresponds to the compute\_fg\_speeds function.

```
LOOP BEGIN at central2d.h(268,9)

remark #15344: loop was not vectorized: vector dependence prevents vectorization

remark #15346: vector dependence: assumed FLOW dependence between __M_elems line 74 and _M_elems line 76

remark #15346: vector dependence: assumed ANTI dependence between __M_elems line 76 and _M_elems line 74

LOOP END
```

Full definitions for the different types of vector dependence can be found in the Intel vectorization document linked above, but the basic idea is that the compiler has to assume that arrays may refer to overlapping memory locations. We can invite the compiler to ignore this potential dependency (if we as the programmers know it to be false), with the #pragma ivdep directive.

Doing so for the compute\_fg\_speeds results in the compiler vectorizing the loop, and realizing a potential speedup of 3.84.

```
LOOP BEGIN at central2d.h(269,9)
remark #15300: LOOP WAS VECTORIZED
```

 $<sup>^2</sup> https://software.intel.com/sites/default/files/m/4/8/8/2/a/31848-Compiler \texttt{AutovectorizationGuide.pdf}$ 

```
remark #15460: masked strided loads: 6
remark #15462: unmasked indexed (or gather) loads: 6
remark #15475: — begin vector loop cost summary —
remark #15476: scalar loop cost: 308
remark #15477: vector loop cost: 76.870
remark #15478: estimated potential speedup: 3.840
remark #15479: lightweight vector operations: 109
remark #15481: heavy—overhead vector operations: 1
remark #15487: type converts: 8
remark #15488: — end vector loop cost summary —
```

Full vectorization of the remaining code is not so simple. The way the data is currently laid out, as an array of structs representing solution values, rather than as a struct of arrays, makes it hard for the compiler for autovectorize. Such a hierarchy is likely why Professor Bindel elected to re-write everything in C – a more in depth discussion of how to remain in C++ will be covered in section 4.1.

To vectorize the *limited\_derivs*, we ended up borrowing some Professor Bindel's C version of minmod.h, which combined with a **#pragma ivdep** allowed the compiler to vectorize.

# 3. Parallelizing the Shallow Water Simulation

# 3.1. Parallelizing for the Compute Node

A relatively simple way to parallelize work in any structured grid computation, including the shallow water equation solver in this assignment, is to divide the grid into blocks and assign each thread a block for which to compute the solution. We will refer to the cells in this block as *live cells*. Depending on the stencil radius of the computation kernel, we also need a ring of padding cells called *ghost cells* that are consumed in order to calculate the solution for the boundary cells of the block. Here we redefine a *block* as the live cells and ghost cells required by a thread to calculate the solutions for all of the live cells. We say 'consume' since after advancing a timestep, an additional outermost r layers of the ghost cell ring become obsolete, where r is the stencil radius. The radius of the ring of ghost cells we need depends on the number of timesteps we want each thread to execute before synchronizing (i.e., updating the ghost cells with new solutions from other threads). Executing more than one timestep before synchronization is referred to as *batching* and will be discussed in Section 4. For this section, we assume each thread only executes a single timestep before synchronization.

In order to apply the blocking parallelization to the shallow water equation solver, we first need to identify which functions can or cannot be parallelized in the computation kernel. Central2D::run() calls the following functions:

- apply\_periodic()
- compute\_fg\_speeds()
- limited\_derivs()
- compute\_step()

The apply\_periodic() function updates the ghost cells of the grid by copying the outermost r layers of the live cells in a periodic fashion, where r is the ghost cell radius. This function forces a synchronization

point since the ghost cells in a given block depend on the live cells of other blocks, meaning each thread has to communicate the solutions of the live cells in its block to all of the other threads. As such, this function only needs to be called at the beginning of every super-step (i.e., main computation sub-step + staggered computation sub-step).

The compute\_fg\_speeds() function is actually comprised of two separate logical functions: (1) calculating the maximum wave speeds in the x/y directions, and (2) updating the flux vectors. (1) is only used to calculate the dt which does not change within a super-step and uses expensive square root operations, so we separate this into a compute\_wave\_speeds() function that is called once before every super-step. This function is similar to apply\_periodic() in that it requires synchronization across threads, in this case to calculate the maximum wave speeds across all blocks in the grid, thus making it difficult to parallelize naively. On the other hand, (2) still needs to be called at every sub-step, but can independently calculate the f and g vectors for a block without synchronization.

The limited\_derivs() function calculates the ux, uy, fx, and gy vectors from the u, f, and g vectors to implement the MinMod limiter. The compute\_step() function then uses these output vectors to calculate the solution vectors, u, for the current timestep. These functions can also independently calculate the output vectors without synchronization.



**Figure 2: Parallelizing Computation Using Per-Thread Local State** – In this example, the global grid is divided into four local blocks, each of which is copied to per-thread memory allocated separately from the global grid. The LocalState class encapsulates all vectors in a local block including  $u_-$ ,  $f_-$ ,  $g_-$ ,  $ux_-$ ,  $uy_-$ ,  $fx_-$ ,  $gy_-$ , and  $v_-$ . Each thread is only responsible for computing the solution of the live cells (i.e., non-gray area) in its local block. In order to do so, the vectors in the ghost cells (i.e., gray area) must be used. Note that the ghost cells of one local block overlap with the live cells of other local blocks grid, causing redundant computation.

For now, we apply the blocking parallelization to the compute\_flux(), limited\_derivs(), and compute\_step() functions and leave parallelization of the other functions for future optimizations. Because the ghost cells of each block become contaminated with incorrect vectors and ghost cells of one block overlap with live cells of other blocks, it is important that we allocate per-thread memory for storing various vectors of the block separate from the *global* state. As such, we encapsulate this per-thread information in a class called LocalState that holds the vectors for the *local* state: u\_, f\_, g\_, ux\_, uy\_, fx\_, gy\_, and v\_. In fact, all of these vectors with the exception of u\_ are only used in the local state computation; we only need to keep a separate global state for u\_. Figure 2 shows a visual representation of how the global grid is divided into local blocks. A vector of pointers to per-thread LocalState objects is kept as a member variable of Central2D called locals\_ that can be indexed by the thread ID.

To facilitate copying of vectors between the global and local states, we implement the <code>copy\_to\_local()</code> and <code>copy\_from\_local()</code> functions. Note that these functions can easily be parallelized since copying to the local state only has conflicting accesses on reads, and copying from the local state only writes the live cells in the global grid which do not overlap between local blocks. The ghost cells of the global grid are updated by the <code>apply\_periodic()</code> function.

The pseudocode for our current parallelization is as follows:

```
while (t < tfinal) {
   apply_periodic();
   real dt = calculate_dt(compute_wave_speed());
   #pragma omp parallel num_threads(nthreads)
   {
      int tid = omp_get_thread_num();
      copy_to_local(tid);
      for (int io : sub_steps) {
        compute_flux(tid);
        limit_derivs(tid);
        compute_step(tid);
    }
      copy_from_local(tid);
}
t = update_time(dt);
}</pre>
```



**Figure 3: Performance Results of Parallel Implementation of Shallow Water Equation Solver Running on Compute Nodes** – Performance of the parallel implementation of the shallow water equation solver running on the Totient compute nodes compared against the provided serial implementation for all initial conditions. All speedups are the execution time normalized to the serial implementation. For the strong scaling experiment, we use the default 200x200 grid. For the weak scaling study, we increase the problem size at the same factor as the increasing number of threads (e.g., 200x200 grid for 1 thread, 400x400 grid for 4 threads, etc.).

The preliminary results comparing the performance of the serial and parallel implementations of the shallow water equation solver running the compute nodes is shown in Figure 3.

For the strong scaling study, we sweep the number of threads used for the parallel implementation using the same 200x200 grid size and normalize the execution time results against the serial implementation. In general, we see a pseudo-linear speedup with the number of threads until 6 threads, then the performance tapers off with any additional increase in parallelization. This is to be expected, especially with a smaller dataset, since the synchronization overhead begins to dominate the amount of work per thread with more threads. There is an interesting phenomenon for the performance of the 6 and 12 threads configurations in which the performance stops monotonically increasing and is inconsistent across different initial conditions. We believe the reason for this is two-fold. First, there is suboptimal load balancing for block dimensions that do not evenly divide the grid dimensions. Specifically, for a 200x200 grid, splitting the grid into 3 blocks in any dimension (e.g., 3x2 for 6 threads, 4x3 for 12 threads) will assign less work to the boundary blocks. Second, there might be an increase in cache conflicts for certain block dimensions. This effect would be most noticeable during the copying of data to and from the per-thread local state, which occurs after every timestep. The interplay between this effect and the fact that smaller blocks are more likely to fit in each thread's (i.e., core's) private L1 cache, could be a possible cause of the inconsistency we see for the performance of certain block dimensions.

For the weak scaling study, we increase the grid size with the same factor as the increase in the number of threads. For example, the 4 thread configuration uses a 400x400 grid, whereas the serial configuration uses a 200x200 grid. An ideal weak scaling parallel implementation would have a roughly constant speedup for increasing numbers of threads. These studies help programmers to identify the impact of synchronization overheads in their parallel implementations. In our results, we see an approximate exponential decay in performance as we scale the problem size with the number of threads, implying that our synchronization overhead does not scale linearly with the number of threads. However, it is important to keep in mind that this trend is likely partly due to the fact that increasing the grid dimensions increases the computational complexity by an order of  $N^3$ , rather than  $N^2$ . This is because we are not only increasing the total number of elements on the grid, but we are also increasing the total number of timesteps required to compute a single frame (i.e., requires more timesteps to reach convergence for a larger grid). Since we are increasing the number of timesteps, it is natural that the number of synchronization boundaries between timesteps increase as well.

### 3.2. Parallelizing for the Accelerator Board

There are several ways we can leverage the Intel Xeon Phi accelerator boards to further increase the speedups we see with the parallelized implementation for the compute nodes. One approach is to execute the code natively on the accelerator itself with no fine-grain offloading. Although this approach makes it easier to tailor the code for the accelerator and reduces overheads of copying data between the host and the device memories, we are forced to run all the computation from start to end on the accelerator. Another approach is to only offload certain sections of the computation to the accelerator. With this approach, there is a greater burden on the programmer to identify and parallelize the most compute-intensive section of the code, but allows him or her more flexibility in choosing which sections to accelerate.

As a starting point, we chose the second approach of offloading specific sections of the computation to the accelerator and build off of the parallel implementation for the compute nodes discussed in Section 3.1. In this naive first-pass, we offload the parallel section of the code and pass in the dimensions of the global grid and the blocks, as well as a pointer to the global grid itself. Inside the offloaded kernel, we still spawn off the specified number of threads normally, except that instead of using pre-allocated member LocalState objects, each thread creates its own LocalState object on the stack. The copy\_to\_local() and copy\_from\_local() functions were modified to copy the flattened elements of the global grid passed in by the host to the local grid vectors. Once the copy is complete, the other functions in the offloaded kernel can take a pointer to the per-thread LocalState object as an argument and access the vectors in

this object similar to before. Because this naive implementation requires us to offload computation before every timestep, there is an unnecessarily high overhead of transferring data between the host and device memories.

We continued to optimize the parallel implementation for the accelerator by offloading the entire run() function of the simulator. In this approach, one main thread on the accelerator is responsible for running the apply\_periodic() and compute\_wave\_speeds() functions before parallelizing computation across multiple threads on the accelerator for the other functions mentioned above. The benefit of this approach is that we do not have to incur the overhead of copying data between the host and the accelerator memories for offloading the computation kernel for *every* timestep. Instead, we only pay this overhead once per frame in order to keep data local to the accelerator for as long as possible. Note that here we only need to copy the global grid vectors (i.e., u\_offload) and the simulator parameters (e.g., nx, nxblocks, etc.) during the offload. Functions meant to be called from the accelerator are annotated with the \_\_declspec(target(mic)) attribute and must essentially be pure functions. In order to make it easier to pass in simulator parameters to these functions that normally rely on the simulator's member variables, we encapsulate the parameters copied to the accelerator in a separate Parameters class.



Figure 4: Performance Results of Parallel Implementation of Shallow Water Equation Solver Running on the Phi Coprocessors – Performance of the parallel implementation of the shallow water equation solver running on the Totient compute nodes compared against the base serial implementation for all initial conditions. All speedups are the execution time normalized to the serial implementation. For the strong scaling experiment, we use an 800x800 grid. For the weak scaling study, we start the baseline at 200x200 and increase the problem size at the same factor as the increasing number of threads as done with the compute node study, with the caveat that we multiplied the thread count by two to account for the roughly half clock speed of the Phi (e.g., 200x200 grid for 1 thread, 400x400 grid for 8 threads, etc.). This was done because running so few threads on the Phi is really not worth investigating at all.

As the results show in Figure 4, although we were successful in running the algorithm correctly on the Phi's, we hit a large bottleneck with respect to transferring memory. The entire global u solution values must be copied over and back in each frame (back so that the output can be written to disk). Two very important components of the Phi programming model are

- 1. Transfer as little memory as possible,
- 2. Attempt to do all allocations on the Phi at one time, and as infrequently as possible.

So while transferring the global u values back and forth is not avoidable, an elegant approach to avoiding allocation on the Phi when offloading within a loop was learned from the tutorial here

https://software.intel.com/en-us/videos/part-2-efficient-parallel-programming-of-intel-xeon-processors-and-intel-xeon-phi

is to alloc\_if( < first iteration > ) only, and free\_if( < last iteration > ) only. Apparently, if you don't also change the length(...) specifier to be 0 you will still transfer things. The point being that data re-use is fundamentally important. Our current device implementation runs the initialization of all LocalState structs on the Phi, which requires the allocation of much new memory. We see a slowdown when compared to the node implementation because of the significant memory overhead of creating new initial contiditions for each loop of Sim::run. This is largely because we are severely limited by C++ in the sense that classes and structs with things such as dynamically allocated arrays like std::vector are very difficult to serialize. There is a branch on the repository called may\_as\_well that attempts this, but it segfaults. The most useful lesson from that branch is that if you have a bunch of different std::vector's, you can combine them into one.

For example, instead of the current local\_state.h you can redefine internal fields and leave all the indexing functions the same by doing

```
LocalState(int nx, int ny)
     : nx(nx), ny(ny),
size(nx*ny),
       serial(
           (size) +// u_ // 0
           (size) +// v // 1
           (size) +// fx_// 6
     vec *start = serial.data();
             = start + (0*size);
= start + (1*size);
                = start + (6*size);
= start + (7*size);
// Array accessor functions
inline vec& u(int ix, int iy) { return *(u_+offset(ix,iy));
inline vec& v(int ix, int iy) { return *(v_+offset(ix,iy));
inline vec& fx(int ix, int iy) { return *(fx_+offset(ix,iy)); } inline vec& gy(int ix, int iy) { return *(gy_+offset(ix,iy)); }
// danger: don't touch these if you don't know what you are doing...
aligned_vector serial;
// Helper to calculate 1D offset from 2D coordinates
inline int offset(int ix, int iy) const { return iy*nx+ix; }
vec *u_; // Solution values
vec *v_; // Solution values at next step
vec *fx_; // x differences of f
vec *gy_; // y differences of g
```

This makes serialization much more feasible. Alas, the real solution here is to avoid working with C++ for Phi code altogether if possible, which is rather frustrating. They are not bitwise serializable (or at least not trivially so) meaning direct transfer to the Phi is not possible. Furthermore, after playing around with aligned allocators for the std::vector, we discovered that the Phi compiler is rather outdated – it is using g++4.7.0, which has a subtle but significant impact on the way custom allocators must be written. We were unable to make our custom allocator backwards compatible.

In short, the pitfall of our current implementation is that the most ideal solution would enable re-use of memory on the Phi's since it should not actually be necessary to keep transferring all of the LocalState objects over, nor have to create them on the Phi each time. The overhead associated with achieving this, though, is no small task and we were unable to do it correctly. That is, the act of explicitly allocating the

LocalState on the Phi each execution of Sim::run is why we have such a slowdown, since allocation of memory on the Phi is so slow.

## 3.3. Alternatives for Parallelizing for the Accelerator Board

Another idea that we tried to implement, but did not have time to take very seriously, is the idea of only offloading specific parts of the domain to a given Phi. We currently only offload things to one Phi, and in the presence of two Phi's we have great potential for more speedup. The general idea would be to split the domain into two roughly equal parts, say the top half of the grid and the bottom half of the grid. From there you can sub-block out using a similar strategy to our currrent LocalState to improve throughput (making sure to reuse memory!), and the piece that would have to tie things together (that would not exactly be easy) is the boundary conditions. If you consider the boundary between the top and the bottom halves of the computation, all of the elements in the upper half of the grid need to access data sent to the lower half. Inter-Phi communication would not actually be necessary (were it even possible), if you recognize that for sufficiently large enough grid sizes in conjunction with a relatively small and finite number of boundary conditions to communicate, you can have the node fill in the gaps.

Specifically, when you consider the top half on mic0, you have it start in the center of its computational boundary and work in a sort of spiral pattern outward. The left and right edges are already in its local memory in terms of the wrap around, so the only thing that we are concerned about are the upper and lower edges of the computation. Since these boundaries are relatively small, you can have the host node compute the boundaries locally and send it to both Phi's. Yes, there would be redundant computation, but if done correctly we believe this would have produced some very interesting results.

# 4. Tuning the Shallow Water Simulation

### 4.1. Vectorizing with AVX Extensions

Vectorizing with AVX Extensions can fall under two general categories:

- 1. Having the compiler auto-vectorize your code for you, and
- 2. Writing your own vectorized kernels for use as subroutines.

Both approaches have benefits and detriments. For example, when using the compiler to vectorize your code you save yourself the pain of having to reason about which register has what data, what SSE/AVX function callbacks wrap the appropriate instruction level code, etc. This provides great convenience, but does come at a cost. The compiler is only as smart as you let it be, and if you arrange your code improperly, you may not only slow down your program but you may very well yield the wrong result by accident. Writing your own vectorized code, on the other hand, can be quite difficult to get right. Often times it may be best to take a mixed approach, where you examine the instructions the compiler generated for a given code segment and determine whether or not you can refine this approach further.

## 4.1.1. Auto-vectorization Using ICC

As discussed previously, you can use the amplxe tool to help with profiling, as well as use the intel compiler to generate an optrpt file describing what was / was not vectorized, how effective it was if vectorization occurred, and why vectorization did not occur if that were the case. On the note of when vectorization does not occur, we would like to mention a couple of things:

#### 1. Not all loops are created equal

That is not every loop can be vectorized, either because its length cannot be known at compile-time, or because the data elements being accessed cannot be made to execute in parallel.

2. Understanding the codes in the .optrpt file can help you rearrange your code so that it is vectorized (recalling from 1 that not all of this is possible).

We found the following presentation extremely useful in rearranging loop statements:

https://engineering.purdue.edu/milind/ece573/2011spring/lecture-14.pdf

- 3. Introducing compile-time constants / constexpr members of a class can go a long way in assisting the compiler understand what can / cannot be vectorized.
- 4. Taking great care to enforce memory alignment as well as declare said alignment to the compiler will also enable it to vectorize even more.

We leave items 1 and 2 as an exercise for the reader;) For item 3, we must first acknowledge that the purpose of the data type std::array is largely just for compilation hints, and we can wield this to our advantage. In the original implementation of Shallow2d.h, we had that

```
// Type parameters for solver
typedef float real;
typedef std::array<real,3> vec;
```

were the primary solver types used throughout the program. The issue, though, is that regardless of us declaring with <real,3>, with high probability (given the architectures we are compiling on) this will get padded to 16 bytes regardless. The issue with this padding though, is that it is not guaranteed to be a float and treating it as such can potentially give problems (since there are locations in our code that explicitly cast vec to a real\*). As a minor digression, so that following code is understandable, we must introduce some preprocessor directives:

```
#ifdef _INTEL_COMPILER
    #define DEF_ALIGN(x)    __declspec(align((x)))
    #define USE_ALIGN(var, align)    __assume_aligned((var), (align));
#else // GCC
    #define DEF_ALIGN(x)    __attribute__ ((aligned((x))))
    #define USE_ALIGN(var, align) ((void)0) /* __builtin_assume_align is unreliabale... */
#endif
#if defined _PARALLEL_DEVICE
    #ifdef _INTEL_COMPILER
    #define TARGET_MIC __declspec(target(mic))
#else
    #define TARGET_MIC /* n/a */
#endif
#else
    #define TARGET_MIC /* n/a */
#endif
```

These will enable us to compile on our local machines, but also allow the same code to be fully optimized with respect to both offloading and giving the compiler the hints it likes about byte alignment. Now that we have this ability, we can declare some useful constants in shallow2d.h:

```
// global constants for alignment
TARGET_MIC
static constexpr int vec_size = 4;
TARGET_MIC
static constexpr int VEC_ALIGN = 16;
#if defined_PARALLEL_DEVICE
TARGET_MIC
static constexpr int BYTE_ALIGN = 64;
#else
static constexpr int BYTE_ALIGN = 32;
#endif
```

All of this guarantees us two very important things:

- 1. We will have all vec's be aligned top 16 bytes, helping cache alignment to page boundaries, and
- 2. We can inform the compiler what these alignments are, noting that 16 evenly divides both 32 and 64.

Lastly, the change in byte alignment for the parallel device code is to ensure that AVX512 can be used effectively. Technically speaking we broke a major rule of alignment declarations in that the following had to happen for the Phi code to not segfault:

```
// Global solution values
#ifdef _MIC_
std::vector<vec> u_;// aligned allocator is invalid on the phi :/
#else
// compiler doesn't like this...but whatever
typedef DEF_ALIGN(Physics::BYTE_ALIGN) std::vector<vec, aligned_allocator<vec, Physics::BYTE_ALIGN>> aligned_vector;
aligned_vector u_;
```

The way things are compiled for offload code is that it is actually compiled twice, once for native and once for device code. When the device code is being compiled the compiler defines <code>\_\_MIC\_\_</code> to allow the programmer to recognize this. As discussed previously, the limitations of the Phi compiler prevented usage of our aligned allocator:

```
/usr/linux-klom-4.7/linux-klom/../x86_64-klom-linux/include/c++/4.7.0/bits/stl_uninitialized.h(576): error #165: *MIC* too few arguments in function call __alloc.construct(std::_addressof(*__cur));
```

Post c++ 4.7.3 standards dictate the construct method takes two parameters, not one. Although there are proposed solutions on the interweb, we could not get any of them to work. All of this means the following: we *declare* a specific byte alignment, but do not *enforce* it e.g. through an aligned allocator in the initialization of the memory. Fortunately, it doesn't matter in this instance because the vec instantiations will actually give us this anyway. But it's worth mentioning it's bad practice;)

What all of this nonsense does is ensure that we will have 4 floats per type vec, and depending on the compiler you are using also declares the alignment of this type. These compile-time declarations give us a lot of power to enable the compiler to vectorize, so long as we are willing to be overly verbose. For example, the original computation of the corrector step in Central2d.h was:

We can now use these new additions to write a new loop:

```
// Corrector (finish the step)
for (int iy = params.nghost-io; iy < ny_per_block-params.nghost-io; ++iy) {
    for (int ix = params.nghost-io; ix < nx_per_block-params.nghost-io; ++ix) {
        /* Nomenclature:
            * u_x0_y0 < u(ix , iy )
            * u_x1_y0 < u(ix +1, iy )
            * u_x1_y0 < u(ix +1, iy )
            * u_x1_y1 < u(ix +1, iy )
            * u_x1_y1 < u(ix , iy +1)
            * u_x1_y1 < u(ix +1, iy +1)
            * u_x1_y1 < u(ix +1, iy +1)
            */
            // The final result
            real *v_ix_iy = local ->v(ix , iy ).data(); USE_ALIGN(v_ix_iy , Physics::VEC_ALIGN );

            // grab u
            real *u_x0_y0 = local ->u(ix +1, iy ) .data(); USE_ALIGN(u_x0_y0 , Physics::VEC_ALIGN );
            real *u_x0_y1 = local ->u(ix , iy ) .data(); USE_ALIGN(u_x0_y0 , Physics::VEC_ALIGN );
            real *u_x0_y1 = local ->u(ix +1, iy +1).data(); USE_ALIGN(u_x0_y1 , Physics::VEC_ALIGN );

            // grab ux
            real *ux_x1_y0 = local ->ux(ix , iy ) .data(); USE_ALIGN(u_x1_y1 , Physics::VEC_ALIGN );

            real *ux_x0_y0 = local ->ux(ix , iy ) .data(); USE_ALIGN(ux_x0_y0 , Physics::VEC_ALIGN );

            real *ux_x1_y0 = local ->ux(ix +1 , iy ) .data(); USE_ALIGN(ux_x1_y0 , Physics::VEC_ALIGN );

            real *ux_x1_y0 = local ->ux(ix +1 , iy ) .data(); USE_ALIGN(ux_x1_y0 , Physics::VEC_ALIGN );

            real *ux_x1_y1 = local ->ux(ix +1 , iy ) .data(); USE_ALIGN(ux_x1_y1 , Physics::VEC_ALIGN );

            real *ux_x1_y0 = local ->ux(ix +1 , iy ) .data(); USE_ALIGN(ux_x1_y1 , Physics::VEC_ALIGN );

            real *ux_x1_y0 = local ->ux(ix , iy ) .data(); USE_ALIGN(ux_x1_y0 , Physics::VEC_ALIGN );

            real *ux_x1_y1 = local ->ux(ix , iy ) .data(); USE_ALIGN(ux_x1_y1 , Physics::VEC_ALIGN );

            real *ux_x1_y1 = local ->ux(ix , iy ) .data(); USE_ALIGN(ux_x1_y1 , Physics::VEC_ALIGN );

            real *ux_x1_y1 = local ->ux(ix , iy ) .data(); USE_ALIGN(ux_x1_y1 , Physics::VEC_ALIGN );

            real *ux_x1_y1 = lo
```

```
real *uy x1 y1 = local ->uy(ix+1, iy+1).data(); USE ALIGN(uy x1 y1, Physics::VEC ALIGN);
                  // grab f
                   \begin{tabular}{ll} \begin{tabular}{ll} // & grab & g & grad & *g.x0_y0 & = & local \rightarrow g(ix + 1, iy & ). & data(); & USE_ALIGN(g_x0_y0, & Physics::VEC_ALIGN); \\ real & *g_x1_y0 & = & local \rightarrow g(ix + 1, iy & ). & data(); & USE_ALIGN(g_x1_y0, & Physics::VEC_ALIGN); \\ \hline \end{tabular}   \begin{tabular}{ll} 
                                                                                                                                                                                                             USE_ALIGN(g_x1_y0, Physics::VEC_ALIGN);
USE_ALIGN(g_x0_y1, Physics::VEC_ALIGN);
                  real *g_x0_y1 = local ->g(ix , iy +1).data();
real *g_x1_y1 = local ->g(ix +1, iy +1).data();
                                                                                                                                                                                                             USE\_ALIGN(g\_x1\_y1\,,\quad Physics::VEC\_ALIGN\ );
                  #pragma simd
                   for(int m = 0; m < Physics::vec_size; ++m) {
                                   v ix iv[m] =
                                                 0.2500 f * ( u_x0_y0 [m] + u_x1_y0 [m]
u_x0_y1 [m] + u_x1_y1 [m]
                                                0.0625 \, \text{f} * (ux\_x1\_y0 \, [m] - ux\_x0\_y0 \, [m] 

ux\_x1\_y1 \, [m] - ux\_x0\_y1 \, [m]
                                                                                                  uy_x0_y1[m] - uy_x0_y0[m]
uy_x1_y1[m] - uy_x1_y0[m]
                                                 dtcdy2 * ( g_x0_y1[m]
                                                                                                                                              - g_x0_y0[m]
                                                                                                  g_x1_y1[m] - g_x1_y0[m]
}
```

The reasoning is that these traits now enable the intel compiler to do what it does best: vectorize like there ain't no tomorrow:

```
LOOP BEGIN at central2d.h(429.5)
    remark #15542: loop was not vectorized: inner loop was already vectorized
   LOOP BEGIN at central2d.h(430,9)
       remark #15542: loop was not vectorized: inner loop was already vectorized
      LOOP BEGIN at central2d.h(471,13)
          central2d .h(472,17)
                                                                                                        central2d .h(472 .17)
          remark #15388: vectorization support: reference u_x1_y0 has aligned access
                                                                                                        central2d.h(472,17)
          remark #15388: vectorization support: reference u_x0_y1 has aligned access
                                                                                                        central2d.h(472,17)
          remark #15388: vectorization support: reference u_x1_y1 has aligned access
                                                                                                        central2d.h(472,17)
          remark #15388: vectorization support: reference ux_x1_v0 has aligned access
                                                                                                       [ central2d.h(472.17)
          remark #15388: vectorization support: reference ux_x0_y0 has aligned access
                                                                                                         central2d .h(472,17
          remark #15388: vectorization support: reference ux x1 y1 has aligned access
                                                                                                         central2d .h(472,17)
          remark #15388: vectorization support: reference ux_x0_y1 has aligned access remark #15388: vectorization support: reference uy_x0_y1 has aligned access
                                                                                                         central2d .h(472,17
                                                                                                         central2d .h(472,17)
                                                                                                         central2d .h(472,17)
           remark #15388: vectorization support: reference uy_x0_y0 has aligned access
          remark #15388: vectorization support: reference uy_x1_y1 has aligned access
                                                                                                         central2d .h(472 .17)
          remark #15388: vectorization support: reference uy_x1_y0 has aligned access
                                                                                                         central2d .h(472,17)
          remark #15388: vectorization support: reference f\_x1\_y0 has aligned access remark #15388: vectorization support: reference f\_x0\_y0 has aligned access remark #15388: vectorization support: reference f\_x1\_y1 has aligned access
                                                                                                        central2d.h(472,17)
                                                                                                        central2d.h(472,17)
                                                                                                        central2d .h(472.17)
           remark #15388: vectorization support: reference f_x0_y1 has aligned access
                                                                                                        central2d.h(472,17)
          remark #15388: vectorization support: reference g\_x0\_y1 has aligned access remark #15388: vectorization support: reference g\_x0\_y0 has aligned access
                                                                                                        central2d.h(472,17)
                                                                                                        central2d .h(472,17)
          remark #15388: vectorization support: reference g_x1_y1 has aligned access
                                                                                                        central2d.h(472,17)
           remark #15388: vectorization support: reference g_x1_y0 has aligned access
                                                                                                      [ central2d .h(472,17)
          remark #15427: loop was completely unrolled
           remark #15301: SIMD LOOP WAS VECTORIZED
          remark #15448: unmasked aligned unit stride loads: 20 remark #15449: unmasked aligned unit stride stores: 1
          remark #15475: --- begin vector loop cost summary
          remark #15476: scalar loop cost: 91
remark #15477: vector loop cost: 12.250
          remark #15478: estimated potential speedup: 7.130 remark #15479: lightweight vector operations: 49
           remark #15488: -
                                end vector loop cost summary -
      LOOP END
   LOOP END
```

At this time it is worth mentioning that the .optrpt proclaimed speedups need to be carefully verified. This is a static analysis tool, and can only be so accurate. After careful examination, explicit inlining of functions, using #pragma omp declare simd on function declarations, a mixture of #pragma ivdep, #pragma simd (sparingly as it is dangerous), and explicit alignment declarations we were able to tune the base implementation to get a reasonable speedup plotted in figure 5.

Of course, if we we had even just the ability to give the compiler a restrict hint, we are certain this would drastically improve. C++ is just not really an HPC language...



Figure 5: Performance Results of the Tuned Serial Implementation

#### 4.1.2. Manual Vectorization

We elected to stay with compilier auto-vectorization, mostly because of time limitations. After achieving a satisfactory level of vectorization using the compiler, we would have liked to write our own kernels and compare the results of the two and iteratively develop better and better manually vectorized code.

## 4.2. Batching Multiple Timesteps

Another tuning optimization we implemented for the parallel implementations was batching multiple timesteps for each thread before having to synchronize. A single timestep of the computation (i.e., both even and odd sub-steps) requires 3 additional ghost cells in every dimension. This is because although each sub-step only requires 1 additional ghost cell, the staggered sub-step always computes the vector for the cells with a (-1,-1) offset from the normal sub-step. Coupled with the fact that we lose the fidelity of the data on the boundaries one additional cell per sub-step, we actually need an extra ghost cell on top of the 2 ghost cells to calculate the ghost cell required by the staggered sub-step. However, for every *additional* timestep we want to batch, we only need an extra 2 ghost cells on top of the initial 3 ghost cells for the first timestep due to the fact that the last layer of ghost cells is still accurate after the first timestep completes. As such, we modified the parallel implementation to allow a configurable number of batchable timesteps and adjust the number of ghost cells required accordingly.

The tradeoff here is that although we reduce the amount of synchronization required, we increase the amount of data each thread needs to hold in its local state. To a lesser extent, the latter also means that the amount of data we need to copy in apply\_periodic() also increases. Another challenge with batching is synchronizing the dt across all threads. Because this value is calculated from the maximum velocities (i.e., cx, cy) across the *entire* grid and because this needs to be computed again for every timestep, we have a few options:

- Have each thread compute its local maxima and synchronize across threads to find the global maxima (defeats the purpose of batching);
- Have each thread compute its local maxima and run with different dt values (affects correctness of results);
- Calculate the dt once before each batch-step and use it for all timesteps in the batch for all threads;

Although it is conservative, we choose the third option, which is the only reasonable option not requiring a highly optimized local maxima sharing synchronization. One consequence of using this option with batching is that if the remaining time to be simulated is less than the time that will be simulated per batch-step, we could end up unnecessarily running multiple timesteps with a very small dt to finish the simulation. In order to address this issue, we dynamically adjust the number of timesteps in a batch (instead of the dt when we encounter this situation so that we always run the minimum number of timesteps required to simulate the specified amount of time.



Figure 6: Strong Scaling Study

**Figure 7: Performance Results of Parallel Implementation of Shallow Water Equation Solver Running on the Phi Coprocessors Using Batching –** Performance of the parallel implementation of the shallow water equation solver running on the Totient compute nodes compared against the tuned serial implementation for all initial conditions. All speedups are the execution time normalized to the serial implementation. We use an 800x800 grid.

The results of this have been plotted for the Phi here, noting that achieving the speedup we see there *considering* the aforementioned memory transfer hinderances of our current implementation, indicate that this batching strategy is rather effective!