# AutoSA: A Polyhedral Compiler for High-Performance Systolic Arrays on FPGAs

Jie Wang, Licheng Guo, Jason Cong

University of California, Los Angeles

### Outline

- A Brief Background
- Details about AutoSA Compilation Flow
- Demos
  - Matrix Multiplication
  - Convolutional Neural Network
- Auto-Tuning in AutoSA
- Using AutoBridge to Boost the Design Frequency

# AutoSA: A Polyhedral Compiler for High-Performance Systolic Arrays on FPGAs

Wang, Jie, Licheng Guo, and Jason Cong. "AutoSA: A Polyhedral Compiler for High-Performance Systolic Arrays on FPGA." Proceedings of the 2021 ACM/SIGDA international symposium on Field-programmable gate arrays. 2021.

```
#pragma scop
for (int i = 0; i < M; ++i)
    for (int j = 0; j < N; ++j) {
S0:        C[i][j] = 0;
        for (int k = 0; k < K; ++k)
S1:        C[i][j] += A[i][k] * B[k][j];
    }
#pragma endscop</pre>
```





Input: C code

Output: Systolic array design in HLS C

### How Did We Get Started?

- Manual systolic array design for matrix multiplication in Summer'2014
- Time: ~5 months
- A manual-designed RTL-based 1D systolic array with over 1,700 line of codes
- 198.1 GFLOPs on Xilinx VC709







### Related Work on Automated SA Compilation

|                       | lacksquare    | 1MAlpha '01   |                 | PolySA '18     |           | AutoSA '21 |
|-----------------------|---------------|---------------|-----------------|----------------|-----------|------------|
|                       |               | Вс            | ndhugula et a   | I. '07         | SuSy '20  |            |
| Generality            | Support appli | cations as ge | neral as possil | ole.           |           |            |
| Imperfectly Ne        | sted Loops    | No            | No              | No             | No        | Yes        |
| Multi-Stateme         | nt            | Yes           | No              | No             | Yes       | Yes        |
| Performance           | Generate des  | igns with per | formance as h   | nigh as possib | le.       |            |
| Latency Hiding        |               | No            | No              | Auto           | Semi-Auto | Auto       |
| Double Bufferi        | ng            | No            | No              | Auto           | Semi-Auto | Auto       |
| Productivity          | Shorten the d | evelopment    | time as much    | as possible.   |           |            |
| Auto-Tuning 5/12/2021 |               | No            | No              | Yes            | No        | Yes 5      |

### Outline

- A Brief Background
- Details about AutoSA Compilation Flow
- Demos
  - Matrix Multiplication
  - Convolutional Neural Network
- Auto-Tuning in AutoSA
- Using AutoBridge to Boost the Design Frequency

### AutoSA is Open-Sourced

- Github: <a href="https://github.com/UCLA-VAST/AutoSA">https://github.com/UCLA-VAST/AutoSA</a>
- Document: <a href="https://autosa.readthedocs.io/en/latest/">https://autosa.readthedocs.io/en/latest/</a>



### **Current Capabilities**

- Back-end
  - Xilinx HLS C (Mature, recommended)
  - Intel OpenCL (Experimental)
  - Catapult HLS C (Experimental)
- High-Performance designs on Xilinx platforms

| Matrix Multiplication | FP32 | int16 | Int8 |
|-----------------------|------|-------|------|
| MHz                   | 300  | 250   | 300  |
| TFLOPs                | 0.93 | 3.41  | 6.95 |

Board: Xilinx Alveo U250

### **Current Capabilities**

- Architectural exploration of different dataflows
- Example: 10 dataflows of CNN (https://autosa.readthedocs.io/en/latest/examples/cnn.html)























### Current Capabilities

Auto-tuning support



- mins to hours
- Genetic search
  - < 1 minute





5/12/2021

11

```
#pragma scop
for (int i = 0; i < M; ++i)
    for (int j = 0; j < N; ++j) {
S0:        C[i][j] = 0;
        for (int k = 0; k < K; ++k)
S1:        C[i][j] += A[i][k] * B[k][j];
    }
#pragma endscop</pre>
```

The input program of AutoSA



### Polyhedral Model

- A mathematical compilation framework for loop nest optimization.
- Applicable to a **subset** of general loop programs (static control of parts (SCoP)).
- Complete and robust toolchains.
  - Integer Set Library



#### **Legality Check**

- All dependences are uniform dependences (with constant dependence distance)
  - Statically-scheduled design
- Dependence distances on space loops (loops to be mapped to PE dimensions) to be no greater than one.
  - **Local** communication





**Model Extraction Space-Time Transformation Polyhedral IR Array Partitioning Legality Check** Computation **Latency Hiding** Management **SIMD Vectorization** 

Construct and optimize the PE array



Construct and optimize the I/O network

### Communication Management

**How** to generate the I/O network?

• Key idea: Data communication is determined by the data dependences.

Read dependences (Read-After-Read, RAR)

Flow dependences (Read-After-Write, RAW)

Output dependences (Write-After-Write, WAW)

Read-only data

Intermediate data

Computation results

### Communication Management

```
for (int i = 0; i < M; ++i)
    for (int j = 0; j < N; ++j) {
        for (int k = 0; k < K; ++k)
        C[i][j] = C[i][j] + A[i][k] * B[k][j];
    }

WAW D4 RAW D3
RAR D1
RAR D2</pre>
```

**Dependence** 

**Dependence Type** 

**Array Access** 

Dependence Distance

We omit the statement of array initialization for the sake of brevity.



| Dependence | Dependence Type | Array Access | Dependence<br>Distance |
|------------|-----------------|--------------|------------------------|
| D1         | Read (RAR)      | A[i][k]      | <b>(0, 1,</b> 0)       |
| D2         | Read (RAR)      | B[k][j]      | <b>(1, 0,</b> 0)       |
| D3         | Flow (RAW)      | C[i][j]      | <b>(0, 0, 1)</b>       |
| D4         | Output (WAW)    | C[i][j]      | <b>(0, 0, 1)</b>       |

We omit the statement of array initialization for the sake of brevity.

### Communication Management

### **How** to **optimize** the I/O network?

- I/O network localization
- Double buffering, data packing, etc.









### Outline

- A Brief Background
- Details about AutoSA Compilation Flow
- Demos
  - Matrix Multiplication
  - Convolutional Neural Network
- Auto-Tuning in AutoSA
- Using AutoBridge to Boost the Design Frequency

### Demo 1: Matrix Multiplication

- Document:
  - https://autosa.readthedocs.io/en/latest/examples/mm.html
- Example directory: \${AUTOSA\_ROOT}/autosa\_tests/mm



- **Space-time mapping**: transforming the program to a systolic array with space-time mapping
- Array partitioning: partitioning the array into smaller sub-arrays to fit limited on-chip resource
- Latency hiding: permuting parallel loops inside to hide computation latency
- **SIMD vectorization**: vectorizing computation to amortize the PE control overheads

--sa-sizes="{Kernel[]->space\_time[3]}"

- Space-time mapping: transforming the program to a systolic array with space-time mapping
- Array partitioning: partitioning the array into smaller sub-arrays to fit limited on-chip resource
- Latency hiding: permuting parallel loops inside to hide computation latency
- **SIMD vectorization**: vectorizing computation to amortize the PE control overheads

#### 

--sa-sizes="{Kernel[]->array part[4,4,4]}"

**Array Partitioning Loops** 

- **Space-time mapping**: transforming the program to a systolic array with space-time mapping
- Array partitioning: partitioning the array into smaller sub-arrays to fit limited on-chip resource
- Latency hiding: permuting parallel loops inside to hide computation latency
- SIMD vectorization: vectorizing computation to amortize the PE control overheads



- Space-time mapping: transforming the program to a systolic array with space-time mapping
- Array partitioning: partitioning the array into smaller sub-arrays to fit limited on-chip resource
- Latency hiding: permuting parallel loops inside to hide computation latency
- **SIMD vectorization**: vectorizing computation to amortize the PE control overheads

```
for (int i = 0; i < M/4; i++)
             for (int i = 0; i < M/4; i++)
                                                                         for (int j = 0; j < N/4; j++)
               for (int j = 0; j < N/4; j++)
                                                                           for (int k = 0; k < K/4; k++)
                 for (int k = 0; k < K/4; k++)
                                                                             for (int ii = 0; ii < 2; ii++)
                   for (int ii = 0; ii < 2; ii++)
                                                                               for (int jj = 0; jj < 2; jj++)
                     for (int jj = 0; jj < 2; jj++)
                                                                                 for (int kk = 0; kk < 2; kk++)
                       for (int kk = 0; kk < 4; kk++)
                                                                                    for (iii = 0; iii < 2; iii++)
                          for (iii = 0; iii < 2; iii++)
                                                                                     #pragma HLS PIPELINE II=1
                           #pragma HLS PIPELINE II=1
                                                                                      for (jjj = 0; jjj < 2; jjj++)
Latency Hiding Loops
                           for (jjj = 0; jjj < 2; jjj++)
                                                                                      #pragma_HLS_UNROLL
                             S1;
                                                                                        for (int kkk = 0; kkk < 2; kkk++)</pre>
                                                                                                                SIMD Loops
                                            --sa-sizes="{Kernel[]-> simd[2]}"
```

### Demo 2: CNN

- Document:
  - https://autosa.readthedocs.io/en/latest/examples/cnn.html
- Example directory: \${AUTOSA\_ROOT}/autosa\_tests/cnn

### Outline

- A Brief Background
- Details about AutoSA Compilation Flow
- Demos
  - Matrix Multiplication
  - Convolutional Neural Network
- Auto-Tuning in AutoSA
- Using AutoBridge to Boost the Design Frequency

#### A Large Design Space to Explore

Example: Matrix Multiplication





Dataflow types (6) x Dataflow configurations ( $O(2^{40})$ )

#### Generality

- Program with restrictions
  - Rectangular iteration domain
- DSP, BRAM

Arbitrary program

DSP, BRAM, LUT, FF

**Genetic Search** 

< 1 minute

**Exhaustive Search**with Pruning

Minutes to hours

#### **Convergence Time**

- Exhaustive search
  - https://autosa.readthedocs.io/en/latest/tutorials/auto\_tuning\_exhaustive.html
- Genetic search
  - https://autosa.readthedocs.io/en/latest/tutorials/auto\_tuning\_genetic.html
- Demo:
  - Use genetic search for matrix multiplication on Alveo U250

- Genetic search
  - https://autosa.readthedocs.io/en/latest/tutorials/auto\_tuning\_genetic.html
- Demo:
  - Use genetic search for matrix multiplication on Alveo U250

# Step 1: Generate Design Descriptor

Contains necessary information for resource and latency estimation.

#### Step 2: Search

Use genetic search to find nearoptimal designs.

### Outline

- A Brief Background
- Details about AutoSA Compilation Flow
- Demos
  - Matrix Multiplication
  - Convolutional Neural Network
- Auto-Tuning in AutoSA
- Using AutoBridge to Boost the Design Frequency

# Getting High-Frequency Systolic Array Designs with Floorplanning

Default place/router make suboptimal choices.

Design Freq.: 216MHz





Floorplan-Guided

Floorplanning-guided approach spreads the logic across chip to reduce local congestion. Design Freq.: 329MHz

Example: Improve the CNN systolic array design frequency using AutoBridge

# Automated Interconnect Pipelining for Multi-Die FPGA Designs

Guo, Licheng, et al. "*AutoBridge*: Coupling Coarse-Grained Floorplanning and Pipelining for High-Frequency HLS Design on Multi-Die FPGAs." (FPGA 2021 Best Paper)

- AutoBridge is an HLS-based automatic floorplanning flow.
- Improved the average frequency of 43 designs from 147MHz to 297MHz with a negligible area overhead.
- Github: <a href="https://github.com/Licheng-Guo/AutoBridge">https://github.com/Licheng-Guo/AutoBridge</a>



### More Details

- An example of using AutoBridge with AutoSA
- https://autosa.readthedocs.io/en/latest/tutorials/auto\_bridge.html

### Other Features

- Support for structural sparsity
  - https://autosa.readthedocs.io/en/latest/tutorials/structural\_sparsity.html



### Other Features

- Support for HBM
  - https://autosa.readthedocs.io/en/latest/examples/mm\_hbm.html



Array Using Single DDR/HBM Bank

Array Using Multiple DDR/HBM Banks

### How Can This Tool Benefit the Community?

- Understand the mechanisms of systolic array architecture, HLS design methodology, and polyhedral compilation
  - UCLA CS259
- Integrate AutoSA-generated designs into the accelerator framework
  - FlexCNN, HeteroCL
- Architecture studies based on an open-sourced and performant baseline
  - Architecture trade-offs for applications (dataflows, array configs, ...)
  - Programmable systolic array
  - Comparison against CGRA

• ...

### Conclusion

- AutoSA, an end-to-end systolic array compiler for FPGA
- Goal: maximize generality, performance, and productivity when generating systolic arrays.
- Open-source and under active development. Welcome for any feedbacks and contribution!
- Any other questions?
- jiewang@cs.ucla.edu

# User-Specified Optimizations

| Option                   | Explanation                                                  | Example                                                                                                      |
|--------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| array-contraction        | Apply array contraction to reduce the memory usage.          | True/False                                                                                                   |
| axi-stream               | Generate AXI stream interface.                               | True/False                                                                                                   |
| block-sparse             | Use block sparsity.                                          | True/False                                                                                                   |
| block-sparse-ratio       | Block sparsity ratio.                                        | [kernel[]->A[2,4]] Matrix A is sparse, every 4 elements are grouped into a vector, with 2 non-zero elements. |
| data-pack                | Enable data-packing.                                         | True/False                                                                                                   |
| data-pack-sizes          | Specifies the maximal datapacking factors at each I/O level. | [kernel[]->data_pack[8,32,64]]                                                                               |
| double-buffer            | Enable double buffering.                                     | True/False                                                                                                   |
| double-buffer-<br>assign | Assign specific arrays to be double-buffered.                | [kernel[]->A[]]                                                                                              |

# User-Specified Optimizations

| Option                   | Explanation                                                 | Example    |
|--------------------------|-------------------------------------------------------------|------------|
| explore-loop-<br>permute | Explore loop permutation in the step of array partitioning. | True/False |
| fifo-depth               | FIFO depth.                                                 | 2          |
| hbm                      | Use multi-port DRAM/HBM                                     | True/False |
| hbm-port-num             | Specify HBM port number per array.                          | 2          |
| hls                      | Generate Xilinx HLS host.                                   | True/False |
| host-serialize           | Serialize/deserialize the host data.                        | True/False |
| io-module-<br>embedding  | Embed I/O modules inside PEs if possible.                   | True/False |
| loop-infinitize          | Apply loop infinitization optimization (Intel OpenCL only)  | True/False |

# User-Specified Optimizations

| Option       | Explanation                                                | Example                     |
|--------------|------------------------------------------------------------|-----------------------------|
| local-reduce | Generate non-output-stationary array with local reduction. | True/False                  |
| reduce-op    | Reduction operator.                                        | " <del>+</del> "            |
| max-sa-dim   | Maximal systolic array dimension.                          | 2                           |
| sa-sizes     | Computation management parameters.                         | [kenrel[]->array_part[4,4]] |