# LABORATORY 2 : Full-Adder Design

VLSI .Course 20-21. Fall quadrimester

**Authors** Carlos Rodriguez

Victor Correal

**Teacher** Ramon Canal

**Date** 16/10/2020

## LAB2: Full-Adder Design

### 1. Hours

We dedicate more or less 4 days. We have problems with Electric and that has delayed us

### 2. Full-Adder Schematic

We make the schematic with 9 NANDS but, we tried with 9 NANDS components and we was problems with NCC (differents number of components). So we have tried with transistors PMOS and CMOS, but we have more problems with NCC and we don't have time. Then this is the result:



We exports 3 inputs (a,b,c) and 2 outputs (cout, s)

## 2.1 Simulation Schematic

In the simulation, all works fine, any warning



## 3. Fulladder.cmd

```
1 | fulladder.cmd
    | Written 1/24/02 David Harris@hmc.edu
   | Simulate a full adder for Lab 2.
    Note: this file does not check all input combinations.
6
7
    000
8 1abc
9
    s 2
10 assert s 0
11
    assert cout 0
12
13
     001
14
    h a
15
    s 2
    assert s 1
16
17
     assert cout 0
18
19
    010
20
    1 a
21
    h b
22
     s 2
23
     assert s 1
24
     assert cout 0
25
26
     011
27
     h a
28
     s 2
29
     assert s 0
30
     assert cout 1
31
32
33
     | 100
    1 b a
34
35
     h c
```

```
36 s 2
37 assert s 1
38 assert cout 0
39
40
41 | 101
42 h a
43 s 2
44 assert s 0
45 assert cout 1
46
47
48 | 110
49 la
50 h b
51 s 2
52 assert s 0
53 assert cout 1
54
55
56 | 111
57 h a
58 s 2
59 assert s 1
60 assert cout 1
```

## 4. Full-Adder Layout

The first option are 9 NANDS as component, (Edit- New Facet Instance), but the simulation didn't work ,so we make a NAND (lab1) and duplicate 8 more. Now the simulation works. We exports 3 inputs (a,b,c) and 2 outputs (cout, s)



## 5. Simulation Layout

Simulation works, any warning



## 6. Verification Status Layout

DRC and ERC pass! The same in the schematic. But like we said, we have had problems with the NCC.

#### **6.1 DRC**



#### **6.2 ERC**



#### **6.3 NCC**

I don't know because we have errors 4 and 5, because we have the same exports names in the two facets, schematic and layout. And the other we don't know how to solve it. And we don't have more time.

