# Lab 2-Systolic Array Matrix Multiplication

An Lihua 2022131001 Shanghaitech University, SIST anlh2022@shanghaitech.edu.cn

Abstract—Systolic array is a concurrently popular concept in acceration of matrix multiplication (MAC). This lab aims to design a matrix multiplication module based on systolic array, and apply it to 2D convolution using GEMM.

In this lab, I have completed the im2col, PE, and systolic\_array modules and passed all the test cases.

Index Terms—MAC, systolic array, im2col, GEMM

### I. INTRODUCTION

Matrix multiplication is a popular kernel in highperformance scientific computing workloads. NVIDIA now build GPU hardware that excels at the task of performing matrix multiplication. In contemporary usage, matrix multiplication hardware has even made it into the core of the Google Tensor Processing Unit (TPU). This lab's objective is to design a matrix multiplication module based on systolic array, and apply it to 2D convolution using GEMM.

The top diagram of this system is given in Fig. 1. It is mainly consists of memory, im2col, systolic array and two buffers. The inputs of the system are image and weights (convolution kernels), which are stored in the memory. The im2col module is used to do conversion on the image in order to do convolutions using GEMM, a proper organization of read and write address is needed. After that, the systolic\_array module instantiate a weight-stationary systolic array composed by PE (Processing Elements), it receives the activation X from X\_buffer and output results Y to Y\_buffer. The PE array in systolic module is designed in parallel, so shift registers FIFO are essential. The results in Y\_buffer will also be send to the memory.

All the input and output data are stored in a 32-bits memory, the base address of each parameter is given in Table I. Note that the image, weights and outputs matrix are stored in rowmajor order, while the im2col results are stored in column-major order.

 $\begin{tabular}{l} TABLE\ I\\ BASE\ ADDRESSES\ OF\ EACH\ PARAMETER. \end{tabular}$ 

| Name        | Value      | Description           |
|-------------|------------|-----------------------|
| IMG_BASE    | 0x00000000 | image start address   |
| WEIGHT_BASE | 0x00001000 | weights start address |
| IM2COL_BASE | 0x00002000 | im2col start address  |
| OUTPUT_BASE | 0x00003000 | output start address  |

## II. IM2COL + GEMM

Fig. 2 is an example of im2col operation. When performing a 2D convolution, data in the convolution window is stored dis-



Fig. 1. System top diagram.

continously in memory, which is not efficient for computation. The im2col operation expand each convolution window on the image into a column of matrix X, while keeping the operation of 2D convolution is equivalent to the mutiplication of matrix W and matrix X, which has accerated the computing speed and reduce memory access time.



Fig. 2. im2col operation example.

However, in this system design, padding with zero is under consideration, a proper organization of the read/write address is important. In this lab, I use the concept of absolute address and relative address to represent the read address, while write address is simply given in order.

Fig. 3 shows basic concept of im2col design. For example, a 3x3 FILTER will go through a 4x4 IMAGE with 0-padding. The base address represent the location of the center pixel of FILTER, is can only reach the blue region in IMAGE. The filter counter represents the relative address of read data. Then the absolute addresss of read data can be get according to the filter counter and base address, the mapping of read address is shown in Fig. 4.



Fig. 3. Diagram of address organization.

```
always@(*) begin

// Case of relative address
// Absolute address = Base address + Relative address
case(filter_cntr)

0:begin addr_rd_reg = base_addr-IMG_W-1;end
1:begin addr_rd_reg = base_addr-IMG_W+1;end
2:begin addr_rd_reg = base_addr-IMG_W+1;end
3:begin addr_rd_reg = base_addr-1;end
4:begin addr_rd_reg = base_addr+1;end
5:begin addr_rd_reg = base_addr+IMG_W-1;end
6:begin addr_rd_reg = base_addr+IMG_W-1;end
7:begin addr_rd_reg = base_addr+IMG_W-1;end
8:begin addr_rd_reg = base_addr+IMG_W+1;end
9:begin addr_rd_reg = base_addr+IMG_W+1;end
endcase
end
```

Fig. 4. Code of read address.

For the write data, when filter is in the IMAGE blue region, like the green window in Fig. 5, there is no need to output zeros. However, there are two special cases that need to output zero: (1) when filter is at the corner of IMAGE; (2) when filter is at the side of IMGAE.

For example, when the filter is at the left-up corner (red window) of IMAGE in Fig. 5, the write data should be zero when the filter counter is 1, 2, 3, 4 and 7, while the filter is at right side (yellow window) in Fig. 5, the write data should be zero when counter is 3, 6, 9. Table II shows how to determine

write data with padding, it gives the critical filter counter to output **ZERO** or **Read**.

| 0 | 0  | 0  | 0  | 0  | 0 |
|---|----|----|----|----|---|
| 0 | 1  | 2  | 3  | 4  | 0 |
| 0 | 5  | 6  | 7  | 8  | 0 |
| 0 | 9  | 10 | 11 | 12 | 0 |
| 0 | 13 | 14 | 15 | 16 | 0 |
| 0 | 0  | 0  | 0  | 0  | 0 |

| 1 | 2 | 3 |
|---|---|---|
| 4 | 5 | 6 |
| 7 | 8 | 9 |

Fig. 5. Special cases.

#### TABLE II DETERMINE WRITE DATA.

| Location          | Write = Read | Write = 0 |
|-------------------|--------------|-----------|
| Left-Up Corner    | 5, 6, 8, 9   | -         |
| Right-Up Corner   | 4, 5, 7, 8   | -         |
| Left-Down Corner  | 2, 3, 5, 6   | -         |
| Right-Down Corner | 1, 2, 4, 5   | -         |
| Up Side           | -            | 1, 2, 3   |
| Left Side         | -            | 1, 4, 7   |
| Right Side        | -            | 3, 6, 9   |
| Down Side         | -            | 7, 8, 9   |

## III. WEIGHT STATIONARY SYSTOLIC ARRAY

The basic component in a systolic is the Processing Element (PE). As shown in Fig. 6, the input activation is streamed from left side with proper offset, which will be completed by adding shift registers FIFO to realize delay before input. After that, the shifted output will be aviliable at the bottom side.



Fig. 6. Weight stationary systolic array.

Next, I am going to describe my design of PE unit and the weight stationary systolic array with pipline in detail.

## A. Processing Element (PE)

PE module is quite simple to realize. Like the diagram shown in Fig. 7, for a weight stationary systolic array, each PE stores a constant weight W and multiply it with input X\_in

then add to Y\_in on every clock cycle, then set the new result to Y\_out, which is the outoput of concurrent PE cell. At the same time, the output Y\_out and X\_out of current PE cell will be passed into the neighbor PE for next clock cycle's computation. This module is sequential, all the outputs are reset when the *rst* signal is pulled up.



Y\_out = X\_in \* W + Y\_in

Fig. 7. PE unit.

#### B. Systolic Array

For the convience of connection with PE array, the input X and weight W are read and then store in new memory, which are KxN X\_reg and (K+1)xN W\_reg respectively.

It is worth to notice that X and Y need some shift registers FIFO to control the cycle of data arrival to get the correct result. FIFO is a cascade of a series of registers, which accepts one data in each cycle and simultaneously outputs one data. By adjusting the depth of FIFO can control the number of cycles data takes from entering to reading/writing out. The diagram of FIFO before input X is shown in Fig. 8, FIFO before output Y is similar.



Fig. 8. Diagram of FIFO before input X.

Next is to generate a KxN PE array, the connection between each two adjacent PE is also shown in Fig. 8.

Output Y is also stored temporary in a Kx(N+1) memory. The additional one column is for the last output from last PE row, the same reason for the additional one row for input X.

## C. valid & down

Given a counter  $m\_cntr$  to record the clock cycles. When the counter reach N+K+1, it means the first sets of inputs

have gone throungh the KxN PE array, so the signal **valid** can be pulled up and the first output Y can be get. When the counter reach N+K+M+1, it means all the M columns of input X have been sent into the systolic array and all the results can be output, so the signal **down** can be pulled up.

#### IV. SIMULATION RESULTS

Fig. 9 is the single test result, both im2col and systolic array are correct!



Fig. 9. Test results.

Fig. 10 is the result of 10 continuous tests, and the printed information shows that all the test cases are passed!



Fig. 10. Test for 10 continuous cases.

#### V. CONCLUSION

In this lab, I have completed the im2col, PE, and systolic\_array modules and passed all the test cases. I use the concept of absolute address and relative address to control the read address for im2col module. In systolic\_array module, I realize the PE unit and connected all the PE array correctly. FIFO shift registers are also implemented to control the cycle of data flow.

#### REFERENCES

- [1] Siting, Liu. EE219: ICS, 2022-Fall
- [2] Yajun, Ha. EE116: FPGA-based Hardware System Design, 2020