

# Octal, 12-/16-Bit *nano*DAC+ with 2 ppm/°C Reference, SPI Interface

**Data Sheet** 

AD5672R/AD5676R

#### **FEATURES**

#### **High performance**

High relative accuracy (INL): ±3 LSB maximum at 16 bits Total unadjusted error (TUE): ±0.14% of FSR maximum

Offset error: ±1.5 mV maximum
Gain error: ±0.06% of FSR maximum
Low drift 2.5 V reference: 2 ppm/°C typical

Wide operating ranges

-40°C to +125°C temperature range

2.7 V to 5.5 V power supply

**Easy implementation** 

User selectable gain of 1 or 2 (GAIN pin)

1.8 V logic compatibility

50 MHz SPI with readback or daisy chain Robust 2 kV HBM and 1.5 kV FICDM ESD rating

20-lead, TSSOP RoHS-compliant package

#### **APPLICATIONS**

Optical transceivers
Base station power amplifiers
Process control (PLC input/output cards)
Industrial automation
Data acquisition systems

#### **GENERAL DESCRIPTION**

The AD5672R/AD5676R are low power, octal, 12-/16-bit buffered voltage output digital-to-analog converters (DACs). They include a 2.5 V, 2 ppm/°C internal reference (enabled by default) and a gain select pin giving a full-scale output of 2.5 V (gain = 1) or 5 V (gain = 2). The devices operate from a single 2.7 V to 5.5 V supply and are guaranteed monotonic by design. The AD5672R/AD5676R are available in a 20-lead TSSOP package and incorporate a power-on reset circuit and a RSTSEL pin that ensures that the DAC outputs power up to zero scale or midscale and remain there until a valid write. The AD5672R/AD5676R contain a power-down mode, reducing the current consumption to 1  $\mu$ A typical while in power-down mode.

Table 1. Octal nanoDAC+® Devices

| Interface        | Reference | 16-Bit  | 12-Bit         |
|------------------|-----------|---------|----------------|
| SPI              | Internal  | AD5676R | AD5672R        |
|                  | External  | AD5676  | Not applicable |
| I <sup>2</sup> C | Internal  | AD5675R | AD5671R        |

#### **PRODUCT HIGHLIGHTS**

- High Relative Accuracy (INL).
   AD5672R (12-bit): ±1 LSB maximum.
   AD5676R (16-bit): ±3 LSB maximum.
- 2. Low Drift, 2.5 V On-Chip Reference.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

Rev. A

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.

# **TABLE OF CONTENTS**

| write and Opdate Commands26                |
|--------------------------------------------|
| Daisy-Chain Operation                      |
| Readback Operation                         |
| Power-Down Operation                       |
| Load DAC (Hardware LDAC Pin)28             |
| LDAC Mask Register                         |
| Hardware Reset (RESET)                     |
| Reset Select Pin (RSTSEL)                  |
| Internal Reference Setup                   |
| Solder Heat Reflow                         |
| Long-Term Temperature Drift                |
| Thermal Hysteresis                         |
| Applications Information                   |
| Power Supply Recommendations31             |
| Microprocessor Interfacing31               |
| AD5672R/AD5676R to ADSP-BF531 Interface 31 |
| AD5672R/AD5676R to SPORT Interface31       |
| Layout Guidelines                          |
| Galvanically Isolated Interface            |
| Outline Dimensions                         |
| Ordering Guide                             |

| 2/15—Rev. 0 to Rev. A                                      |     |
|------------------------------------------------------------|-----|
| Added AD5672R Specifications Section                       | . : |
| Changes to Table 2                                         | . : |
| Added AD5676R Specifications Section and Table 3;          |     |
| Renumbered Sequentially                                    | . ! |
| Change to RESET Pulse Activation Parameter, Table 5        | . 8 |
| Change to Terminology Section                              | 22  |
| Changes to Transfer Function Section and Output Amplifiers |     |
| Section                                                    | 2   |
| Changes to Hardware Reset (RESET) Section                  | 29  |
| Changes to Ordering Guide                                  | 33  |

10/14—Revision 0: Initial Version

# **SPECIFICATIONS**

#### **AD5672R SPECIFICATIONS**

 $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}, \ 1.8 \text{ V} \leq V_{LOGIC} \leq 5.5 \text{ V}, \ R_L = 2 \text{ k}\Omega, \ C_L = 200 \text{ pF}, \ \text{all specifications } T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \ \text{unless otherwise noted}.$ 

Table 2.

| ′±10%                   |
|-------------------------|
| e output change         |
| . output change         |
| annel)                  |
| <u>umer</u>             |
|                         |
|                         |
|                         |
|                         |
|                         |
|                         |
| midscale,               |
| illuscale,              |
| midscale,               |
|                         |
|                         |
|                         |
| <sub>DD</sub> = 5 V     |
|                         |
|                         |
|                         |
|                         |
|                         |
| $kHz$ , $C_L = 10 nF$ , |
| 10 12, CL — 10 111,     |
|                         |
|                         |
|                         |
|                         |
|                         |
|                         |
|                         |
| 1                       |

Rev. A | Page 3 of 33

| Parameter                          | Min                    | Тур | Max                           | Unit | Test Conditions/Comments                                       |
|------------------------------------|------------------------|-----|-------------------------------|------|----------------------------------------------------------------|
| LOGIC INPUTS <sup>2</sup>          |                        |     |                               |      |                                                                |
| Input Current                      |                        |     | ±1                            | μΑ   | Per pin                                                        |
| Input Voltage                      |                        |     |                               |      |                                                                |
| Low, V <sub>INL</sub>              |                        |     | $0.3 \times V_{\text{LOGIC}}$ | V    |                                                                |
| High, V <sub>INH</sub>             | $0.7 \times V_{LOGIC}$ |     |                               | V    |                                                                |
| Pin Capacitance                    |                        | 3   |                               | pF   |                                                                |
| LOGIC OUTPUTS (SDO) <sup>2</sup>   |                        |     |                               |      |                                                                |
| Output Voltage                     |                        |     |                               |      |                                                                |
| Low, V <sub>OL</sub>               |                        |     | 0.4                           | V    | $I_{SINK} = 200 \mu A$                                         |
| High, V <sub>OH</sub>              | $V_{LOGIC} - 0.4$      |     |                               | V    | $I_{SOURCE} = 200 \mu\text{A}$                                 |
| Floating State Output Capacitance  |                        | 4   |                               | pF   |                                                                |
| POWER REQUIREMENTS                 |                        |     |                               |      |                                                                |
| VLOGIC                             | 1.8                    |     | 5.5                           | V    |                                                                |
| logic                              |                        |     | 1                             | μΑ   | Power-on, -40°C to +105°C                                      |
|                                    |                        |     | 1.3                           | μΑ   | Power-on, -40°C to +125°C                                      |
|                                    |                        |     | 0.5                           | μΑ   | Power-down, -40°C to +105°C                                    |
|                                    |                        |     | 1.3                           | μΑ   | Power-down, –40°C to +125°C                                    |
| $V_{	extsf{DD}}$                   | 2.7                    |     | 5.5                           | V    | Gain = 1                                                       |
|                                    | V <sub>REF</sub> + 1.5 |     | 5.5                           | V    | Gain = 2                                                       |
| I <sub>DD</sub>                    |                        |     |                               |      | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ , $V_{DD} = 2.7 V$ to 5.5 V |
| Normal Mode <sup>9</sup>           |                        | 1.1 | 1.26                          | mA   | Internal reference off, -40°C to +85°C                         |
|                                    |                        | 1.8 | 2.0                           | mA   | Internal reference on, -40°C to +85°C                          |
|                                    |                        | 1.1 | 1.3                           | mA   | Internal reference off                                         |
|                                    |                        | 1.8 | 2.1                           | mA   | Internal reference on                                          |
| All Power-Down Modes <sup>10</sup> |                        | 1   | 1.7                           | μΑ   | Tristate to 1 kΩ, –40°C to +85°C                               |
|                                    |                        | 1   | 1.7                           | μΑ   | Power down to 1 kΩ, –40°Cto +85°C                              |
|                                    |                        | 1   | 2.5                           | μΑ   | Tristate, -40°C to +105°C                                      |
|                                    |                        | 1   | 2.5                           | μΑ   | Power down to 1 k $\Omega$ , –40°C to +105°C                   |
|                                    |                        | 1   | 5.5                           | μΑ   | Tristate to 1 k $\Omega$ , –40°C to +125°C                     |
|                                    |                        | 1   | 5.5                           | μΑ   | Power down to 1 k $\Omega$ , –40°C to +125°C                   |

 $<sup>^1</sup>$  DC specifications tested with the outputs unloaded, unless otherwise noted. Upper dead band = 10 mV and exists only when  $V_{REF} = V_{DD}$  with gain = 1, or when  $V_{REF}/2 = V_{DD}$  with gain = 2. Linearity calculated using a reduced code range of 12 to 4080.

<sup>&</sup>lt;sup>2</sup> Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>3</sup> Together, Channel 0, Channel 1, Channel 2, and Channel 3 can source/sink 40 mA. Similarly, together, Channel 4, Channel 5, Channel 6, and Channel 7 can source/sink 40 mA up to a junction temperature of 125°C.

<sup>&</sup>lt;sup>4</sup> V<sub>DD</sub> = 5 V. The devices include current limiting intended to protect the devices during temporary overload conditions. Junction temperature can be exceeded during current limit. Operation above the specified maximum operation junction temperature may impair device reliability.

 $<sup>^5</sup>$  When drawing a load current at either rail, the output voltage headroom with respect to that rail is limited by the  $^2$ 5 Ω typical channel resistance of the output devices. For example, when sinking 1 mA, the minimum output voltage = 25 Ω × 1 mA = 25 mV.

 $<sup>^6</sup>$  Initial accuracy presolder reflow is  $\pm 750~\mu V$ ; output voltage includes the effects of preconditioning drift. See the Internal Reference Setup section.

 $<sup>^{7}</sup>$  Reference is trimmed and tested at two temperatures and is characterized from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

 $<sup>^8</sup>$  Reference temperature coefficient calculated as per the box method. See the Terminology section for further information.

<sup>&</sup>lt;sup>9</sup> Interface inactive. All DACs active. DAC outputs unloaded.

<sup>&</sup>lt;sup>10</sup> All DACs powered down.

#### **AD5676R SPECIFICATIONS**

 $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}, \ 1.8 \text{ V} \leq V_{LOGIC} \leq 5.5 \text{ V}, \ R_L = 2 \text{ k}\Omega, \ C_L = 200 \text{ pF}, \ all specifications } \\ T_A = -40 \text{°C to } +125 \text{°C}, \ unless otherwise noted.}$ 

Table 3.

|                                                        |        | A Grade |        |        | B Grade |        |          |                                                                                                        |
|--------------------------------------------------------|--------|---------|--------|--------|---------|--------|----------|--------------------------------------------------------------------------------------------------------|
| Parameter                                              | Min    | Тур     | Max    | Min    | Тур     | Max    | Unit     | Test Conditions/Comments                                                                               |
| STATIC PERFORMANCE <sup>1</sup>                        |        |         |        |        |         |        |          |                                                                                                        |
| Resolution                                             | 16     |         |        | 16     |         |        | Bits     |                                                                                                        |
| Relative Accuracy (INL)                                |        | ±1.8    | ±8     |        | ±1.8    | ±3     | LSB      | Gain = 1                                                                                               |
| ·                                                      |        | ±1.7    | ±8     |        | ±1.7    | ±3     | LSB      | Gain = 2                                                                                               |
| Differential Nonlinearity (DNL)                        |        | ±0.7    | ±1     |        | ±0.7    | ±1     | LSB      | Gain = 1                                                                                               |
| , ,                                                    |        | ±0.5    | ±1     |        | ±0.5    | ±1     | LSB      | Gain = 2                                                                                               |
| Zero Code Error                                        |        | 0.8     | 3      |        | 8.0     | 1.6    | mV       | Gain = 1 or gain = 2                                                                                   |
| Offset Error                                           |        | -0.75   | ±6     |        | -0.75   | ±2     | mV       | Gain = 1                                                                                               |
|                                                        |        | -0.1    | ±4     |        | -0.1    | ±1.5   | mV       | Gain = 2                                                                                               |
| Full-Scale Error                                       |        | -0.018  | ±0.28  |        | -0.018  | ±0.14  | % of FSR | Gain = 1                                                                                               |
|                                                        |        | -0.013  | ±0.14  |        | -0.013  | ±0.07  | % of FSR | Gain = 2                                                                                               |
| Gain Error                                             |        | +0.04   | ±0.24  |        | +0.04   | ±0.12  | % of FSR | Gain = 1                                                                                               |
|                                                        |        | -0.02   | ±0.12  |        | -0.02   | ±0.06  | % of FSR | Gain = 2                                                                                               |
| TUE                                                    |        | ±0.03   | ±0.3   |        | ±0.03   | ±0.18  | % of FSR | Gain = 1                                                                                               |
|                                                        |        | ±0.006  | ±0.25  |        | ±0.006  | ±0.14  | % of FSR | Gain = 2                                                                                               |
| Offset Error Drift <sup>2</sup>                        |        | ±1      |        |        | ±1      |        | μV/°C    |                                                                                                        |
| DC Power Supply Rejection<br>Ratio (PSRR) <sup>2</sup> |        | 0.25    |        |        | 0.25    |        | mV/V     | DAC code = midscale, V <sub>DD</sub> = 5 V ± 10%                                                       |
| DC Crosstalk <sup>2</sup>                              |        | ±2      |        |        | ±2      |        | μV       | Due to single channel, full-scale output change                                                        |
|                                                        |        | ±3      |        |        | ±3      |        | μV/mA    | Due to load current change                                                                             |
|                                                        |        | ±2      |        |        | ±2      |        | μV       | Due to powering down (per channel)                                                                     |
| OUTPUT CHARACTERISTICS <sup>2</sup>                    |        |         |        |        |         |        |          |                                                                                                        |
| Output Voltage Range                                   | 0      |         | 2.5    | 0      |         | 2.5    | V        | Gain = 1                                                                                               |
| , 3                                                    | 0      |         | 5      | 0      |         | 5      | V        | Gain = 2                                                                                               |
| Output Current Drive                                   |        |         | 15     |        |         | 15     | mA       |                                                                                                        |
| Capacitive Load Stability                              |        | 2       |        |        | 2       |        | nF       | R <sub>L</sub> = ∞                                                                                     |
| ,                                                      |        | 10      |        |        | 10      |        | nF       | $R_L = 1 \text{ k}\Omega$                                                                              |
| Resistive Load <sup>3</sup>                            | 1      |         |        | 1      |         |        | kΩ       | _                                                                                                      |
| Load Regulation                                        |        | 183     |        |        | 183     |        | μV/mA    | $V_{DD} = 5 \text{ V} \pm 10\%$ , DAC code = midscale, $-30 \text{ mA} \le I_{OUT} \le +30 \text{ mA}$ |
|                                                        |        | 177     |        |        | 177     |        | μV/mA    | $V_{DD} = 3 \text{ V} \pm 10\%$ , DAC code = midscale, $-20 \text{ mA} \le I_{OUT} \le +20 \text{ mA}$ |
| Short-Circuit Current <sup>4</sup>                     |        | 40      |        |        | 40      |        | mA       |                                                                                                        |
| Load Impedance at Rails <sup>5</sup>                   |        | 25      |        |        | 25      |        | Ω        |                                                                                                        |
| Power-Up Time                                          |        | 2.5     |        |        | 2.5     |        | μs       | Exiting power-down mode, $V_{DD} = 5 \text{ V}$                                                        |
| REFERENCE OUTPUT                                       |        |         |        |        |         |        |          |                                                                                                        |
| Output Voltage <sup>6</sup>                            | 2.4975 |         | 2.5025 | 2.4975 |         | 2.5025 | V        |                                                                                                        |
| Reference Temperature<br>Coefficient <sup>7, 8</sup>   |        | 5       | 20     |        | 2       | 5      | ppm/°C   | See the Terminology section                                                                            |
| Output Impedance <sup>2</sup>                          |        | 0.04    |        |        | 0.04    |        | Ω        |                                                                                                        |
| Output Voltage Noise <sup>2</sup>                      |        | 13      |        |        | 13      |        | μV p-p   | 0.1 Hz to 10 Hz                                                                                        |
| Output Voltage Noise Density <sup>2</sup>              |        | 240     |        |        | 240     |        | nV/√Hz   | At ambient temperature, $f = 10 \text{ kHz}$ , $C_L = 10 \text{ nF}$ , gain = 1 or 2                   |
| Load Regulation Sourcing <sup>2</sup>                  |        | 29      |        |        | 29      |        | μV/mA    | At ambient temperature                                                                                 |
| Load Regulation Sinking <sup>2</sup>                   |        | 74      |        |        | 74      |        | μV/mA    | At ambient temperature                                                                                 |
| Output Current Load<br>Capability <sup>2</sup>         |        | ±20     |        |        | ±20     |        | mA       | $V_{DD} \ge 3 \text{ V}$                                                                               |
| Line Regulation <sup>2</sup>                           |        | 43      |        |        | 43      |        | μV/V     | At ambient temperature                                                                                 |
| Long-Term Stability/Drift <sup>2</sup>                 |        | 12      |        |        | 12      |        | ppm      | After 1000 hours at 125°C                                                                              |
| Thermal Hysteresis <sup>2</sup>                        |        | 125     |        |        | 125     |        | ppm      | First cycle                                                                                            |
| •                                                      |        | 25      |        |        | 25      |        | ppm      | Additional cycles                                                                                      |

Rev. A | Page 5 of 33

|                                      |                          | A Grade |                        | B Grade                     |     |                        |      |                                                                           |
|--------------------------------------|--------------------------|---------|------------------------|-----------------------------|-----|------------------------|------|---------------------------------------------------------------------------|
| Parameter                            | Min                      | Тур     | Max                    | Min                         | Тур | Max                    | Unit | Test Conditions/Comments                                                  |
| LOGIC INPUTS <sup>2</sup>            |                          |         |                        |                             |     |                        |      |                                                                           |
| Input Current                        |                          |         | ±1                     |                             |     | ±1                     | μΑ   | Per pin                                                                   |
| Input Voltage                        |                          |         |                        |                             |     |                        |      |                                                                           |
| Low, V <sub>INL</sub>                |                          |         | $0.3 \times V_{LOGIC}$ |                             |     | $0.3 \times V_{LOGIC}$ | V    |                                                                           |
| High, V <sub>INH</sub>               | 0.7 × V <sub>LOGIC</sub> |         |                        | 0.7 ×<br>V <sub>LOGIC</sub> |     |                        | V    |                                                                           |
| Pin Capacitance                      |                          | 3       |                        |                             | 3   |                        | pF   |                                                                           |
| LOGIC OUTPUTS (SDO) <sup>2</sup>     |                          |         |                        |                             |     |                        |      |                                                                           |
| Output Voltage                       |                          |         |                        |                             |     |                        |      |                                                                           |
| Low, V <sub>OL</sub>                 |                          |         | 0.4                    |                             |     | 0.4                    | V    | I <sub>SINK</sub> = 200 μA                                                |
| High, V <sub>OH</sub>                | V <sub>LOGIC</sub> – 0.4 |         |                        | V <sub>LOGIC</sub> – 0.4    |     |                        | V    | $I_{SOURCE} = 200 \mu\text{A}$                                            |
| Floating State Output<br>Capacitance |                          | 4       |                        |                             | 4   |                        | pF   |                                                                           |
| POWER REQUIREMENTS                   |                          |         |                        |                             |     |                        |      |                                                                           |
| $V_{LOGIC}$                          | 1.8                      |         | 5.5                    | 1.8                         |     | 5.5                    | V    |                                                                           |
| logic                                |                          |         | 1                      |                             |     | 1                      | μΑ   | Power-on, -40°C to +105°C                                                 |
|                                      |                          |         | 1.3                    |                             |     | 1.3                    | μΑ   | Power-on, -40°C to +125°C                                                 |
|                                      |                          |         | 0.5                    |                             |     | 0.5                    | μA   | Power-down, -40°C to +105°C                                               |
|                                      |                          |         | 1.3                    |                             |     | 1.3                    | μA   | Power-down, -40°C to +125°C                                               |
| $V_{DD}$                             | 2.7                      |         | 5.5                    | 2.7                         |     | 5.5                    | V    | Gain = 1                                                                  |
|                                      | V <sub>REF</sub> + 1.5   |         | 5.5                    | V <sub>REF</sub> + 1.5      |     | 5.5                    | V    | Gain = 2                                                                  |
| $I_{DD}$                             |                          |         |                        |                             |     |                        |      | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ , $V_{DD} = 2.7 \text{ V to}$<br>5.5 V |
| Normal Mode <sup>9</sup>             |                          | 1.1     | 1.26                   |                             | 1.1 | 1.26                   | mA   | Internal reference off, –40°C to<br>+85°C                                 |
|                                      |                          | 1.8     | 2.0                    |                             | 1.8 | 2.0                    | mA   | Internal reference on, –40°C to<br>+85°C                                  |
|                                      |                          | 1.1     | 1.3                    |                             | 1.1 | 1.3                    | mA   | Internal reference off                                                    |
|                                      |                          | 1.8     | 2.1                    |                             | 1.8 | 2.1                    | mA   | Internal reference on                                                     |
| All Power-Down Modes <sup>10</sup>   |                          | 1       | 1.7                    |                             | 1   | 1.7                    | μΑ   | Tristate to 1 kΩ, –40°C to +85°C                                          |
|                                      |                          | 1       | 1.7                    |                             | 1   | 1.7                    | μA   | Power down to 1 kΩ, –40°C to +85°C                                        |
|                                      |                          | 1       | 2.5                    |                             | 1   | 2.5                    | μA   | Tristate, –40°C to +105°C                                                 |
|                                      |                          | 1       | 2.5                    |                             | 1   | 2.5                    | μΑ   | Power down to 1 kΩ, –40°C to +105°C                                       |
|                                      |                          | 1       | 5.5                    |                             | 1   | 5.5                    | μΑ   | Tristate to 1 kΩ, –40°C to +125°C                                         |
|                                      |                          | 1       | 5.5                    |                             | 1   | 5.5                    | μΑ   | Power down to 1 kΩ, –40°C to +125°C                                       |

<sup>&</sup>lt;sup>1</sup> DC specifications tested with the outputs unloaded, unless otherwise noted. Upper dead band = 10 mV and exists only when  $V_{REF} = V_{DD}$  with gain = 1, or when  $V_{REF}/2 = V_{DD}$  with gain = 2. Linearity calculated using a reduced code range of 256 to 65,280.

<sup>2</sup> Guaranteed by design and characterization; not production tested.

<sup>&</sup>lt;sup>3</sup> Together, Channel 0, Channel 1, Channel 2, and Channel 3 can source/sink 40 mA. Similarly, together, Channel 4, Channel 5, Channel 6, and Channel 7 can source/sink 40 mA up to a junction temperature of 125°C.

<sup>&</sup>lt;sup>4</sup> V<sub>DD</sub> = 5 V. The devices include current limiting intended to protect the devices during temporary overload conditions. Junction temperature can be exceeded during current limit. Operation above the specified maximum operation junction temperature may impair device reliability.

 $<sup>^5</sup>$  When drawing a load current at either rail, the output voltage headroom with respect to that rail is limited by the  $25 \Omega$  typical channel resistance of the output devices. For example, when sinking 1 mA, the minimum output voltage =  $25 \Omega \times 1$  mA = 25 mV.

<sup>6</sup> Initial accuracy presolder reflow is ±750 µV; output voltage includes the effects of preconditioning drift. See the Internal Reference Setup section.

 $<sup>^{7}</sup>$  Reference is trimmed and tested at two temperatures and is characterized from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

 $<sup>^8</sup>$  Reference temperature coefficient calculated as per the box method. See the Terminology section for further information.

<sup>&</sup>lt;sup>9</sup> Interface inactive. All DACs active. DAC outputs unloaded.

<sup>&</sup>lt;sup>10</sup> All DACs powered down.

#### **AC CHARACTERISTICS**

 $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}, 1.8 \text{ V} \leq V_{LOGIC} \leq 5.5 \text{ V}, R_L = 2 \text{ k}\Omega \text{ to GND, } C_L = 200 \text{ pF to GND, all specifications } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ to } T_A = -40 ^{$ otherwise noted. Guaranteed by design and characterization, not production tested.

Table 4.

| Parameter                                     | Min | Тур   | Max | Unit   | Test Conditions/Comments <sup>1</sup>                                   |
|-----------------------------------------------|-----|-------|-----|--------|-------------------------------------------------------------------------|
| OUTPUT VOLTAGE SETTLING TIME <sup>2</sup>     |     |       |     |        |                                                                         |
| AD5672R                                       |     | 5     | 8   | μs     | 1/4 to 3/4 scale settling to ±2 LSB                                     |
| AD5676R                                       |     | 5     | 8   | μs     | 1/4 to 3/4 scale settling to ±2 LSB                                     |
| SLEW RATE                                     |     | 0.8   |     | V/µs   |                                                                         |
| DIGITAL-TO-ANALOG GLITCH IMPULSE <sup>2</sup> |     | 1.4   |     | nV-sec | 1 LSB change around major carry (internal reference, gain = 1)          |
| DIGITAL FEEDTHROUGH <sup>2</sup>              |     | 0.13  |     | nV-sec |                                                                         |
| CROSSTALK <sup>2</sup>                        |     |       |     |        |                                                                         |
| Digital                                       |     | 0.1   |     | nV-sec |                                                                         |
| Analog                                        |     | -0.25 |     | nV-sec |                                                                         |
|                                               |     | -1.3  |     | nV-sec | Internal reference, gain = 2                                            |
| DAC-to-DAC                                    |     | -2.0  |     | nV-sec | Internal reference, gain = 2                                            |
| TOTAL HARMONIC DISTORTION <sup>3</sup>        |     | -80   |     | dB     | At $T_A$ , bandwidth = 20 kHz, $V_{DD}$ = 5 V, $f_{OUT}$ = 1 kHz        |
| OUTPUT NOISE SPECTRAL DENSITY <sup>2</sup>    |     | 300   |     | nV/√Hz | DAC code = midscale, 10 kHz, gain = 2                                   |
| OUTPUT NOISE <sup>2</sup>                     |     | 6     |     | μV p-p | 0.1 Hz to 10 Hz, gain = 1                                               |
| SIGNAL-TO-NOISE RATIO (SNR)                   |     | 90    |     | dB     | At $T_A = 25$ °C, bandwidth = 20 kHz, $V_{DD} = 5$ V, $f_{OUT} = 1$ kHz |
| SPURIOUS-FREE DYNAMIC RANGE (SFDR)            |     | 83    |     | dB     | At $T_A = 25$ °C, bandwidth = 20 kHz, $V_{DD} = 5$ V, $f_{OUT} = 1$ kHz |
| SIGNAL-TO-NOISE-AND-DISTORTION RATIO (SINAD)  |     | 80    |     | dB     | At $T_A = 25$ °C, bandwidth = 20 kHz, $V_{DD} = 5$ V, $f_{OUT} = 1$ kHz |

 $<sup>^1</sup>$  The operating temperature range is  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $T_A=25^{\circ}\text{C}$ .  $^2$  See the Terminology section. Measured using internal reference and gain = 1, unless otherwise noted.  $^3$  Digitally generated sine wave at 1 kHz.

#### **TIMING CHARACTERISTICS**

All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $(V_{IL} + V_{IH})/2$ . See Figure 2.  $V_{DD} = 2.7 \text{ V}$  to 5.5 V, 1.8 V  $\leq$   $V_{LOGIC} \leq$  5.5 V, and  $V_{REFIN} = 2.5 \text{ V}$ . All specifications  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , unless otherwise noted.

Table 5.

|                                                                  |                       | 1.8 V ≤ V <sub>L</sub> | ogic < <b>2.7 V</b> | 2.7 V ≤ \ | / <sub>LOGIC</sub> ≤ <b>5.5</b> V |      |
|------------------------------------------------------------------|-----------------------|------------------------|---------------------|-----------|-----------------------------------|------|
| Parameter <sup>1</sup>                                           | Symbol                | Min                    | Max                 | Min       | Max                               | Unit |
| SCLK Cycle Time                                                  | t <sub>1</sub>        | 20                     |                     | 20        |                                   | ns   |
| SCLK High Time                                                   | $t_2$                 | 4                      |                     | 1.7       |                                   | ns   |
| SCLK Low Time                                                    | t <sub>3</sub>        | 4.5                    |                     | 4.3       |                                   | ns   |
| SYNC to SCLK Falling Edge Setup Time                             | t <sub>4</sub>        | 15.1                   |                     | 10.1      |                                   | ns   |
| Data Setup Time                                                  | <b>t</b> <sub>5</sub> | 0.8                    |                     | 0.8       |                                   | ns   |
| Data Hold Time                                                   | <b>t</b> 6            | 0.1                    |                     | -0.8      |                                   | ns   |
| SCLK Falling Edge to SYNC Rising Edge                            | <b>t</b> <sub>7</sub> | 0.95                   |                     | 1.25      |                                   | ns   |
| Minimum SYNC High Time (Single, Combined, or All Channel Update) | t <sub>8</sub>        | 9.65                   |                     | 6.75      |                                   | ns   |
| SYNC Falling Edge to SCLK Fall Ignore                            | t <sub>9</sub>        | 4.75                   |                     | 9.7       |                                   | ns   |
| LDAC Pulse Width Low                                             | t <sub>10</sub>       | 4.85                   |                     | 5.45      |                                   | ns   |
| SCLK Falling Edge to LDAC Rising Edge                            | t <sub>11</sub>       | 41.25                  |                     | 25        |                                   | ns   |
| SCLK Falling Edge to LDAC Falling Edge                           | t <sub>12</sub>       | 26.35                  |                     | 20.3      |                                   | ns   |
| RESET Minimum Pulse Width Low                                    | t <sub>13</sub>       | 4.8                    |                     | 6.2       |                                   | ns   |
| RESET Pulse Activation Time                                      | t <sub>14</sub>       | 132                    |                     | 80        |                                   | ns   |
| Power-Up Time <sup>2</sup>                                       |                       | 5.15                   |                     | 5.18      |                                   | μs   |

 $<sup>^1</sup>$  Maximum SCLK frequency is 50 MHz at  $V_{DD} = 2.7$  V to 5.5 V, 1.8 V  $\leq$   $V_{LOGIC} \leq$   $V_{DD}$ . Guaranteed by design and characterization; not production tested.  $^2$  Time to exit power-down to normal mode of AD5672R/AD5676R operation,  $32^{nd}$  clock edge to 90% of DAC midscale value, with output unloaded.



Figure 2. Serial Write Operation

#### DAISY-CHAIN AND READBACK TIMING CHARACTERISTICS

All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2. See Figure 4 and Figure 5.  $V_{DD} = 2.7$  V to 5.5 V, 1.8 V  $\leq V_{LOGIC} \leq 5.5$  V,  $V_{REF} = 2.5$  V. All specifications  $-40^{\circ}$ C to  $+125^{\circ}$ C, unless otherwise noted.

Table 6.

|                                       |                       | 1.8 V ≤ V <sub>LOGIC</sub> < 2 | 2.7 V 2.7 V ≤ V | LOGIC ≤ <b>5.5 V</b> |      |
|---------------------------------------|-----------------------|--------------------------------|-----------------|----------------------|------|
| Parameter <sup>1</sup>                | Symbol                | Min Max                        | Min             | Max                  | Unit |
| SCLK Cycle Time                       | t <sub>1</sub>        | 120                            | 83.3            |                      | ns   |
| SCLK High Time                        | t <sub>2</sub>        | 33                             | 25.3            |                      | ns   |
| SCLK Low Time                         | t <sub>3</sub>        | 2.8                            | 3.25            |                      | ns   |
| SYNC to SCLK Falling Edge             | t <sub>4</sub>        | 75                             | 50              |                      | ns   |
| Data Setup Time                       | <b>t</b> <sub>5</sub> | 1.2                            | 0.5             |                      | ns   |
| Data Hold Time                        | t <sub>6</sub>        | 0.3                            | 0.4             |                      | ns   |
| SCLK Falling Edge to SYNC Rising Edge | t <sub>7</sub>        | 16.2                           | 13              |                      | ns   |
| Minimum SYNC High Time                | t <sub>8</sub>        | 55.1                           | 45              |                      | ns   |
| SDO Data Valid from SCLK Rising Edge  | t <sub>10</sub>       | 21.5                           | 22.7            |                      | ns   |
| SCLK Falling Edge to SYNC Rising Edge | t <sub>11</sub>       | 24.4                           | 20.3            |                      | ns   |
| SYNC Rising Edge to SCLK Rising Edge  | t <sub>12</sub>       | 85.5                           | 54              |                      | ns   |

<sup>&</sup>lt;sup>1</sup> Maximum SCLK frequency is 25 MHz or 15 MHz at V<sub>DD</sub> = 2.7 V to 5.5 V, 1.8 V ≤ V<sub>LOGIC</sub> ≤ V<sub>DD</sub>. Guaranteed by design and characterization; not production tested.

#### Circuit Diagram and Daisy-Chain and Readback Timing Diagrams



Figure 3. Load Circuit for Digital Output (SDO) Timing Specifications



Figure 4. Daisy-Chain Timing Diagram



Figure 5. Readback Timing Diagram

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 7.

| Parameter                                                                         | Rating                                        |
|-----------------------------------------------------------------------------------|-----------------------------------------------|
| V <sub>DD</sub> to GND                                                            | −0.3 V to +7 V                                |
| V <sub>LOGIC</sub> to GND                                                         | −0.3 V to +7 V                                |
| V <sub>OUT</sub> x to GND                                                         | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$    |
| V <sub>REFOUT</sub> to GND                                                        | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$    |
| Digital Input Voltage to GND                                                      | $-0.3 \text{ V to V}_{LOGIC} + 0.3 \text{ V}$ |
| Operating Temperature Range                                                       | −40°C to +125°C                               |
| Storage Temperature Range                                                         | −65°C to +150°C                               |
| Junction Temperature                                                              | 125°C                                         |
| 20-Lead TSSOP, θ <sub>JA</sub> Thermal Impedance,<br>Zero Airflow (4-Layer Board) | 112.6°C/W                                     |
| Reflow Soldering Peak Temperature,<br>Pb Free (J-STD-020)                         | 260°C                                         |
| ESD                                                                               |                                               |
| Human Body Model (HBM)                                                            | 2 kV                                          |
| Field Induced Charged Device Model<br>(FICDM)                                     | 1.5 kV                                        |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration

**Table 8. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Description                                                                                                                                                                                                                                                                        |
|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>OUT</sub> 1 | Analog Output Voltage from DAC 1. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 2       | V <sub>OUT</sub> 0 | Analog Output Voltage from DAC 0. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 3       | V <sub>DD</sub>    | Power Supply Input. These devices operate from 2.7 V to 5.5 V. Decouple the $V_{DD}$ supply with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND.                                                                                                           |
| 4       | $V_{LOGIC}$        | Digital Power Supply. The voltage on this pin ranges from 1.8 V to 5.5 V.                                                                                                                                                                                                          |
| 5       | SYNC               | Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, data transfers in on the falling edges of the next 24 clocks.                                                                                                           |
| 6       | SCLK               | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data transfers at rates of up to 50 MHz.                                                                                                                          |
| 7       | SDI                | Serial Data Input. This device has a 24-bit input shift register. Data is clocked into the register on the falling edge of the serial clock input.                                                                                                                                 |
| 8       | GAIN               | Span Set Pin. When this pin is tied to GND, all eight DAC outputs have a span from 0 V to $V_{REF}$ . If this pin is tied to $V_{LOGIC}$ , all eight DACs output a span of 0 V to 2 × $V_{REF}$ .                                                                                  |
| 9       | V <sub>OUT</sub> 7 | Analog Output Voltage from DAC 7. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 10      | V <sub>OUT</sub> 6 | Analog Output Voltage from DAC 6. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 11      | V <sub>OUT</sub> 5 | Analog Output Voltage from DAC 5. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 12      | V <sub>OUT</sub> 4 | Analog Output Voltage from DAC 4. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 13      | GND                | Ground Reference Point for All Circuitry on the Device.                                                                                                                                                                                                                            |
| 14      | RSTSEL             | Power-On Reset Pin. Tie this pin to GND to power up all eight DACs to zero scale. Tie this pin to V <sub>LOGIC</sub> to power up all eight DACs to midscale.                                                                                                                       |
| 15      | LDAC               | Load DAC. LDAC operates in two modes, asynchronously and synchronously. Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data, which allows all DAC outputs to simultaneously update. This pin can also be tied permanently low. |
| 16      | SDO                | Serial Data Output. This pin can be used to daisy-chain a number of devices together, or it can be used for readback. The serial data transfers on the rising edge of SCLK and is valid on the falling edge.                                                                       |
| 17      | RESET              | Asynchronous Reset Input. The RESET input is falling edge sensitive. When RESET is low, all LDAC pulses are ignored. When RESET is activated, the input register and the DAC register are updated with zero scale or midscale, depending on the state of the RSTSEL pin.           |
| 18      | $V_{REFOUT}$       | Reference Output Voltage. When using the internal reference, this is the reference output pin.                                                                                                                                                                                     |
| 19      | V <sub>OUT</sub> 3 | Analog Output Voltage from DAC 3. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |
| 20      | V <sub>оит</sub> 2 | Analog Output Voltage from DAC 2. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                 |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. AD5676R INL Error vs. Code



Figure 8. AD5672R INL Error vs. Code



Figure 9. AD5676R DNL Error vs. Code



Figure 10. AD5672R DNL Error vs. Code



Figure 11. AD5676R TUE vs. Code



Figure 12. AD5672R TUE vs. Code



Figure 13. AD5676R INL Error vs. Temperature



Figure 14. AD5672R INL Error vs. Supply Voltage



Figure 15. AD5676R DNL Error vs. Temperature



Figure 16. AD5672R DNL Error vs. Temperature



Figure 17. AD5676R TUE vs. Temperature



Figure 18. AD5672R TUE vs. Temperature



Figure 19. AD5676R INL Error vs. Supply Voltage



Figure 20. AD5676R DNL Error vs. Supply Voltage



Figure 21. AD5672R DNL Error vs. Supply Voltage



Figure 22. AD5676R TUE vs. Supply Voltage



Figure 23. AD5672R TUE vs. Supply Voltage



Figure 24. AD5676R Gain Error and Full-Scale Error vs. Temperature



Figure 25. AD5672R Gain Error and Full-Scale Error vs. Temperature



Figure 26. AD5676R Gain Error and Full-Scale Error vs. Supply Voltage



Figure 27. AD5672R Gain Error and Full-Scale Error vs. Supply Voltage



Figure 28. AD5676R Zero Code Error and Offset Error vs. Temperature



Figure 29. AD5672R Zero Code Error and Offset Error vs. Temperature



Figure 30. AD5676R Zero Code Error and Offset Error vs. Supply Voltage



Figure 31. AD5672R Zero Code Error and Offset Error vs. Supply Voltage



Figure 32. Supply Current (IDD) Histogram with Internal Reference



Figure 33. Headroom/Footroom (ΔV<sub>OUT</sub>) vs. Load Current



Figure 34. Source and Sink Capability at 5 V



Figure 35. Source and Sink Capability at 3 V



Figure 36. Supply Current (IDD) vs. Code



Figure 37. Supply Current ( $I_{DD}$ ) vs. Temperature



Figure 38. Supply Current (IDD) vs. Supply Voltage



Figure 39. Supply Current (IDD) vs. Zero Code and Full Scale



Figure 40. Full-Scale Settling Time



Figure 41. Power-On Reset to 0 V and Midscale



Figure 42. Exiting Power-Down to Midscale



Figure 43. Digital-to-Analog Glitch Impulse



Figure 44. Analog Crosstalk



Figure 45. DAC-to-DAC Crosstalk



Figure 46. 0.1 Hz to 10 Hz Output Noise



Figure 47. Noise Spectral Density (NSD)



Figure 48. Total Harmonic Distortion (THD) at 1 kHz



Figure 49. Settling Time vs. Capacitive Load



Figure 50. Settling Time, 5.5 V



Figure 51. Hardware Reset



Figure 52. Internal Reference NSD vs. Frequency



Figure 53. Internal Reference Voltage ( $V_{REF}$ ) vs. Temperature (A Grade)



Figure 54. Internal Reference Voltage ( $V_{REF}$ ) vs. Temperature (B Grade)



Figure 55. Internal Reference Voltage (V<sub>REF</sub>) vs. Load Current and Supply Voltage (V<sub>DD</sub>)



Figure 56. Internal Reference Voltage ( $V_{REF}$ ) vs. Supply Voltage ( $V_{DD}$ )

#### **TERMINOLOGY**

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. These DACs are guaranteed monotonic by design.

#### **Zero Code Error**

Zero code error is a measurement of the output error when zero code (0x0000) is loaded to the DAC register. The ideal output is 0 V. The zero code error is always positive because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero code error is expressed in mV.

#### **Full-Scale Error**

Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. The ideal output is  $V_{\rm DD}-1$  LSB. Full-scale error is expressed in percent of full-scale range (% of FSR).

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal expressed as % of FSR.

#### Offset Error Drift

Offset error drift is a measurement of the change in offset error with a change in temperature. It is expressed in  $\mu V/^{\circ}C$ .

#### **Offset Error**

Offset error is a measure of the difference between  $V_{\text{OUT}}$  (actual) and  $V_{\text{OUT}}$  (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured with Code 256 loaded in the DAC register. It can be negative or positive.

#### DC Power Supply Rejection Ratio (PSRR)

The dc power supply rejection ratio indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_{\text{OUT}}$  to a change in  $V_{\text{DD}}$  for full-scale output of the DAC. It is measured in mV/V.  $V_{\text{REF}}$  is held at 2 V, and  $V_{\text{DD}}$  is varied by  $\pm 10\%$ .

#### **Output Voltage Settling Time**

The output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a ¼ to ¾ full-scale input change and is measured from the rising edge of SYNC.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-sec, and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000).

#### Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-sec, and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

#### Reference Feedthrough

Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB.

#### **Noise Spectral Density**

Noise spectral density is a measurement of the internally generated random noise. Random noise is characterized as a spectral density ( $nV/\sqrt{Hz}$ ). It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in  $nV/\sqrt{Hz}$ .

#### DC Crosstalk

DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in  $\mu V$ .

DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has on another DAC kept at midscale. It is expressed in  $\mu V/mA$ .

#### **Digital Crosstalk**

Digital crosstalk is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV-sec.

#### **Analog Crosstalk**

Analog crosstalk is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by first loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa). Then, execute a software  $\overline{\text{LDAC}}$  and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-sec.

#### **DAC-to-DAC Crosstalk**

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent analog output change of another DAC. It is measured by loading the attack channel with a full-scale code change (all 0s to all 1s and vice versa), using the write to and update commands while monitoring the output of the victim channel that is at midscale. The energy of the glitch is expressed in nV-sec.

#### **Multiplying Bandwidth**

The multiplying bandwidth is a measure of the finite bandwidth of the amplifiers within the DAC. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

#### **Total Harmonic Distortion (THD)**

THD is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB.

#### **Voltage Reference Temperature Coefficient (TC)**

Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in ppm/°C, as follows:

$$TC = \left[ \frac{V_{REF(MAX)} - V_{REF(MIN)}}{V_{REF(NOM)} \times Temp \ Range} \right] \times 10^{6}$$

where:

 $V_{REF\,(MAX)}$  is the maximum reference output measured over the total temperature range.

 $V_{REF\,(MIN)}$  is the minimum reference output measured over the total temperature range.

 $V_{REF(NOM)}$  is the nominal reference output voltage, 2.5 V. *Temp Range* is the specified temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

# THEORY OF OPERATION DIGITAL-TO-ANALOG CONVERTER

The AD5672R/AD5676R are octal, 12-/16-bit, serial input, voltage output DACs with an internal reference. The devices operate from supply voltages of 2.7 V to 5.5 V. Data is written to the AD5672R/AD5676R in a 24-bit word format via a 3-wire serial interface. The AD5672R/AD5676R incorporate a power-on reset circuit to ensure that the DAC output powers up to a known output state. The devices also have a software power-down mode that reduces the typical current consumption to 1  $\mu A$ .

#### TRANSFER FUNCTION

The internal reference is on by default.

The gain of the output amplifier is set to 1 by default. This can be set to  $\times 1$  or  $\times 2$  using the gain select pin (GAIN). When this pin is tied to GND, all eight DAC outputs have a span from 0 V to  $V_{\text{REF}}$ . If this pin is tied to  $V_{\text{LOGIC}}$ , all eight DACs output a span of 0 V to 2  $\times$   $V_{\text{REF}}$ .

#### **DAC ARCHITECTURE**

The AD5672R/AD5676R implement a segmented string DAC architecture with an internal output buffer. Figure 57 shows the internal block diagram.



Figure 57. Single DAC Channel Architecture Block Diagram

The resistor string structure is shown in Figure 58. The code loaded to the DAC register determines the node on the string where the voltage is tapped off and fed into the output amplifier. The voltage is tapped off by closing one of the switches and connecting the string to the amplifier. Because each resistance in the string has same value, R, the string DAC is guaranteed monotonic.



Figure 58. Resistor String Structure

#### Internal Reference

The AD5672R/AD5676R on-chip reference is enabled at power-up, but can be disabled via a write to the control register. See the Internal Reference Setup section for details.

The AD5672R/AD5676R have a 2.5 V, 2 ppm/°C reference, giving a full-scale output of 2.5 V or 5 V, depending on the state of the GAIN pin. The internal reference associated with the device is available at the  $V_{\text{REFOUT}}$  pin. This buffered reference is capable of driving external loads of up to 15 mA.

#### **Output Amplifiers**

The output buffer amplifier generates rail-to-rail voltages on its output, which gives an output range of 0 V to  $V_{\text{REF}}$ . The actual range depends on the value of  $V_{\text{REF}}$ , the GAIN pin, the offset error, and the gain error. The GAIN pin selects the gain of the output. If the GAIN pin is tied to GND, all eight outputs have a gain of 1, and the output range is 0 V to  $V_{\text{REF}}$ . If the GAIN pin is tied to  $V_{\text{LOGIC}}$ , all eight outputs have a gain of 2, and the output range is 0 V to 2 ×  $V_{\text{REF}}$ .

These can drive a load of 1 k $\Omega$  in parallel with 10 nF to GND. The slew rate is 0.8 V/ $\mu$ s with a typical ½ to ¾ scale settling time of 5  $\mu$ s.

#### **SERIAL INTERFACE**

The AD5672R/AD5676R use a 3-wire serial interface (SYNC, SCLK, and SDI that is compatible with SPI, QSPI™, and MICROWIRE interface standards, as well as most DSPs. See Figure 2 for a timing diagram of a typical write sequence. The AD5672R/AD5676R contain an SDO pin to allow the user to daisy-chain multiple devices together (see the Daisy-Chain Operation section) or for readback.

#### **Input Shift Register**

The input shift register of the AD5672R/AD5676R is 24 bits wide. Data is loaded MSB first (DB23), and the first four bits are the command bits, C3 to C0 (see Table 9), followed by the 4-bit DAC address bits, A3 to A0 (see Table 10), and finally, the bit data-word.

The data-word comprises 12-bit or 16-bit input code, followed by zero or four don't care bits for the AD5676R and AD5672R, respectively (see Figure 59 and Figure 60). These data bits are transferred to the input register on the 24 falling edges of SCLK and are updated on the rising edge of SYNC.

Commands execute on individual DAC channels, combined DAC channels, or on all DACs, depending on the address bits selected.

**Table 9. Command Definitions** 

|           | Com | mand       |    |                                                                                                                                               |
|-----------|-----|------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| <b>C3</b> | C2  | <b>C</b> 1 | CO | Description                                                                                                                                   |
| 0         | 0   | 0          | 0  | No operation                                                                                                                                  |
| 0         | 0   | 0          | 1  | Write to Input Register n where $n=1$ to 8, depending on the DAC selected from the address bits in Table 10 (dependent on $\overline{LDAC}$ ) |
| 0         | 0   | 1          | 0  | Update DAC Register n with contents of<br>Input Register n                                                                                    |
| 0         | 0   | 1          | 1  | Write to and update DAC Channel n                                                                                                             |
| 0         | 1   | 0          | 0  | Power down/power up the DAC                                                                                                                   |
| 0         | 1   | 0          | 1  | Hardware LDAC mask register                                                                                                                   |
| 0         | 1   | 1          | 0  | Software reset (power-on reset)                                                                                                               |
| 0         | 1   | 1          | 1  | Internal reference setup register                                                                                                             |
| 1         | 0   | 0          | 0  | Set up the DCEN register (daisy-chain enable)                                                                                                 |
| 1         | 0   | 0          | 1  | Set up the readback register (readback enable)                                                                                                |
| 1         | 0   | 1          | 0  | Update all channels of the input register simultaneously with the input data                                                                  |
| 1         | 0   | 1          | 1  | Update all channels of the DAC register and input register simultaneously with the input data                                                 |
| 1         | 1   | 0          | 0  | Reserved                                                                                                                                      |
|           |     |            |    |                                                                                                                                               |
| _1        | 1   | 1          | 1  | Reserved                                                                                                                                      |

**Table 10. Address Commands** 

|    | Cha | annel Address[3:0] |    |                               |  |
|----|-----|--------------------|----|-------------------------------|--|
| А3 | A2  | A1                 | A0 | Selected Channel <sup>1</sup> |  |
| 0  | 0   | 0                  | 0  | DAC 0                         |  |
| 0  | 0   | 0                  | 1  | DAC 1                         |  |
| 0  | 0   | 1                  | 0  | DAC 2                         |  |
| 0  | 0   | 1                  | 1  | DAC 3                         |  |
| 0  | 1   | 0                  | 0  | DAC 4                         |  |
| 0  | 1   | 0                  | 1  | DAC 5                         |  |
| 0  | 1   | 1                  | 0  | DAC 6                         |  |
| 0  | 1   | 1                  | 1  | DAC 7                         |  |

<sup>&</sup>lt;sup>1</sup> Any combination of DAC channels can be selected using the address bits.



Figure 59. AD5672R Input Shift Register Content



#### STANDALONE OPERATION

Bring the  $\overline{SYNC}$  line low to begin the write sequence. Data from the SDI line is clocked into the 24-bit input shift register on the falling edge of SCLK. After the last of 24 data bits is clocked in, bring  $\overline{SYNC}$  high. The programmed function is then executed, that is, an  $\overline{LDAC}$ -dependent change in DAC register contents and/or a change in the mode of operation. If  $\overline{SYNC}$  is taken high at a clock before the 24<sup>th</sup> clock, it is considered a valid frame, and invalid data may be loaded to the DAC. Bring  $\overline{SYNC}$  high for a minimum of 20 ns (single channel, see  $t_8$  in  $\overline{Figure}$  2) before the next write sequence so that a falling edge of  $\overline{SYNC}$  can initiate the next write sequence. Idle  $\overline{SYNC}$  at rails between write sequences for even lower power operation. The  $\overline{SYNC}$  line is kept low for 24 falling edges of  $\overline{SCLK}$ , and the DAC is updated on the rising edge of  $\overline{SYNC}$ .

When data is transferred into the input register of the <u>addressed</u> DAC, all <u>DAC</u> registers and outputs update by taking  $\overline{\text{LDAC}}$  low while the  $\overline{\text{SYNC}}$  line is high.

#### WRITE AND UPDATE COMMANDS

#### Write to Input Register n (Dependent on LDAC)

Command 0001 allows the user to write the dedicated input register of each DAC individually. When  $\overline{\text{LDAC}}$  is low, the input register is transparent, if not controlled by the  $\overline{\text{LDAC}}$  mask register.

#### Update DAC Register n with Contents of Input Register n

Command 0010 loads the DAC registers and outputs with the contents of the input registers selected and updates the DAC outputs directly.

#### Write to and Update DAC Channel n (Independent of LDAC)

Command 0011 allows the user to write to the DAC registers and updates the DAC outputs directly.

#### **DAISY-CHAIN OPERATION**

For systems that contain several DACs, the SDO pin can daisy-chain several devices together and is enabled through a software executable daisy-chain enable (DCEN) command. Command 1000 is reserved for this DCEN function (see Table 9). The daisy-chain mode is enabled by setting Bit DB0 in the DCEN register. The default setting is standalone mode, where DB0 = 0. Table 11 shows how the state of the bit corresponds to the mode of operation of the device.

Table 11. Daisy-Chain Enable (DCEN) Register

| DB0 | Description               |  |
|-----|---------------------------|--|
| 0   | Standalone mode (default) |  |
| 1   | DCEN mode                 |  |



Figure 61. Daisy-Chaining the AD5672R/AD5676R

The SCLK pin is continuously applied to the input shift register when SYNC is low. If more than 24 clock pulses are applied, the data ripples out of the input shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting this line to the SDI input on the next DAC in the chain, a daisy-chain interface is constructed. Each DAC in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal  $24 \times N$ , where N is the total number of devices updated. If SYNC is taken high at a clock that is not a multiple of 24, it is considered a valid frame, and invalid data may be loaded to the DAC. When the serial transfer to all devices is complete, SYNC goes high, which latches the input data in each device in the daisy chain and prevents any further data from being clocked into the input shift register. The serial clock can be continuous or a gated clock. If SYNC is held low for the correct number of clock cycles, a continuous SCLK source is used. In gated clock mode, use a burst clock containing the exact number of clock cycles, and take SYNC high after the final clock to latch the data.

#### READBACK OPERATION

Readback mode is invoked through a software executable readback command. If the SDO output is disabled via the daisy-chain mode disable bit in the control register, it is automatically enabled for the duration of the read operation, after which it is disabled again. Command 1001 is reserved for the readback function. This command, in association with selecting one of address bits, DAC A to DAC D, selects the register to read. Note that, during readback, only one DAC register can be selected. Set the remaining three address bits to Logic 0. The remaining data bits in the write sequence are don't care bits. If more than one or no bits are selected, DAC Channel 0 is read back by default. During the next SPI write, the data appearing on the SDO output contains the data from the previously addressed register.

For example, to read back the DAC register for Channel 0, implement the following sequence:

- Write 0x900000 to the AD5672R/AD5676R input register.
   This configures the device for read mode with the DAC register of Channel 0 selected. Note that all data bits, DB15 to DB0, are don't care bits.
- Follow this with a second write, a no operation (NOP)
  condition, 0x000000. During this write, the data from the
  register is clocked out on the SDO line. DB23 to DB20
  contain undefined data, and the last 16 bits contain the
  DB19 to DB4 DAC register contents.

#### **POWER-DOWN OPERATION**

The AD5672R/AD5676R contain two separate power-down modes. Command 0100 is designated for the power-down function (see Table 9). These power-down modes are software programmable by setting 16 bits, Bit DB15 to Bit DB0, in the input shift register. There are two bits associated with each DAC channel. Table 12 shows how the state of the two bits corresponds to the mode of operation of the device.

Any or all DACs (DAC A to DAC D) power down to the selected mode by setting the corresponding bits. See Table 13 for the contents of the input shift register during the power-down/power-up operation.

Table 12. Modes of Operation

| Operating Mode   | PD1 | PD0 |
|------------------|-----|-----|
| Normal Operation | 0   | 0   |
| Power-Down Modes |     |     |
| 1 kΩ to GND      | 0   | 1   |
| Tristate         | 1   | 1   |

When both Bit PD1 and Bit PD0 in the input shift register are set to 0, the device works normally with its normal power consumption of typically 1 mA at 5 V. However, for the two power-down modes, the supply current falls to typically 1  $\mu A.$  In addition to this fall, the output stage switches internally from the amplifier output to a resistor network of known values. This has the advantage that the output impedance of the devices are known while the devices are in power-down mode. There are two different power-down options. The output is connected internally to GND through either a 1  $k\Omega$  resistor, or it is left open-circuited (tristate). The output stage is shown in Figure 62.



Figure 62. Output Stage During Power-Down

The bias generator, output amplifier, resistor string, and other associated linear circuitry shut down when power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The DAC register updates while the device is in power-down mode. The time required to exit power-down is typically 2.5  $\mu$ s for  $V_{\rm DD} = 5$  V.

To reduce the current consumption further, power off the on-chip reference. See the Internal Reference Setup section.

Table 13. 24-Bit Input Shift Register Contents of Power-Down/Power-Up Operation

|             |      |                  | DAC 7      | DAC 6      | DAC 5      | DAC 4     | DAC 3     | DAC 2     | DAC 1     | DAC 0     |
|-------------|------|------------------|------------|------------|------------|-----------|-----------|-----------|-----------|-----------|
| [DB23:DB20] | DB19 | [DB18:DB16]      | [DB15:B14] | [DB13:B12] | [DB11:B10] | [DB9:DB8] | [DB7:DB6] | [DB5:DB4] | [DB3:DB2] | [DB1:DB0] |
| 0100        | 0    | XXX <sup>1</sup> | [PD1:PD0]  | [PD1:PD0]  | [PD1:PD0]  | [PD1:PD0] | [PD1:PD0] | [PD1:PD0] | [PD1:PD0] | [PD1:PD0] |

<sup>&</sup>lt;sup>1</sup> X means don't care.

#### **LOAD DAC (HARDWARE LDAC PIN)**

The AD5672R/AD5676R DACs have double buffered interfaces consisting of two banks of registers: input registers and DAC registers. The user can write to any combination of the input registers. Updates to the DAC register are controlled by the LDAC pin.

#### Instantaneous DAC Updating (LDAC Held Low)

LDAC is held low while data is clocked into the input register using Command 0001. Both the addressed input register and the DAC register are updated on the rising edge of SYNC and the output begins to change (see Table 15).



Figure 63. Simplified Diagram of Input Loading Circuitry for a Single DAC

#### Deferred DAC Updating (LDAC is Pulsed Low)

 $\overline{\text{LDAC}}$  is held high while data is clocked into the input register using Command 0001. All DAC outputs are asynchronously updated by taking  $\overline{\text{LDAC}}$  low after  $\overline{\text{SYNC}}$  is taken high. The update now occurs on the falling edge of  $\overline{\text{LDAC}}$ .

#### **LDAC MASK REGISTER**

Command 0101 is reserved for this software  $\overline{LDAC}$  function. Address bits are ignored. Writing to the DAC, using Command 0101, loads the 4-bit  $\overline{LDAC}$  register (DB3 to DB0). The default for each channel is 0; that is, the  $\overline{LDAC}$  pin works normally. Setting the bits to 1 forces this DAC channel to ignore transitions on the  $\overline{LDAC}$  pin, regardless of the state of the hardware  $\overline{LDAC}$  pin. This flexibility is useful in applications where the user wishes to select which channels respond to the  $\overline{LDAC}$  pin.

The  $\overline{\text{LDAC}}$  register gives the user extra flexibility and control over the hardware  $\overline{\text{LDAC}}$  pin (see Table 14). Setting the  $\overline{\text{LDAC}}$  bits (DB0 to DB3) to 0 for a DAC channel means that this channel update is controlled by the hardware  $\overline{\text{LDAC}}$  pin.

Table 14. LDAC Overwrite Definition

| Load LDAC Regist                | er             |                                                                            |
|---------------------------------|----------------|----------------------------------------------------------------------------|
| LDAC Bits (DB3 to DB0) LDAC Pin |                | LDAC Operation                                                             |
| 0000                            | 1 or 0         | Determined by the LDAC pin.                                                |
| 1111                            | X <sup>1</sup> | DAC channels update and override the LDAC pin. DAC channels see LDAC as 1. |

<sup>&</sup>lt;sup>1</sup> X means don't care.

Table 15. Write Commands and LDAC Pin Truth Table<sup>1</sup>

| Command | Description                          | Hardware LDAC Pin State | Input Register Contents | DAC Register Contents                |
|---------|--------------------------------------|-------------------------|-------------------------|--------------------------------------|
| 0001    | Write to Input Register n            | V <sub>LOGIC</sub>      | Data update             | No change (no update)                |
|         | (dependent on LDAC)                  | GND <sup>2</sup>        | Data update             | Data update                          |
| 0010    | Update DAC Register n                | V <sub>LOGIC</sub>      | No change               | Updated with input register contents |
|         | with contents of Input<br>Register n | GND                     | No change               | Updated with input register contents |
| 0011    | Write to and update DAC              | V <sub>LOGIC</sub>      | Data update             | Data update                          |
|         | Channel n                            | GND                     | Data update             | Data update                          |

<sup>&</sup>lt;sup>1</sup> A high to low hardware LDAC pin transition always updates the contents of the contents of the DAC register with the contents of the input register on channels that are not masked (blocked) by the LDAC mask register.

 $<sup>^2</sup>$  When  $\overline{\text{LDAC}}$  is permanently tied low, the LDAC mask bits are ignored.

#### **HARDWARE RESET (RESET)**

The RESET pin is an active low reset that allows the outputs to be cleared to either zero scale or midscale. The clear code value is user selectable via the RESET select pin. It is necessary to keep the RESET pin low for a minimum time (see Table 5) to complete the operation. When the RESET signal is returned high, the output remains at the cleared value until a new value is programmed. While the RESET pin is low, the outputs cannot be updated with a new value. A software executable reset function is also available, which resets the DAC to the power-on reset code. Command 0110 is designated for this software reset function (see Table 9). Any events on the LDAC or RESET pins during power-on reset are ignored.

#### **RESET SELECT PIN (RSTSEL)**

The AD5672R/AD5676R contain a power-on reset circuit that controls the output voltage during power-up. By connecting the RSTSEL pin low, the output powers up to zero scale. Note that this is outside the linear region of the DAC; by connecting the RSTSEL pin high,  $V_{\text{OUT}}x$  power up to midscale. The output remains powered up at this level until a valid write sequence is made to the DAC.

#### **INTERNAL REFERENCE SETUP**

The on-chip reference is on at power-up by default. To reduce the supply current, turn off this reference by setting the software programmable bit, DB0, in the control register. Table 16 shows how the state of the bit corresponds to the mode of operation. Command 0111 is reserved for setting up the internal reference (see Table 9). Table 16 shows how the state of the bits in the input shift register corresponds to the mode of operation of the device during internal reference setup.

**Table 16. Reference Setup Register** 

| Internal Reference Setup Register (DB0) | Action                 |
|-----------------------------------------|------------------------|
| 0                                       | Reference on (default) |
| 1                                       | Reference off          |

#### **SOLDER HEAT REFLOW**

As with all IC reference voltage circuits, the reference value experiences a shift induced by the soldering process. Analog Devices, Inc., performs a reliability test called precondition to mimic the effect of soldering a device to a board. The output voltage specification quoted previously includes the effect of this reliability test.

Figure 64 shows the effect of solder heat reflow (SHR) as measured through the reliability test (precondition).



Figure 64. Solder Heat Reflow Reference Voltage Shift

#### LONG-TERM TEMPERATURE DRIFT

Figure 65 shows the change in  $V_{\text{REF}}$  value after 1000 hours in the life test at 150°C.



Figure 65. Reference Drift Through to 1000 Hours

Table 17. 24-Bit Input Shift Register Contents for Internal Reference Setup Command<sup>1</sup>

| DB23 (MSB)              | DB22 | DB21 | DB20 | DB19 | DB18        | DB17        | DB16 | DB15 to DB1 | DB0 (LSB)                |
|-------------------------|------|------|------|------|-------------|-------------|------|-------------|--------------------------|
| 0                       | 1    | 1    | 1    | Х    | Х           | Х           | Χ    | Х           | 1/0                      |
| Command bits (C3 to C0) |      |      |      | F    | Address bit | s (A3 to A0 | )    | Don't care  | Reference setup register |

<sup>&</sup>lt;sup>1</sup> X means don't care.

#### **THERMAL HYSTERESIS**

Thermal hysteresis is the voltage difference induced on the reference voltage by sweeping the temperature from ambient to cold, to hot, and then back to ambient.

Thermal hysteresis data is shown in Figure 66. It is measured by sweeping the temperature from ambient to  $-40^{\circ}$ C, then to  $+125^{\circ}$ C, and returning to ambient. The  $V_{REF}$  delta is then measured between the two ambient measurements and shown in blue in Figure 66. The same temperature sweep and measurements were immediately repeated and the results are shown in red in Figure 66.



Figure 66. Thermal Hysteresis

# APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS

The AD5672R/AD5676R are typically powered by the following supplies:  $V_{DD} = 3.3 \text{ V}$  and  $V_{LOGIC} = 1.8 \text{ V}$ .

The ADP7118 can be used to power the  $V_{\rm DD}$  pin. The ADP160 can be used to power the  $V_{\rm LOGIC}$  pin. This setup is shown in Figure 67. The ADP7118 can operate from input voltages up to 20 V. The ADP160 can operate from input voltages up to 5.5 V.



Figure 67. Low Noise Power Solution for the AD5672R/AD5676R

#### MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD5672R/AD5676R is performed via a serial bus that uses a standard protocol compatible with DSP processors and microcontrollers. The communications channel requires a 3-wire or 4-wire interface consisting of a clock signal, a data signal, and a synchronization signal. The devices require a 24-bit data-word with data valid on the rising edge of SYNC.

#### AD5672R/AD5676R TO ADSP-BF531 INTERFACE

The SPI interface of the AD5672R/AD5676R can easily connected to industry-standard DSPs and microcontrollers. Figure 68 shows the AD5672R/AD5676R connected to the Analog Devices Blackfin\* DSP. The Blackfin has an integrated SPI port that can connect directly to the SPI pins of the AD5672R/AD5676R.



Figure 68. ADSP-BF531 Interface

#### AD5672R/AD5676R TO SPORT INTERFACE

The Analog Devices ADSP-BF527 has one SPORT serial port. Figure 69 shows how a SPORT interface is used to control the AD5672R/AD5676R.



Figure 69. SPORT Interface

#### **LAYOUT GUIDELINES**

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. Design the printed circuit board (PCB) on which the AD5672R/AD5676R are mounted so that the devices lie on the analog plane.

The AD5672R/AD5676R must have ample supply bypassing of 10  $\mu F$  in parallel with 0.1  $\mu F$  on each supply, located as close to the package as possible, ideally right up against the device. The 10  $\mu F$  capacitors are tantalum bead type. The 0.1  $\mu F$  capacitors must have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

In systems where there are many devices on one board, it is often useful to provide some heat sinking capability to allow the power to dissipate easily.

The GND plane on the device can be increased (as shown in Figure 70) to provide a natural heat sinking effect.



Figure 70. Pad Connection to the Board

#### **GALVANICALLY ISOLATED INTERFACE**

In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that may occur. *i*Coupler® products from Analog Devices provide voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5672R/AD5676R makes the devices ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 71 shows a 4-channel isolated interface to the AD5672R/AD5676R using an ADuM1400. For further information, visit http://www.analog.com/icoupler.



Figure 71. Isolated Interface

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-153-AC

Figure 72. 20-Lead Thin Shrink Small Outline Package [TSSOP] (RU-20) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Resolution | Temperature<br>Range | Accuracy   | Reference<br>Temperature<br>Coefficient (ppm/°C) | Package Description      | Package<br>Option |
|--------------------|------------|----------------------|------------|--------------------------------------------------|--------------------------|-------------------|
| AD5672RBRUZ        | 12 Bits    | -40°C to +125°C      | ±1 LSB INL | 2 (typical)                                      | 20-Lead TSSOP            | RU-20             |
| AD5672RBRUZ-REEL7  | 12 Bits    | -40°C to +125°C      | ±1 LSB INL | 2 (typical)                                      | 20-Lead TSSOP            | RU-20             |
| AD5676RARUZ        | 16 Bits    | -40°C to +125°C      | ±8 LSB INL | 5 (typical)                                      | 20-Lead TSSOP            | RU-20             |
| AD5676RARUZ-REEL7  | 16 Bits    | −40°C to +125°C      | ±8 LSB INL | 5 (typical)                                      | 20-Lead TSSOP            | RU-20             |
| AD5676RBRUZ        | 16 Bits    | −40°C to +125°C      | ±3 LSB INL | 2 (typical)                                      | 20-Lead TSSOP            | RU-20             |
| AD5676RBRUZ-REEL7  | 16 Bits    | −40°C to +125°C      | ±3 LSB INL | 2 (typical)                                      | 20-Lead TSSOP            | RU-20             |
| EVAL-AD5676RSDZ    | 16 Bits    |                      |            |                                                  | AD5676R Evaluation Board |                   |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

