

# OpenRISC 1200

# Supplementary Programmer's Reference Manual

Jeremy Bennett, Julius Baxter

Revision 0.2.1 23 Nov 2010



# Copyright

Copyright (C) 2010 Embecosm Limited and authors.

This work is licensed under the Creative Commons Attribution 2.0 UK: England & Wales License. To view a copy of this license, visit <a href="http://creativecommons.org/licenses/by/2.0/uk/">http://creativecommons.org/licenses/by/2.0/uk/</a> or send a letter to Creative Commons, 171 Second Street, Suite 300, San Francisco, California, 94105, USA.

This license means you are free:

- to copy, distribute, display, and perform the work
- to make derivative works

under the following conditions:

- Attribution. You must give the original author(s) credit;
- For any reuse or distribution, you must make clear to others the license terms of this work;
- Any of these conditions can be waived if you get permission from all of the copyright holders; and
- Nothing in this license impairs or restricts the author's moral rights.

www.opencores.org Revision 0.1.0 page 2 of 420.0.3



# **Revision History**

When updating this revision history, ensure the bookmark *revno* is updated to reside on the latest revision number and *revdate* to reside on the revision date.

| Revision | Date         | Author         | Description                                                                                                                                            |
|----------|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.0.1    | Apr 27, 2010 | Jeremy Bennett | Initial draft, covering just PIC                                                                                                                       |
| 0.0.2    | Jun 2, 2010  | Jeremy Bennett | Documentation around lf.madd.s and FPU SPRs clarified                                                                                                  |
| 0.0.3    | Jun 9, 2010  | Jeremy Bennett | Range exceptions clarified for 1.add,<br>1.addc, 1.addi and 1.addic<br>instructions. Exception behavior of 1.div<br>and 1.divu instructions clarified. |
| 0.0.4    | Jun 11, 2010 | Jeremy Bennett | Syntax of 1.ff1 and 1.fl1 corrected. Bit pattern of 1.maci corrected.                                                                                  |
| 0.0.5    | Jun 13, 2010 | Jeremy Bennett | Details of l.mul, l.muli and l.mul clarified.                                                                                                          |
| 0.0.6    | 14 Jun 2010  | Jeremy Bennett | Alignment behavior of l.jalr and l.jr clarified.                                                                                                       |
| 0.0.7    | 16 Jun 2010  | Jeremy Bennett | Handling of immediate operand to l.xori changed.                                                                                                       |
| 0.0.8    | 16 Jun 2010  | Jeremy Bennett | More explanation of l.xori.                                                                                                                            |
| 0.1.0    | 13 Jul 2010  | Jeremy Benentt | Version corresponds to Or1ksim 0.4.0.<br>Clarify use of r9 in 1.jalr delay slot.                                                                       |
| 0.2.0    | 6 Aug 2010   | Julius Baxter  | Document now specific to latest OR1200 in repository, not just revision 2. Update description of 2 LSBs of PICMR.                                      |
| 0.2.1    | 23 Nov 2010  | Julius Baxter  | Updated headers, removing reference to OR1200 version 2. Clarify that clearing bit in PICSR involves writing '0'.                                      |



# **Table of Contents**

| I  | About th       | us Manual                               | <u>8</u>  |
|----|----------------|-----------------------------------------|-----------|
|    | 1.1 Intro      | oduction                                | 8         |
|    |                | hors and Contributors.                  |           |
|    |                | ography                                 |           |
|    |                | eventions                               |           |
|    | 1.5 Nun        | mbering                                 | <u>9</u>  |
| 2  | Architec       | ture Overview                           | <u>10</u> |
| 3  | Addressi       | ing Modes and Operand Conventions       | <u>11</u> |
| 4  | Register       | Set                                     | <u>12</u> |
|    | 4.1 Feat       | tures                                   | <u>12</u> |
|    | 4.2 Ove        | erview                                  | <u>12</u> |
|    | 4.3 Spec       | cial Purpose Registers                  | <u>12</u> |
|    | 4.4 Gen        | neral Purpose Registers                 | <u>12</u> |
|    |                | port for Custom Number of GPRs          |           |
|    |                | ervision Register                       |           |
|    |                | eption Program Counter Registers        |           |
|    |                | eption Effective Address Registers      |           |
|    |                | eption Supervision Registers            |           |
|    |                | at and Previous Program Counter         |           |
|    | 4.11 Floa      | ating Point Control Status Register     | <u>12</u> |
| 5  | Instructi      | on Set                                  | <u>13</u> |
|    | 5.1 Feat       | tures                                   | <u>13</u> |
|    | 5.2 Ove        | erview                                  | <u>13</u> |
|    | 5.3 ORI        | BIS32/64                                | <u>13</u> |
|    | 5.4 ORI        | FPX32/64                                | <u>27</u> |
|    | 5.5 ORY        | VDX64                                   | <u>30</u> |
| 6  | Exceptio       | on Model                                | 31        |
| 7  | Memory         | Model                                   | <u>32</u> |
| 8  | Memory         | Management                              | 33        |
| 9  | ·              | Iodel and Cache Coherency               |           |
|    |                | •                                       |           |
| 10 | <b>Debug</b> U | Init (Optional)                         | <u>35</u> |
| 11 | Perform        | ance Counters Unit (Optional)           | <u>36</u> |
| 12 | Power M        | Ianagement (Optional)                   | <u>37</u> |
| 13 | Program        | mable Interrupt Controller (Optional)   | 38        |
|    | 8              | ····· ( · P···························· |           |



#### OpenRISC 1200 Supplementary Programmer's Reference Manual

|    | 13.2 | Functionality PIC Mask Register (PICMR) PIC Status Register (PICSR) | <u>39</u> |
|----|------|---------------------------------------------------------------------|-----------|
| 14 | Tick | x Timer Facility (Optional)                                         | <u>40</u> |
| 15 | Ope  | nRISC 1000 Implementations                                          | <u>41</u> |
| 16 | App  | lication Binary Interface                                           | <u>42</u> |



# **Acronyms & Abbreviations**

| ETLA  | Extended TLA                      |
|-------|-----------------------------------|
| PIC   | Programmable Interrupt Controller |
| PICMR | PIC Mask Register                 |
| PICSR | PIC Status Register               |
| TLA   | Three Letter Acryonym             |
| UPR   | Unit Present Register             |

**Table 1-1. Acronyms and Abbreviations** 



# References

- Damjan Lampret, 6 Sep 01. *OpenRISC 1200 IP Core Specification*, rev 0.7. Available from <a href="https://www.opencores.org">www.opencores.org</a>.
- 2 Igor Mohor, 14 Apr 04. SoC Debug Interface, rev 3.0. Available from www.opencores.org.
- 3 OpenCores, 25 Nov 05. *OpenRISC 1000 Architecture Manual*. Available from www.opencores.org.



# 1 About this Manual

#### 1.1 Introduction

The OpenRISC 1000 system architecture manual [3] defines the architecture for a family of open-source, synthesizable RISC microprocessor cores. The OpenRISC 1200 is a 32-bit implementation of that architecture [1].

A new version of the OpenRISC 1200 was created by engineers from ORSoC AB in 2009 and published at <a href="www.opencores.org">www.opencores.org</a>. This new version makes a number of improvements to the original implementation.

As the basis for design, the architecture and specification documents are fixed. This document exists to capture information about changes from those specifications and to give further detail and clarification where required.

This document is currently an OpenOffice document controlled under Subversion at <a href="https://www.opencores.org">www.opencores.org</a>. Its dynamic nature means that it would be better represented in a Wiki, when that becomes available.

The chapters of the document match those in the architecture manual for convenience [3]. However this does mean that early revisions have a large number of empty chapters.

#### 1.2 Authors and Contributors

The main authors are shown on the title page. However the contents of this document draw on the contributions of the wider OpenRISC community, who we list here in alphabetical order.

If you have contributed to this manual but your name isn't listed here, it is not meant as a slight—we simply don't know about it. Send an email to the author of the latest revision, and we'll correct the situation.

| Name              | Contribution                   |
|-------------------|--------------------------------|
| Julius Baxter     | Advice on PIC operation        |
| John Eaton        | Advice on PIC operation        |
| Raul Fajardo      | Advice on PIC operation        |
| Richard Herveille | Advice on instruction behavior |

Table 1-2. Contributors to this manual.

# 1.3 Typography

In this manual, fonts are used as follows:

- Programming examples are shown in a fixed width font, thus.
- Emphasis is shown *thus*, strong emphasis, **thus**.
- UPPER CASE items may be either acronyms or register mode fields that can be written by software. Some common acronyms appear in the glossary.

www.opencores.org Revision 0.1.0 page 8 of 42



• Square brackets [] indicate an addressed field in a register or a numbered register in a register file.

However users should take advantage of the OpenOffice styles which have been created to enforce this.

### 1.4 Conventions

| 1.mnemonic     | Identifies an ORBIS32/64 instruction.                                                                                                                                                                             |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lv.mnemonic    | Identifies an ORVDX32/64 instruction.                                                                                                                                                                             |
| lf.mnemonic    | Identifies an ORFPX32/64 instruction.                                                                                                                                                                             |
| 0x             | Indicates a hexadecimal number.                                                                                                                                                                                   |
| rA             | Instruction syntax used to identify a general purpose register                                                                                                                                                    |
| REG[FIELD]     | Syntax used to identify specific bit(s) of a general or special purpose register. FIELD can be a name of one bit or a group of bits or a numerical range constructed from two values separated by a colon.        |
| X              | In certain contexts, this indicates a 'don't care'.                                                                                                                                                               |
| N              | In certain contexts, this indicates an undefined numerical value.                                                                                                                                                 |
| Implementation | An actual processor implementing the OpenRISC 1000 architecture.                                                                                                                                                  |
| Unit           | Sometimes referred to as a coprocessor. An implemented unit usually with some special registers and controlling instructions. It can be defined by the architecture or it may be custom.                          |
| Exception      | A vectored transfer of control to supervisor software through an exception vector table. A way in which a processor can request operating system assistance (division by zero, TLB miss, external interrupt etc). |
| Privileged     | An instruction (or register) that can only be executed (or accessed) when the processor is in supervisor mode (when SR[SM]=1).                                                                                    |

**Table 1-3. Conventions** 

# 1.5 Numbering

All numbers are decimal or hexadecimal unless otherwise indicated. The prefix 0x indicates a hexadecimal number. Decimal numbers don't have a special prefix. Binary and other numbers are marked with their base.



# 2 Architecture Overview

www.opencores.org Revision 0.1.0 page 10 of 42



# 3 Addressing Modes and Operand Conventions



# 4 Register Set

- 4.1 Features
- 4.2 Overview

# 4.3 Special Purpose Registers

Group 11 is shown as being reserved for the Floating Point Unit, although no registers are described (the floating point control status register, FPCSR, is in Group 0).

The floating point opcodes, lf.madd.d and lf.madd.s, in the original architecture manual refer to two floating point SPRs, FPMADDLO and FPMADDHI. However this appears to be an anomaly. This manual documents revised specifications, which are purely register based. See Section 5.4 for details.

- 4.4 General Purpose Registers
- 4.5 Support for Custom Number of GPRs
- 4.6 Supervision Register
- 4.7 Exception Program Counter Registers
- 4.8 Exception Effective Address Registers
- 4.9 Exception Supervision Registers
- **4.10Next and Previous Program Counter**
- **4.11Floating Point Control Status Register**



# 5 Instruction Set

- 5.1 Features
- 5.2 Overview
- 5.3 ORBIS32/64

#### l.add

# **Add Signed**

# **l.add**

| 31 26       | 25 21  | 20 16  | 15 11  | 10  | 9 8    | 7 4      | 3 0        |
|-------------|--------|--------|--------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | В      | res | 0x0    | reserved | opcode 0x0 |
| 6 bits      | 5 bits | 5 bits | 5 bits | 1   | 2 bits | 4 bits   | 4 bits     |

#### **Format:**

#### **Description**

The contents of general purpose register rA are added to the contents of general purpose register rB to form the result. The result is placed into general purpose register rD.

### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] + rB[31:0]
SR[CY] \leftarrow carry
SR[OV] \leftarrow overflow
```

### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] + rB[63:0]

SR[CY] \leftarrow carry

SR[OV] \leftarrow overflow
```

### **Exceptions**

Range Exception on overflow if SR[OVE] is set.



#### l.addc

# **Add Signed and Carry**

### l.addc

| 31 26       | 25 21  | 20 16  | 15 11  | 10  | . 8    | 7        | 0          |
|-------------|--------|--------|--------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | В      | res | 0x0    | reserved | opcode 0x1 |
| 6 bits      | 5 bits | 5 bits | 5 bits | 1   | 2 bits | 4 bits   | 4 bits     |

#### **Format:**

l.addc rD,rA,rB

#### **Description**

The contents of general purpose register rA are added to the contents of general purpose register rB and carry, SR[CY], to form the result. The result is placed into general purpose register rD.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] + rB[31:0] + SR[CY]

SR[CY] \leftarrow carry

SR[OV] \leftarrow overflow
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] + rB[63:0] + SR[CY]

SR[CY] \leftarrow carry

SR[OV] \leftarrow overflow
```

#### **Exceptions**

Range Exception on overflow if SR[OVE] is set.



#### **l.addi**

# **Add Immediate Signed**

### l.addi

| 31 26 25 21 20 16 15 11 10 . 8 7 |        |        |         |  |  |  |  |
|----------------------------------|--------|--------|---------|--|--|--|--|
| opcode 0x27                      | D      | A      | I       |  |  |  |  |
| 6 bits                           | 5 bits | 5 bits | 16 bits |  |  |  |  |

#### **Format:**

```
l.addi rD,rA,I
```

#### **Description**

The immediate value is sign extended and added to the contents of general purpose register rA to form the result. The result is placed into general purpose register rD.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] + exts(Immediate)
SR[CY] \leftarrow carry
SR[OV] \leftarrow overflow
```

### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] + exts(Immediate)
SR[CY] \leftarrow carry
SR[OV] \leftarrow overflow
```

### **Exceptions**

Range Exception on overflow if SR[OVE] is set.



# **l.addic** Add Immediate Signed and Carry **l.addic**

| 31 26       | 25 21  | 20 16  | 15 11 10 . 8 7 |
|-------------|--------|--------|----------------|
| opcode 0x28 | D      | A      | I              |
| 6 bits      | 5 bits | 5 bits | 16 bits        |

#### **Format:**

l.addic rD, rA, I

#### **Description**

The immediate value is sign extended and added to the contents of general purpose register rA and carry, SR[CY], to form the result. The result is placed into general purpose register rD.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] + exts(Immediate) + SR[CY]

SR[CY] \leftarrow carry

SR[OV] \leftarrow overflow
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] + exts(Immediate) + SR[CY]

SR[CY] \leftarrow carry

SR[OV] \leftarrow overflow
```

### **Exceptions**

Range Exception on overflow if SR[OVE] is set.



#### **l.div**

# **Divide Signed**

**l.div** 

| 31 26       | 25 21  | 20 16  | 15 11  | 10  | . 8    | 7        | 0          |
|-------------|--------|--------|--------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | В      | res | 0x3    | reserved | opcode 0x9 |
| 6 bits      | 5 bits | 5 bits | 5 bits | 1   | 2 bits | 4 bits   | 4 bits     |

#### Format:

#### **Description**

The contents of general purpose register rA are divided by the contents of general purpose register rB, to form the result. Both operands are treated as signed integers. The result is placed into general purpose register rD. The carry flag, SR[CY] is set when the divisor is zero.

Note. Change from original manual. Correct values shown for carry and overflow.

#### 32-bit Implementation

```
rD[31:0] \leftarrow rA[31:0] / rB[31:0]

SR[CY] \leftarrow rB[31:0] == 0

SR[OV] \leftarrow 0
```

### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] / rB[63:0]

SR[CY] \leftarrow rB[63:0] == 0

SR[OV] \leftarrow 0
```

#### **Exceptions**

Range exception when divisor is zero if SR[OVE] is set.

**Note.** This is a clarification of the original manual, which does not specify that SR[OVE] must be set.



#### **l.divu**

## **Divide Unsigned**

### l.divu

| 31          |        |        |                                          |     |        |          |            |  |  |
|-------------|--------|--------|------------------------------------------|-----|--------|----------|------------|--|--|
| opcode 0x38 | D      | A      | В                                        | res | 0x3    | reserved | opcode 0xa |  |  |
| 6 bits      | 5 bits | 5 bits | /* Div<br>by zero sets carry<br>*/5 bits | 1   | 2 bits | 4 bits   | 4 bits     |  |  |

#### **Format:**

#### **Description**

The contents of general purpose register rA are divided by the contents of general purpose register rB, to form the result. Both operands are treated as unsigned integers. The result is placed into general purpose register rD. The carry flag, SR[CY] is set when the divisor is zero.

**Note.** Change from original manual. Correct values shown for carry and overflow.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] / rB[31:0]

SR[CY] \leftarrow rB[31:0] == 0

SR[OV] \leftarrow 0
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] / rB[63:0]

SR[CY] \leftarrow rB[63:0] == 0

SR[OV] \leftarrow 0
```

#### **Exceptions**

Range exception when divisor is zero if SR[OVE] is set.

**Note.** This is a clarification of the original manual, which does not specify that SR[OVE] must be set.



## l.ff1 Find First 1 l.ff1

| 31 26       | 25 21  | 20 16  | 15 11    | 10  | . 8    | 7        | 0          |
|-------------|--------|--------|----------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | reserved | res | 0x0    | reserved | opcode 0xf |
| 6 bits      | 5 bits | 5 bits | 5 bits   | 1   | 2 bits | 4 bits   | 4 bits     |

#### **Format:**

1.ff1 rD,rA

#### **Description**

Position of the first '1' bit is written into general-purpose register rD. Checking for bit '1' starts with bit 0 (LSB), and counting is incremented for every zero bit. If first '1' bit is discovered in LSB, one is written into rD, if first '1' bit is discovered in MSB, 32 is written into rD. If there is no '1' bit, zero is written in rD.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[0] ? 1 : rA[1] ? 2 ... rA[31] ? 32 : 0
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[0] ? 1 : rA[1] ? 2 ... rA[63] ? 64 : 0
```

#### **Exceptions**

None.

**Note.** The original manual shows this opcode with three operands. The first reserved field would usually provide a rB, but this is not used here.



## l.fl1 Find Last 1 l.fl1

| 31 26       | 25 21  | 20 16  | 15 11    | 10  | . 8    | 7        | 0          |
|-------------|--------|--------|----------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | reserved | res | 0x1    | reserved | opcode 0xf |
| 6 bits      | 5 bits | 5 bits | 5 bits   | 1   | 2 bits | 4 bits   | 4 bits     |

#### Format:

1.fl1 rD,rA

#### **Description**

Position of the last '1' bit is written into general-purpose register rD. Checking for bit '1' starts with bit 0 (LSB), and counting is inccremented for every zero bit until the last '1' bit is found nearing the MSB. If first '1' bit is discovered in bit 32(64) MSB, 32 (64) is written into rD, if first '1' bit is discovered in LSB, one is written into rD. If there is no '1' bit, zero is written in rD.

#### 32-bit Implementation

```
rD[31:0] \leftarrow rA[31] ? 32 : rA[30] ? 31 ... rA[0] ? 1 : 0
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63] ? 64 : rA[62] ? 63 ... rA[0] ? 1 : 0
```

#### **Exceptions**

None.

**Note.** The original manual shows this opcode with three operands. The first reserved field would usually provide a rB, but this is not used here.



## l.jalr

## Jump and Link Register

l.jalr

| 31 26                | 25      | 15 11  | 10       |  |  |
|----------------------|---------|--------|----------|--|--|
| opcode 0x12 reserved |         | В      | reserved |  |  |
| 6 bits               | 10 bits | 5 bits | 11 bits  |  |  |

#### **Format:**

l.jalr rB

#### **Description**

The contents of general-purpose register rB is the effective address of the jump. The program unconditionally jumps to EA with a delay of one instruction. The address of the instruction after the delay slot is placed in the link register. It is not allowed to specify the link register as rB. The value of the link register, if read as an operand in the delay slot will be the *new* value, *not* the old value. If the link register is written in the delay slot, the value written will replace the value stored by the 1.jalr instruction.

#### 32-bit Implementation

```
PC[31:0] \leftarrow rB[31:0]
LR[31:0] \leftarrow DelayInsnAddr + 4
```

#### **64-bit Implementation**

```
PC[63:0] \leftarrow rB[63:0]
LR[63:0] \leftarrow DelayInsnAddr + 4
```

#### **Exceptions**

ALIGN Exception if the address in rB is not word aligned. ILLEGAL Exception if the link register is specified as rB.

**Note.** The original manual makes no specification of exception behavior, nor does it specify the value that the link register will take if used as an operand in the delay slot. The assembler will generally prevent the link register being used as rB.



# l.jr

# **Jump Register**

l.jr

| 31 26       | 25                | 15 11  | 10 0     |  |  |
|-------------|-------------------|--------|----------|--|--|
| opcode 0x11 | ode 0x11 reserved |        | reserved |  |  |
| 6 bits      | 10 bits           | 5 bits | 11 bits  |  |  |

#### **Format:**

l.jr rB

#### **Description**

The contents of general-purpose register rB is the effective address of the jump. The program unconditionally jumps to EA with a delay of one instruction.

#### **32-bit Implementation**

 $PC[31:0] \leftarrow rB[31:0]$ 

#### **64-bit Implementation**

 $PC[63:0] \leftarrow rB[63:0]$ 

#### **Exceptions**

ALIGN Exception if the address in rB is not word aligned.

Note. The original manual makes no specification of exception behavior.



# I.maci Multiply Immediate Signed and I.maci Accumulate

| 31 26       | 25 21    | 20 16  | 15 0    |
|-------------|----------|--------|---------|
| opcode 0x13 | reserved | A      | I       |
| 6 bits      | 5 bits   | 5 bits | 16 bits |

#### Format:

```
1.maci rA, I
```

#### **Description**

The immediate value and the contents of general-purpose register rA are multiplied, and the result is truncated to 32 bits, then sign extended and added to the special- purpose registers MACHI and MACLO. All operands are treated as signed integers.

#### 32-bit Implementation

```
temp1[31:0] ← MACLO[31:0]

temp1[63:32] ← MACHI[31:0]

temp2[31:0] ← rA[31:0] * exts(Immediate)

temp1[63:0] ← temp1[63:0] + exts(temp2[31:0])

MACLO[31:0] ← temp1[31:0]

MACHI[31:0] ← temp1[63:32]
```

#### **64-bit Implementation**

```
temp1[31:0] ← MACLO[31:0]

temp1[63:32] ← MACHI[31:0]

temp2[31:0] ← rA[63:0] * exts(Immediate)

temp1[63:0] ← temp1[63:0] + exts(temp2[31:0])

MACLO[31:0] ← temp1[31:0]

MACHI[31:0] ← temp1[63:32]
```

#### **Exceptions**

None.

**Note.** The original manual shows this opcode with a different bit pattern. The first reserved field would usually provide rD, but this is not used here. Clarified that the results of multiplication is sign-extended before adding in.



#### l.mul

# **Multiply Signed**

### l.mul

| 31 26       | 25 21  | 20 16  | 15 11  | 10  | 9 8    | 7 4      | 3 0        |
|-------------|--------|--------|--------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | В      | res | 0x3    | reserved | opcode 0x6 |
| 6 bits      | 5 bits | 5 bits | 5 bits | 1   | 2 bits | 4 bits   | 4 bits     |

#### **Format:**

```
1.mul rD, rA, rB
```

#### **Description**

The contents of general-purpose register rA and the contents of general- purpose register rB are multiplied, and the result is truncated to destination register width and placed into general-purpose register rD. Both operands are treated as signed integers.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] * rB[31:0]
SR[CY] \leftarrow carry
SR[OV] \leftarrow overflow
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] * rB[63:0]

SR[CY] \leftarrow carry

SR[OV] \leftarrow overflow
```

#### **Exceptions**

Range Exception on overflow if SR[OVE] is set.



#### l.muli

# **Multiply Signed**

### l.muli

| 31 26       | 25 21  | 20 16  | 15 0    |
|-------------|--------|--------|---------|
| opcode 0x2c | D      | A      | I       |
| 6 bits      | 5 bits | 5 bits | 16 bits |

#### **Format:**

```
l.muli rD,rA,I
```

#### **Description**

```
SR[OV] \leftarrow overflow
```

#### **Exceptions**

Range Exception on overflow if SR[OVE] is set.

**Note.** This is a clarification of the original manual.

The immediate value is sign extended and multiplied by the contents of general-purpose register rA. The result is truncated to destination register width and placed into general-purpose register rD. Both operands are treated as signed integers.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] * exts(Immediate)
SR[CY] \leftarrow carry
SR[OV] \leftarrow overflow
```

### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] + exts(Immediate)
SR[CY] \leftarrow carry
SR[OV] \leftarrow overflow
```

#### **Exceptions**

Range Exception on overflow if SR[OVE] is set.



#### l.mulu

# **Multiply Unsigned**

### l.mulu

| 31 26       | 25 21  | 20 16  | 15 11  | 10  | 9 8    | 7 4      | 3 0        |
|-------------|--------|--------|--------|-----|--------|----------|------------|
| opcode 0x38 | D      | A      | В      | res | 0x3    | reserved | opcode 0xb |
| 6 bits      | 5 bits | 5 bits | 5 bits | 1   | 2 bits | 4 bits   | 4 bits     |

#### Format:

```
l.mulu rD, rA, rB
```

#### **Description**

The contents of general-purpose register rA and the contents of general- purpose register rB are multiplied, and the result is truncated to destination register width and placed into general-purpose register rD. Both operands are treated as unsigned integers.

#### **32-bit Implementation**

```
rD[31:0] \leftarrow rA[31:0] * rB[31:0]
SR[CY] \leftarrow carry
SR[OV] \leftarrow 0
```

#### **64-bit Implementation**

```
rD[63:0] \leftarrow rA[63:0] * rB[63:0]
SR[CY] \leftarrow carry
SR[OV] \leftarrow 0
```

#### **Exceptions**

None.

**Note.** This is a clarification of the original manual, which suggested setting the overflow flag and potentially raising a Range Exception.



# l.xori Exclusive Or with Immediate Half l.xori Word

| 31 26       | 25 21  | 20 16  | 15 11 10 . 8 7 0 |
|-------------|--------|--------|------------------|
| opcode 0x2b | D      | A      | K                |
| 6 bits      | 5 bits | 5 bits | 16 bits          |

#### Format:

l.xori rD,rA,K

#### **Description**

The immediate value is zero-extended and combined with the contents of general-purpose register rA in a bit-wise logical XOR operation. The result is placed into general-purpose register rD.

#### 32-bit Implementation

rD[31:0] ← rA[31:0] XOR extz(Immediate)

#### 64-bit Implementation

rD[63:0] ← rA[63:0] XOR extz(Immediate)

#### **Exceptions**

None.

**Note.** The original manual specified that the immediate value was sign-extended, and inconsistency with 1.andi and 1.ori. This means that 1.xori rD, rA, -1 can be used in the absence of a NOT instruction. This change of functionality has a significant impact, because of the heavy use in this way by GCC. Thus this manual documents an aspiration for behavior, that is not yet provided in current implementations.

### 5.4 ORFPX32/64

This section is not separated from ORBIS32/64 in the original manual.

This manual documents changed instructions only.

# lf.madd.d Multiply and Add Floating Point lf.madd.d Double Precision



| 31 26       | 25 21  | 20 16  | 15 11  | 10 . 8   | 7 0         |
|-------------|--------|--------|--------|----------|-------------|
| opcode 0x32 | D      | A      | В      | reserved | opcode 0x17 |
| 6 bits      | 5 bits | 5 bits | 5 bits | 3 bits   | 8 bits      |

#### **Format:**

lf.madd.d rD,rA,rB

#### **Description**

The contents of general purpose register rA are multipled by the contents of general purpose register rB, and added to the general purpose register rD.

### **32-bit Implementation**

N/A

## **64-bit Implementation**

$$rD[63:0] \leftarrow rA[63:0] * rB[63:0] + rD[63:0]$$

#### **Exceptions**

Floating Point



# lf.madd.s Multiply and Add Floating Point lf.madd.s Single Precision

| 31 26       | 25 21  | 20 16  | 15 11  | 10 . 8   | 7 0        |
|-------------|--------|--------|--------|----------|------------|
| opcode 0x32 | D      | A      | В      | reserved | opcode 0x7 |
| 6 bits      | 5 bits | 5 bits | 5 bits | 3 bits   | 8 bits     |

#### **Format:**

lf.madd.s rD,rA,rB

#### **Description**

The contents of general purpose register rA are multipled by the contents of general purpose register rB, and added to the general purpose register rD.

#### **32-bit Implementation**

$$rD[31:0] \leftarrow rA[31:0] * rB[31:0] + rD[31:0]$$

#### **64-bit Implementation**

$$rD[31:0] \leftarrow rA[31:0] * rB[31:0] + rD[31:0]$$
  
 $rD[63:32] \leftarrow 0$ 

### **Exceptions**

Floating Point



# 5.5 **ORVDX64**

This section is not separated from ORBIS32/64 in the original manual.



# 6 Exception Model



# 7 Memory Model



# 8 Memory Management



# 9 Cache Model and Cache Coherency



# 10 Debug Unit (Optional)

The debug interface from a programmer's perspective is unchanged in the OpenRISC 1200. However a new physical debug interface has been adopted [2]. This will affect those concerned with the representation of JTAG packets to drive the debug interface.



# 11 Performance Counters Unit (Optional)



# 12 Power Management (Optional)



# 13 Programmable Interrupt Controller (Optional)

The OpenRISC 1000 Architecture Manual [] describes an optional simple programmer interrupt controller (PIC) capable of handling up to 32 separate interrupt lines driving the Interrupt Exception. The presence of the PIC is indicated in the Unit Present Register bby UPR[PICP].

The PIC is controlled by two registers, PICMR and PICSR. PICMR is a mask for the incoming interrupts. PICSR is a status register indicating which interrupt lines have been asserted. By convention, interrupts 0 and 1 in PICMR are tied to 1, so that these interrupts lines are non-maskable.

There are two permanently unmasked interrupt lines, [1:0], with PICMR[1:0] fixed to one.

A simple block diagram of the PIC is shown in Figure 13-1.



Figure 13-1: Testing

## 13.1 Functionality

In the OpenRISC 1200, the differs from the architecture specification. The PIC offers a latched level-sensitive interrupt.

Once an interrupt line is latched (i.e. its value appears in PICSR), no new interrupts can be triggered for that line until its bit in PICSR is cleared. The usual sequence for an interrupt handler is then as follows.

- 1 Peripheral asserts interrupt, which is latched and triggers handler.
- 2 Handler processes interrupt.



- 3 Handler notifies peripheral that the interrupt has been processed (typically via a memory mapped register).
- 4 Peripheral deasserts interrupt.
- 5 Handler clears corresponding bit in PICSR and returns.

It is assumed that the peripheral will deassert its interrupt promptly (within 1-2 cycles). Otherwise on exiting the interrupt handler, having cleared PICSR, the level sensitive interrupt will immediately retrigger.

# 13.2PIC Mask Register (PICMR)

The interrupt controller mask register is a 32-bit special-purpose supervisor-level register accessible with the l.mtspr/l.mfspr instructions in supervisor mode.

PICMR is used to mask or unmask 30 programmable interrupt sources.

| Bit                | 31-2 | 1-0 |
|--------------------|------|-----|
| Ide<br>ntifi<br>er | IUM  | FOM |
| Res<br>et          | 0    | 0x3 |
| R/<br>W            | R/W  | R/O |

| IUM | Interrupt UnMask                                               |
|-----|----------------------------------------------------------------|
|     | 0x00000000 All interrupts are masked                           |
|     | 0x00000001 Interrupt input 0 is enabled, all others are masked |
|     |                                                                |
|     | 0xFFFFFFF All interrupt inputs are enabled                     |
| FOM | Fixed One Mask                                                 |

**Table 13-4. PICMR Field Descriptions** 

# 13.3PIC Status Register (PICSR)

The atomic way to clear an interrupt source is by first clearing it at the external source, then by writing a '0' to the corresponding bit in the PICSR. This will clear the underlying latch for the edge-triggered source, iff the external line is also de-asserted.

www.opencores.org Revision 0.1.0 page 39 of 42



# 14 Tick Timer Facility (Optional)

www.opencores.org Revision 0.1.0 page 40 of 42



# 15 OpenRISC 1000 Implementations



# 16 Application Binary Interface

There have been some minor changes in the ABI used with the OpenRISC 1200 version 2.