#### **LAB # 01**

Name: Saqib Khan UT EID: sak2454

Class: EE 382M Verification of Digital Systems

### **PART A:**

1. A brief report describing the netlist bugs and your solution.

## **Bug # 1:** mem\_read\_data\_r\_reg[6]

i\_clk was negated before being fed into the dff. I changed that to be a positive input.



Figure-1 mem\_read\_data\_r\_reg[6] before and after the fix

## Bug # 2: mem\_read\_data\_r\_reg[2]

The MUX inputs A and B were swapped. Flipping the two inputs give us the correct result. Previous implementation:

 $MUX2X1\ U174\ (\ .B(o\_wb\_read\_data[2]),\ .A(i\_mem\_read\_data[2]),\ .S(i\_mem\_stall),\ .Y(n131)\ );$   $Corrected\_implementation:$ 

MUX2X1 U174 ( .B(i\_mem\_read\_data[2]), .A(o\_wb\_read\_data[2]), .S(i\_mem\_stall), .Y(n131) );

# **Bug # 3:** mem\_load\_rd\_r\_reg[10]

Removed the additional NOT gate in the netlist



Figure-2 mem\_load\_rd\_r\_reg[10] before and after the fix

2. Final snapshot of the mapping manager and lec console.



Figure-3 Snapshot of LEC console for Part-A



Figure-4 Snapshot of Mapping Manager for Part-A

#### PART B:

1. Brief description of the scan structure of the SoC.

The scan insertion replaces normal flops with special scan flops that allows us to monitor and control the state of the design using specific ports. It uses the Automatic Test Pattern Generator (ATPG) tool to generate tests for improved fault coverage testing.

The scan structure of the SoC using in this lab includes:

- Minimum number of scan chains set to 4
- Maximum length of scan chains: no\_value
- Lock-up element type: preferred\_level\_sensitive
- Mix clock edges in scan chain: true
- Prefix for unnamed scan objects: DFT\_
- 2. The schematic of a clock gating cell in the netlist. (Search for the module with name 'RC CG MOD' in the netlist.



Figure-5 Snapshot of schematic for test\_so[0]

3. What is the significance of the following commands in the lec.do file?

set\_flatten\_model -seq\_constant -seq\_constant\_x\_to 0:

- Set\_flatten\_model command is used to specify the conditions for circuit flattening.
- -seq\_constant options is used for instance to convert a flop or latch to 0 or 1
- -seq constant x to 0

set\_flatten\_model -gated\_clock

• -gated\_clock the synthesis tool adds clock gating for dynamic power optimization. This can cause issues while performing equivalence checking. "gated\_clock" option resolves this problem by remodeling the revised clock gates to the golden model logic.

set\_analyze\_option -auto

Automatically sets the option for analyzing to on /off

4. Final snapshot of the mapping manager and lec console.



Figure-6 Snapshot of LEC console for Part-B



Figure-7 Snapshot of Mapping Manager for Part-B