

# cs4341 Digital Logic & Computer Design

Lecture Notes 16

#### **Omar Hamdy**

Assistant Professor

Department of Computer Science

# Review: State and Output Encoding

- ➤ The state as well as output encodings were chosen randomly and could be selected differently
- ➤ Different encoding will result in different circuit design (hence different complexities), but same circuit behavior
- There are two types of encoding:
  - Binary encoding: each state or output is represented as a binary number
  - > One-hot-encoding: each state is represented by its own memory bit.
- > One-hot-encoding usually means simpler circuit, but more memory bits

| Output | Encoding L <sub>1:0</sub> |   |  |
|--------|---------------------------|---|--|
| Green  | 1                         | 1 |  |
| Yellow | 1                         | 0 |  |
| Red    | 0                         | 0 |  |

| Output | Encoding L <sub>1:0</sub> |   |  |
|--------|---------------------------|---|--|
| Green  | 1                         | 0 |  |
| Yellow | 1                         | 1 |  |
| Red    | 0                         | 1 |  |

| Output | Encoding L <sub>1:0</sub> |   |  |
|--------|---------------------------|---|--|
| Green  | 0                         | 1 |  |
| Yellow | 0                         | 0 |  |
| Red    | 1                         | 1 |  |

## **Example: Divide-by-N Counter**

- > This special circuit has no inputs and one output.
- > The output Y is High (1) for one clock cycle out of every N



> Design the circuit using binary and one-hot encodings.

### **Example: State Transition & Output Tables**

➤ The following represents the state transitions and the output tables without any encodings.



| Current Status | Next Status |
|----------------|-------------|
| S0             | S1          |
| S1             | S2          |
| S2             | S0          |

| Current Status | Output |
|----------------|--------|
| S0             | 1      |
| S1             | 0      |
| S2             | 0      |

# **Example: Binary and One-hot Encodings**

- > Binary encoding represents each state as a binary number.
- > One-hot encoding represents each state using one memory bit

|       | Binary Encoding |                |  |
|-------|-----------------|----------------|--|
| State | S <sub>1</sub>  | S <sub>0</sub> |  |
| S0    | 0               | 1              |  |
| S1    | 1               | 0              |  |
| S2    | 0               | 0              |  |

|       | One-Hot Encoding |                |                |
|-------|------------------|----------------|----------------|
| State | $S_2$            | S <sub>1</sub> | S <sub>0</sub> |
| S0    | 0                | 0              | 1              |
| S1    | 0                | 1              | 0              |
| S2    | 1                | 0              | 0              |

> Note that one-hot encoding required one additional memory bit

# **Example: State Transition Truth Tables**

|       | Binary Encoding |    |  |
|-------|-----------------|----|--|
| State | S <sub>1</sub>  | So |  |
| S0    | 0               | 1  |  |
| S1    | 1               | 0  |  |
| S2    | 0               | 0  |  |



|       | One-Hot Encoding |                |                |
|-------|------------------|----------------|----------------|
| State | S <sub>2</sub>   | S <sub>1</sub> | S <sub>0</sub> |
| S0    | 0                | 0              | 1              |
| S1    | 0                | 1              | 0              |
| S2    | 1                | 0              | 0              |

| Current<br>State |                | Next<br>State   |                 |
|------------------|----------------|-----------------|-----------------|
| S <sub>1</sub>   | S <sub>0</sub> | S' <sub>1</sub> | S' <sub>0</sub> |
| 0                | 1              | 1               | 0               |
| 1                | 0              | 0               | 0               |
| 0                | 0              | 0               | 1               |

| Current State  |                | Next State     |                 |                 |                 |
|----------------|----------------|----------------|-----------------|-----------------|-----------------|
| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | S' <sub>2</sub> | S' <sub>1</sub> | S' <sub>0</sub> |
| 0              | 0              | 1              | 0               | 1               | 0               |
| 0              | 1              | 0              | 1               | 0               | 0               |
| 1              | 0              | 0              | 0               | 0               | 1               |

# **Example: Output Truth Table**

|       | Binary Encoding |    |  |
|-------|-----------------|----|--|
| State | S <sub>1</sub>  | So |  |
| S0    | 0               | 1  |  |
| S1    | 1               | 0  |  |
| S2    | 0               | 0  |  |



|   |       | One-Hot Encoding |                |                |  |  |  |
|---|-------|------------------|----------------|----------------|--|--|--|
| 5 | State | S <sub>2</sub>   | S <sub>1</sub> | S <sub>0</sub> |  |  |  |
|   | S0    | 0                | 0              | 1              |  |  |  |
|   | S1    | 0                | 1              | 0              |  |  |  |
|   | S2    | 1                | 0              | 0              |  |  |  |

| Current<br>State |                | Output |
|------------------|----------------|--------|
| S <sub>1</sub>   | S <sub>0</sub> | Y      |
| 0                | 0              | 0      |
| 0                | 1              | 1      |
| 1                | 0              | 0      |

| Curi           | rent S         | tate           | Output |
|----------------|----------------|----------------|--------|
| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Υ      |
| 0              | 0              | 1              | 1      |
| 0              | 1              | 0              | 0      |
| 1              | 0              | 0              | 0      |

# **Example: Next State and Output Logic**

| Current<br>State |    | Next<br>State   |     |
|------------------|----|-----------------|-----|
| S <sub>1</sub>   | So | S' <sub>1</sub> | S'o |
| 0                | 1  | 1               | 0   |
| 1                | 0  | 0               | 0   |
| 0                | 0  | 0               | 1   |

| Current<br>State |    | Output |
|------------------|----|--------|
| S <sub>1</sub>   | So | Υ      |
| 0                | 0  | 0      |
| 0                | 1  | 1      |
| 1                | 0  | 0      |

| Cur            | rent S         | tate | Next State |                 |                 |
|----------------|----------------|------|------------|-----------------|-----------------|
| S <sub>2</sub> | S <sub>1</sub> | So   | S'2        | S' <sub>1</sub> | S' <sub>0</sub> |
| 0              | 0              | 1    | 0          | 1               | 0               |
| 0              | 1              | 0    | 1          | 0               | 0               |
| 1              | 0              | 0    | 0          | 0               | 1               |

| Cur            | rent S         | tate | Output |
|----------------|----------------|------|--------|
| S <sub>2</sub> | S <sub>1</sub> | So   | Υ      |
| 0              | 0              | 1    | 1      |
| 0              | 1              | 0    | 0      |
| 1              | 0              | 0    | 0      |

- > Using binary encoding
- Next State Logic:
  - $\triangleright S'_1 = \overline{S}_1 S_0$
  - $\triangleright S'_0 = \overline{S_1}\overline{S_0}$
- Output Logic:
  - $> Y = \overline{S_1}S_0$



next state logic state register output logic output

(a)



- Using one-hot encoding
- Next State Logic:

$$> S'_2 = S_1$$

$$> S'_1 = S_0$$

$$\triangleright S'_0 = S_2$$

Output Logic:

$$\triangleright Y = S_0$$

## **Example: Pattern Detector**

- ➤ Design an FSM (both Moore and Mealy) that can detect an input pattern. The FSM has the following details:
  - > The FSM attempts to detect the input pattern 1101
  - Has 1 input A and one output Y
  - > If a 1101 input pattern is detected, Y produces 1. Otherwise, Y is 0
  - > Assume a reset state of input 0

# Pattern Detector – State Transitioning Diagram

- ➤ In Moore FSM, each state describes the output value Y inside.
- ➤ What are the possible input patterns?
  - > S0 (Reset): Input 0, and Y is 0
  - > S1: Coming from S0 and received a 1 (Y is 0)
  - > S2: Coming from S1 and received a 1 (Y is 0)
  - > S3: Coming from S2 and received a 0 (Y is 0)
  - > S4: Coming from S3 and received a 1 (Y is 1)



### Pattern Detector: State Transition Truth Table

> For Moore FSM, we need 3 memory bits to represent the 5 states



| Current<br>State S | Α | Next<br>State S' |
|--------------------|---|------------------|
| S0                 | 0 | S0               |
| SO                 | 1 | S1               |
| S1                 | 0 | SO               |
| S1                 | 1 | S2               |
| S2                 | 0 | S3               |
| S2                 | 1 | S2               |
| S3                 | 0 | S0               |
| S3                 | 1 | S4               |
| S4                 | 0 | SO               |
| S4                 | 1 | S2               |

### Pattern Detector: State Transition Truth Table

Formally representing the Moore FSM with state encoding

| State | Encoding S <sub>2:0</sub> |   |   |  |  |
|-------|---------------------------|---|---|--|--|
| S0    | 0                         | 0 | 0 |  |  |
| S1    | 0                         | 0 | 1 |  |  |
| S2    | 0                         | 1 | 0 |  |  |
| S3    | 0                         | 1 | 1 |  |  |
| S4    | 1                         | 0 | 0 |  |  |

| Current<br>State S |    |    |   | Ş   | Next<br>State S | ;'  |
|--------------------|----|----|---|-----|-----------------|-----|
| S2                 | S1 | S0 | Α | S'2 | S'1             | S'0 |
| 0                  | 0  | 0  | 0 | 0   | 0               | 0   |
| 0                  | 0  | 0  | 1 | 0   | 0               | 1   |
| 0                  | 0  | 1  | 0 | 0   | 0               | 0   |
| 0                  | 0  | 1  | 1 | 0   | 1               | 0   |
| 0                  | 1  | 0  | 0 | 0   | 1               | 1   |
| 0                  | 1  | 0  | 1 | 0   | 1               | 0   |
| 0                  | 1  | 1  | 0 | 0   | 0               | 0   |
| 0                  | 1  | 1  | 1 | 1   | 0               | 0   |
| 1                  | 0  | 0  | 0 | 0   | 0               | 0   |
| 1                  | 0  | 0  | 1 | 0   | 1               | 0   |

## Pattern Detector: State Transition Expression

> Simplify next state logic using K-Map. Consider all the don't care next states

| Current<br>State S |    |    |   | S   | Next<br>State S | ; <b>'</b> |
|--------------------|----|----|---|-----|-----------------|------------|
| S2                 | S1 | S0 | Α | S'2 | S'1             | S'0        |
| 0                  | 0  | 0  | 0 | 0   | 0               | 0          |
| 0                  | 0  | 0  | 1 | 0   | 0               | 1          |
| 0                  | 0  | 1  | 0 | 0   | 0               | 0          |
| 0                  | 0  | 1  | 1 | 0   | 1               | 0          |
| 0                  | 1  | 0  | 0 | 0   | 1               | 1          |
| 0                  | 1  | 0  | 1 | 0   | 1               | 0          |
| 0                  | 1  | 1  | 0 | 0   | 0               | 0          |
| 0                  | 1  | 1  | 1 | 1   | 0               | 0          |
| 1                  | 0  | 0  | 0 | 0   | 0               | 0          |
| 1                  | 0  | 0  | 1 | 0   | 1               | 0          |
| 1                  | 0  | 1  | 0 | X   | X               | Χ          |
| 1                  | 0  | 1  | 1 | X   | X               | Χ          |
| 1                  | 1  | 0  | 0 | X   | X               | Χ          |
| 1                  | 1  | 0  | 1 | X   | X               | X          |
| 1                  | 1  | 1  | 0 | X   | X               | X          |
| 1                  | 1  | 1  | 1 | X   | X               | X          |



$$S'_2 = S_1 S_0 A$$



$$S'_{1} = S_{1}\overline{S_{0}} + S_{2}A + \overline{S_{1}}S_{0}A$$
  $S'_{0} = S_{1}\overline{S_{0}}\overline{A} + \overline{S_{2}}\overline{S_{1}}\overline{S_{0}}A$ 



$$S'_{0} = S_{1} \overline{S}_{0} \overline{A} + \overline{S}_{2} \overline{S}_{1} \overline{S}_{0} A$$

# Pattern Detector: Output Truth Table

> The Moore FSM output truth table and simplification K-map are as follows.

| S1 | S0                    | Υ                                             |
|----|-----------------------|-----------------------------------------------|
| 0  | 0                     | 0                                             |
| 0  | 1                     | 0                                             |
| 1  | 0                     | 0                                             |
| 1  | 1                     | 0                                             |
| 0  | 0                     | 1                                             |
| 0  | 1                     | X                                             |
| 1  | 0                     | X                                             |
| 1  | 1                     | X                                             |
|    | 0<br>1<br>1<br>0<br>0 | 0 0<br>0 1<br>1 0<br>1 1<br>0 0<br>0 1<br>1 0 |



$$Y = S_2$$

# Pattern Detector – State Transitioning Diagram

- ➤ In Mealy FSM, the output is determined at the transitioning from each state and based on the input value.
  - > S0 (Reset): Input 0, and Y is 0
  - ➤ When input 1 is received, state transitions to S1 and output is 0
  - When input 1 is received, state transitions to S2 and output is 0
  - When input 0 is received, state transitions to S3 and output is 0
  - When input 1 is received, state transitions to **S1** and output is 1 (no need for a new state just to produce this output.



#### Pattern Detector: State Transition Truth Table

For Mealy FSM, we need 2 memory bits to represent the 4 states



| Α | Next<br>State S'      |
|---|-----------------------|
| 0 | SO                    |
| 1 | S1                    |
| 0 | SO                    |
| 1 | S2                    |
| 0 | S3                    |
| 1 | S2                    |
| 0 | SO                    |
| 1 | S1                    |
|   | 0<br>1<br>0<br>1<br>0 |

### Pattern Detector: Truth Table

Formally representing the Mealy FSM with state encoding

| State | Encoding<br>S <sub>1:0</sub> |   |  |
|-------|------------------------------|---|--|
| SO    | 0                            | 0 |  |
| S1    | 0                            | 1 |  |
| S2    | 1                            | 0 |  |
| S3    | 1                            | 1 |  |

| Curr<br>Stat |    |   | Next<br>State S' |     |   |
|--------------|----|---|------------------|-----|---|
| S1           | S0 | Α | S'1              | S'0 | Y |
| 0            | 0  | 0 | 0                | 0   | 0 |
| 0            | 0  | 1 | 0                | 1   | 0 |
| 0            | 1  | 0 | 0                | 0   | 0 |
| 0            | 1  | 1 | 1                | 0   | 0 |
| 1            | 0  | 0 | 1                | 1   | 0 |
| 1            | 0  | 1 | 1                | 0   | 0 |
| 1            | 1  | 0 | 0                | 0   | 0 |
| 1            | 1  | 1 | 0                | 1   | 1 |

### Pattern Detector: Simplified Expressions

> Simplify next state & output logic using K-Map.

| Curr<br>Stat |    |   | Next<br>State S' |     |   |
|--------------|----|---|------------------|-----|---|
| S1           | S0 | Α | S'1              | S'0 | Υ |
| 0            | 0  | 0 | 0                | 0   | 0 |
| 0            | 0  | 1 | 0                | 1   | 0 |
| 0            | 1  | 0 | 0                | 0   | 0 |
| 0            | 1  | 1 | 1                | 0   | 0 |
| 1            | 0  | 0 | 1                | 1   | 0 |
| 1            | 0  | 1 | 1                | 0   | 0 |
| 1            | 1  | 0 | 0                | 0   | 0 |
| 1            | 1  | 1 | 0                | 1   | 1 |



$$S'_1 = S_1 \bar{S}_0 + \bar{S}_1 S_0 A$$



$$S'_0 = S_1 \overline{S_0} \overline{A} + \overline{S_1} \overline{S_0} A + S_1 S_0 A$$

$$Y = S_1 S_0 A$$

# Pattern Detector: Circuit Design

➤ Using the next state and output simplified expressions for Moor and Mealy, we get the following two designs





## Pattern Detector: Waveform Analysis

The following is how the waveform for both Moore and Mealy implementations. Note how the output for Mealy machine is shifted



#### To Do List

- ➤ Review lecture notes
- ➤ Signup for EDA Playground account
- ➤ Continue working on assignment 2