

# cs4341 Digital Logic & Computer Design

**Lecture Notes 6** 

#### **Omar Hamdy**

Assistant Professor

Department of Computer Science

### Review: 3-variable Minterms & Maxterms

|   |   | z | Minterms |             | Maxterms     |             |  |  |
|---|---|---|----------|-------------|--------------|-------------|--|--|
| x | y |   | Term     | Designation | Term         | Designation |  |  |
| 0 | 0 | 0 | x'y'z'   | $m_0$       | x + y + z    | $M_0$       |  |  |
| 0 | 0 | 1 | x'y'z    | $m_1$       | x + y + z'   | $M_1$       |  |  |
| 0 | 1 | 0 | x'yz'    | $m_2$       | x + y' + z   | $M_2$       |  |  |
| 0 | 1 | 1 | x'yz     | $m_3$       | x + y' + z'  | $M_3$       |  |  |
| 1 | 0 | 0 | xy'z'    | $m_4$       | x' + y + z   | $M_4$       |  |  |
| 1 | 0 | 1 | xy'z     | $m_5$       | x' + y + z'  | $M_5$       |  |  |
| 1 | 1 | 0 | xyz'     | $m_6$       | x' + y' + z  | $M_6$       |  |  |
| 1 | 1 | 1 | xyz      | $m_7$       | x' + y' + z' | $M_7$       |  |  |

### Review: Representing a Boolean Function

- > We can express any function by "ORing" the minterms corresponding to the '1' outputs in the truth table.
- ➤ We can express any function by "ANDing" the maxterms corresponding to 'O' outputs in the truth table
- ➤ The same Boolean function can be expressed in two canonical ways: Sum-of-Minterms (SOM) and Product-of-Maxterms (POM).
- ➤ If a Boolean function has fewer '1' outputs, then the SOM canonical form will contain fewer terms than POM. However, if it has fewer '0' outputs then the POM form will have fewer terms than SOM.

### Converting to SOM Form

- ➤ If a function is expressed in a non-standard SOM form, then it can be converted to a standard SOM using:
  - > Truth Table
    - > Describe the function using the truth table
    - > Identify the minterms from the table and generate the SOM
  - Algebraic manipulations
    - $\triangleright$  For each missing literal x in a term, multiply the term by (x + x')
    - Simplify the expression as needed
    - > Re-group the terms in order

### **Example: Converting to SOM Form**

- $\triangleright$  Express F = A + B'C in the SOM canonical form
  - > The function has three variables, and hence, each term consists of 3 literals
  - $\triangleright$  A = A. (B + B') = AB + AB'
    - $\triangleright$  AB = AB(C + C') = ABC + ABC'
    - $\triangleright$  AB' = AB'(C + C') = AB'C + AB'C'
    - $\triangleright$  A = ABC + ABC' + AB'C + AB'C'
  - $\triangleright$  B'C = B'C(A + A') = B'CA + B'CA' = AB'C + A'B'C
  - $\triangleright$  F = ABC + ABC' + AB'C + AB'C' + AB'C + A'B'C
  - > Simplify: F = ABC + ABC' + AB'C + AB'C' + A'B'C
  - $\triangleright$  Order: F = A'B'C + AB'C' + AB'C + ABC' + ABC
  - $\triangleright$  F = m<sub>1</sub> + m<sub>4</sub> + m<sub>5</sub> + m<sub>6</sub> + m<sub>7</sub> =  $\sum$ (1,4,5,6,7)

### Solution Using Truth Table

 $\triangleright$  Express F = A + B'C in the SOM canonical form

| A | В | C | F | Minterm       |
|---|---|---|---|---------------|
| 0 | 0 | 0 | 0 |               |
| 0 | 0 | 1 | 1 | $m_1 = A'B'C$ |
| 0 | 1 | 0 | 0 |               |
| 0 | 1 | 1 | 0 |               |
| 1 | 0 | 0 | 1 | $m_4 = AB'C'$ |
| 1 | 0 | 1 | 1 | $m_5 = AB'C$  |
| 1 | 1 | 0 | 1 | $m_6 = ABC'$  |
| 1 | 1 | 1 | 1 | $m_7 = ABC$   |

$$\triangleright$$
 F = m<sub>1</sub> + m<sub>4</sub> + m<sub>5</sub> + m<sub>6</sub> + m<sub>7</sub> =  $\sum$ (1,4,5,6,7)

### Converting to POM Form

- ➤ If a function is expressed in a non-standard POM form, then it can be converted to a standard POM using:
  - > Truth Table
    - > Describe the function using the truth table
    - > Identify the maxterms from the table (rows with output 0) and generate the POM
  - Algebraic manipulations
    - ➤ Re-structure the expression in product terms such that each term is composed of sum of individual literals only.
    - $\triangleright$  This can be done using the algebraic equivalence a + bc = (a + b)(a + c) how?
    - > Complete missing literals in each term by adding AA', then use the same distribution equivalence above.

### **Example: Converting to POM Form**

- $\triangleright$  Express F = A + B'C in the POM canonical form
  - > The function has three variables, and hence, each term consists of 3 literals
  - $\triangleright$  F = (A + B')(A + C)
  - $\triangleright$  A + B' = A + B' + CC' = (A + B' + C)(A + B' + C')
  - $\triangleright$  A + C = A + BB' + C = (A + B + C) (A + B' + C)
  - $\triangleright$  F = (A + B' + C) (A + B' + C') (A + B + C) (A + B' + C)
  - $\triangleright$  Simplify: F = (A + B' + C) (A + B' + C') (A + B + C)
  - $\triangleright$  Order: F = (A + B + C) (A + B' + C) (A + B' + C')
  - $\triangleright$  F = M<sub>0</sub> . M<sub>2</sub> . M<sub>3</sub> =  $\prod$ (0,2,3)

### Solution Using Truth Table

 $\triangleright$  Express F = A + B'C in the POM canonical form

| A | В | C | $oxed{F}$ | Minterm                        |
|---|---|---|-----------|--------------------------------|
| 0 | 0 | 0 | 0         | $\mathbf{M}_0 = (A + B + C)$   |
| 0 | 0 | 1 | 1         |                                |
| 0 | 1 | 0 | 0         | $M_2 = (A + B' + C)$           |
| 0 | 1 | 1 | 0         | $\mathbf{M}_3 = (A + B' + C')$ |
| 1 | 0 | 0 | 1         |                                |
| 1 | 0 | 1 | 1         |                                |
| 1 | 1 | 0 | 1         |                                |
| 1 | 1 | 1 | 1         |                                |

$$\triangleright$$
 F = M<sub>0</sub> . M<sub>2</sub> . M<sub>3</sub> =  $\prod$ (0,2,3)

### **Function Complement**

- The complement of a function expressed as a sum of minterms is constructed by selecting the minterms missing in the sum-of-minterms canonical form
- ➤ Alternatively, the complement of a function expressed by a Sum of Minterms form is simply the Product of Maxterms with the same indices
- $\triangleright$  Example: Given F(x, y, z) =  $\sum (1,3,5,7)$
- $F'(x, y, z) = \sum (0,2,4,6)$
- $F'(x, y, z) = \prod (1,3,5,7)$

#### **NAND Gate**

- ➤ The NAND gate is implemented efficiently in CMOS technology in terms of chip area and speed.
- ➤ NAND represents NOT AND. The small "bubble" circle represents the invert function.
- > Applying DeMorgan's Law, a NAND gate is also Invert-OR

$$X \longrightarrow \overline{X} + \overline{Y} = \overline{X \cdot Y} = NAND$$

- > Pushing bubble forward or backward flips the gate and inverts inputs.
- > NAND gate can implement all basic gates (universality). Example, an OR gate is implemented using a NAND gate and inverted inputs

#### **NOR Gate**

➤ NOR represents NOT OR. Similarly, Applying DeMorgan's Law, a NOR gate is also Invert-AND (bubble push backwards)

$$X \longrightarrow \overline{X} \cdot \overline{Y} = \overline{X + Y} = NOR$$

- ➤ NOR gate can implement all basic gates (universality). Example, an AND gate is implemented using a NOR gate and inverted inputs
- ➤ Unlike AND and OR, the NAND and NOR operations are NOT associative
  - $\rightarrow$  (X NAND Y) NAND Z  $\neq$  X NAND (Y NAND Z)
  - $\triangleright$  (X NOR Y) NOR Z  $\neq$  X NOR (Y NOR Z)

### NAND-NAND Implementation

- $\triangleright$  Consider the Following SOP Expression: F = XZ + W'YZ'
- ➤ A 2-level AND-OR circuit can be converted easily to a NAND-NAND implementation

Step 1: Build the circuit as is from the SOP expression

Step 2: Add redundant bubbles on the same line as needed

Step 3: Push bubbles forward as needed to get NAND only gates



### **NOR-NOR Implementation**

- $\triangleright$  Consider the Following POS Expression: F = (X+Z')(W+Y'+Z)
- ➤ A 2-level OR-AND circuit can be converted easily to a NOR-NOR implementation

Step 1: Build the circuit as is from the POS expression

Step 2: Add redundant bubbles on the same line as needed

Step 3: Push bubbles forward as needed to get NOR only gates



### Schematic Design

- It is crucial to use clear guidelines when drawing digital circuits from the logic function or truth table.
  - > Inputs are on the left (or top) side of a schematic
  - Outputs are on the right (or bottom) side of a schematic
  - > Whenever possible, gates should flow from left to right (or top to bottom)
  - > Straight wires are better to use than wires with multiple corners
  - Wires always connect at a T junction
  - ➤ A dot where wires cross indicates a connection between the wires; otherwise, they do not connect

### **SOP Schematic Design Steps**

- ➤ SOP diagrams can be systematically drawn following the Programmable Logic Array (PLA) method:
  - Draw columns for all inputs, with inverters in adjacent columns (if needed)
  - Draw rows of AND gates for each minterm
  - > Draw an OR gate to connect each output of the AND gates

## SOP Schematic Design Example

Draw the logic function Y = A'B'C' + AB'C' + AB'C



### **Example: Multiple Output Circuits**

- ➤ In many cases, there are more than one output required to carry out the desired function behavior.
- Example, 4-input priority circuit
  - The circuit has 4-outputs that signals which input should be given the priority when more than one input are requesting it.
  - > The circuit allows only one output signal to be high at any time.
  - $\triangleright$  Assume inputs A<sub>3</sub> (highest priority), A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>(lowest priority)
  - $\triangleright$  Assume outputs  $Y_3$  indicating  $A_3$  gets the priority,  $Y_2$  indicating  $A_2$  gets the priority, and so on.

## 4-Input Priority Circuit Design Approach 1

> One approach is to build the truth table, determine the minterms for each output, express each output in SOM form, then draw the circuit.

| A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| 0              | 0              | 0              | 1              | 0              | 0              | 0              | 1              |
| 0              | 0              | 1              | 0              | 0              | 0              | 1              | 0              |
| 0              | 0              | 1              | 1              | 0              | 0              | 1              | 0              |
| 0              | 1              | 0              | 0              | 0              | 1              | 0              | 0              |
| 0              | 1              | 0              | 1              | 0              | 1              | 0              | 0              |
| 0              | 1              | 1              | 0              | 0              | 1              | 0              | 0              |
| 0              | 1              | 1              | 1              | 0              | 1              | 0              | 0              |
| 1              | 0              | 0              | 0              | 1              | 0              | 0              | 0              |
| 1              | 0              | 0              | 1              | 1              | 0              | 0              | 0              |
| 1              | 0              | 1              | 0              | 1              | 0              | 0              | 0              |
| 1              | 0              | 1              | 1              | 1              | 0              | 0              | 0              |
| 1              | 1              | 0              | 0              | 1              | 0              | 0              | 0              |
| 1              | 1              | 0              | 1              | 1              | 0              | 0              | 0              |
| 1              | 1              | 1              | 0              | 1              | 0              | 0              | 0              |
| 1              | 1              | 1              | 1              | 1              | 0              | 0              | 0              |

$$\rightarrow$$
  $Y_0 = m_1 = A'_3 A'_2 A'_1 A_0$ .

$$Y_1 = m_2 + m_3 = A'_3A'_2A_1A'_0 + A'_3A'_2A_1A_0$$

$$\triangleright$$
 Simplify = A'<sub>3</sub>A'<sub>2</sub>A<sub>1</sub> ... why?

$$Y_2 = m_4 + m_5 + m_6 + m_7 = A'_3A_2A'_1A'_0 + A'_3A_2A'_1A_0 + A'_3A_2A_1A'_0 + A'_3A_2A_1A'_0$$

$$\triangleright$$
 Simplify = A'<sub>3</sub>A<sub>2</sub> ... why?

$$Y_3 = m_8 + m_9 + m_{10} + m_{11} + m_{12} + m_{13} + m_{14} + m_{15} = A_3 A'_2 A'_1 A'_0 + A_3 A'_2 A'_1 A_0 + A_3 A'_2 A_1 A'_0 + A'_3 A'_2 A_1 A_0 + \dots$$

$$\triangleright$$
 Simplify = A<sub>3</sub> ... why?

Draw the circuit using the PLA approach

### 4-Input Priority Circuit Design Approach 2

- > Careful review of the circuit function, we notice:
  - $\triangleright$  Y<sub>3</sub> output is 1 when A<sub>3</sub> is 1 and does not care about the values of any other input.
  - $\rightarrow$  Therefore,  $Y_3 = A_3$
  - $\triangleright$  Y<sub>2</sub> output is 1 when 1) A<sub>3</sub> is 0, 2) A<sub>2</sub> is 1 and does not care about the input values of A<sub>1</sub> or A<sub>0</sub>
  - Y<sub>1</sub> output is 1 when 1)  $A_3$  is 0, 2)  $A_2$  is 0, 3)  $A_1$  is 1 and does not care about the input value of  $A_0$
  - $\triangleright$  Y<sub>0</sub> output is 1 when 1) A<sub>3</sub> is 0, 2) A<sub>2</sub> is 0, 3) A<sub>1</sub> is 0 and 4) A<sub>0</sub> is 1

The concept of "Don't Care" can be represented with symbol X in the truth table, and can

simplify the design process

| A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>o</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0              | 0              | 0              |                |                | 0              | 0              | 0              |
| 0              | 0              |                | 1              |                |                | 0              | 1              |
| 0              | 0              | 1              | Χ              | 0              |                |                | 0              |
| 0              | 1              | Χ              | Χ              | 0              | 1              | 0              | 0              |
| 1              | Χ              | Χ              | Χ              | 1              | 0              | 0              | 0              |



### Multilevel Combinational Logic Design

- In many cases, multi-level circuit designs can reduce the number of true gates required.
- Example: Implementation of 3-input XOR function (remember, there is no actual 3-input XOR gate)
- Truth table out is 1 if the inputs have odd number of 1s





 $A \oplus B \oplus C = (A \oplus B) \oplus C (2 \text{ gates})$ 



#### To Do List

- > Review lecture notes, and try the examples yourself
- ➤ Study chapter 2 until 2.7
- ➤ Start working on homework 1