



- Unsupervised machine learning
- Competitive learning



#### **Training**

- 1. Finding smallest distance
- 2.  $\vec{N}_{rc}(t+1) = \vec{N}_{rc}(t) + \alpha h[\vec{x}(t) \vec{N}_{rc}(t)],$  where

 $\alpha$  is the learning rate,  $0 \le \alpha \le 1$ h is neighborhood function  $0 \le h \le 1$ , the closer to the winner the larger the value is

#### **Inference**

1. Finding smallest distance

Weight vector  $\vec{N}_{rc} = [w_1 \cdots w_n]$ Input vector  $\vec{x} = [v_1 \cdots v_n]$ , where  $\{x_1, x_2, x_3\} \in \vec{x}$ 



### Introduction of Self-Organizing Map (SOM)

- Neighborhood function
  - → When updating the weights, the surrounding weights are also updated







### Introduction of Self-Organizing Map (SOM)

- Advantages
  - Easily interpreted and understood
  - Reducing dimensionality
  - Unsupervised machine learning
- Applications
  - Visualization
  - Compression
  - Clustering
  - Speech recognition







### **Application**

- Training the SOM network to do lossy compression.
- Dataset: KinFaceW
- ☐ Image size: 64x64x3(RGB)
- ☐ Filter size: 8x8x3(RGB)





### LPHPLNB VLSI Design LAB

### **Application**

Train picture





















Inference picture















Lossy compression picture













## PHPLAB Si Design LAB

### **Architecture(external)**





### **Architecture(internal)**



### **Each module - Controller**

- Controller
  - → All operations initiated at the positive edge trigger
  - You can design your own states





### **Each module - Controller**

- Reference states
  - → INI
  - → READ
    - read input pixel
  - → MAN
    - calculate manhattan distance
  - → MIN
    - find smallest distance
  - → SEL
    - calculate neighborhood function
  - UPDATE
    - update weight value
  - W\_WEIGHT
    - write weight result
  - → W\_PIC
    - write compress picture result
  - → DONE





### **Each module - Controller**

### Controller

| Signal        | I/O    | bit | Description                         |
|---------------|--------|-----|-------------------------------------|
| clk           | Input  | 1   | Clock                               |
| rst           | Input  | 1   | Reset signal, active high           |
| D_update      | Output | 1   | Distance update enable, active high |
| W_update      | Output | 1   | Weight update enable, active high   |
| RAM_IF_A      | Output | 18  | Input feature RAM address           |
| RAM_IF_OE     | Output | 1   | Input feature RAM output enable     |
| RAM_W_A       | Output | 18  | Weight RAM address                  |
| RAM_W_WE      | Output | 1   | Weight RAM write enable             |
| RAM_RESULT_A  | Output | 18  | Result RAM address                  |
| RAM_RESULT_WE | Output | 1   | Result RAM write enable             |
| done          | Output | 1   | Pull to 1 if the system is done     |





- ☐ Each VEP has 8x24-bit weight memory
- $\square$  Weight memory initial reset to (R,G,B) = (125,125,125)
- Weight update function

$$\rightarrow \vec{N}_{rc}(t+1) = \vec{N}_{rc}(t) + \alpha h[\vec{x}(t) - \vec{N}_{rc}(t)]$$

- $\bullet$   $\alpha$  => learning rate = 0.25
- h = neighborhood function





Neighborhood function

| 0 | 0     | 0     | 0     | 0     | 0     | 0 | 0 |
|---|-------|-------|-------|-------|-------|---|---|
| 0 | 0.125 | 0.125 | 0.125 | 0.125 | 0.125 | 0 | 0 |
| 0 | 0.125 | 0.25  | 0.25  | 0.25  | 0.125 | 0 | 0 |
| 0 | 0.125 | 0.25  | 1     | 0.25  | 0.125 | 0 | 0 |
| 0 | 0.125 | 0.25  | 0.25  | 0.25  | 0.125 | 0 | 0 |
| 0 | 0.125 | 0.125 | 0.125 | 0.125 | 0.125 | 0 | 0 |
| 0 | 0     | 0     | 0     | 0     | 0     | 0 | 0 |
| 0 | 0     | 0     | 0     | 0     | 0     | 0 | 0 |



|   |     | I     |       |       |       |       |       |       | <b></b> | •          |      |
|---|-----|-------|-------|-------|-------|-------|-------|-------|---------|------------|------|
| X |     | (0,0) | (0,1) | (0,2) | (0,3) | (0,4) | (0,5) | (0,6) | (0,7)   | <b>→</b> [ | VEP0 |
|   | d   | (1,0) | (1,1) | (1,2) | (1,3) | (1,4) | (1,5) | (1,6) | (1,7)   | <b>→</b> [ | VEP1 |
| d |     | (2,0) | (2,1) | (2,2) | (2,3) | (2,4) | (2,5) | (2,6) | (2,7)   | <b>→</b>   | VEP2 |
|   |     | (3,0) | (3,1) | (3,2) | (3,3) | (3,4) | (3,5) | (3,6) | (3,7)   | <b>⇒</b> [ | VEP3 |
|   |     | (4,0) | (4,1) | (4,2) | (4,3) | (4,4) | (4,5) | (4,6) | (4,7)   | <b>→</b> [ | VEP4 |
|   |     | (5,0) | (5,1) | (5,2) | (5,3) | (5,4) | (5,5) | (5,6) | (5,7)   | <b>⇒</b> [ | VEP5 |
|   |     | (6,0) | (6,1) | (6,2) | (6,3) | (6,4) | (6,5) | (6,6) | (6,7)   | <b>→</b> [ | VEP6 |
|   |     | (7,0) | (7,1) | (7,2) | (7,3) | (7,4) | (7,5) | (7,6) | (7,7)   | <b>→</b> [ | VEP7 |
| , | , , |       |       |       |       |       |       |       |         |            |      |







### VEP

| Signal       | 1/0    | Bit     | Description                                                                |
|--------------|--------|---------|----------------------------------------------------------------------------|
| clk          | Input  | 1       | Clock                                                                      |
| rst          | Input  | 1       | Reset signal, active high                                                  |
| W_update     | Input  | 1       | Weight update enable, active high                                          |
| D_update     | Input  | 1       | Distance update enable, active high                                        |
| neighbor_sel | Input  | 16(2x8) | Neighborhood function of 8 VEP weights (00=>1, 01=>0.25, 10=>0.125, 11=>0) |
| pixel        | Input  | 24      | Input pixel from RAM_if                                                    |
| d0~d7        | Output | 11      | Manhattan distance between 8 weights                                       |
| w0~w7        | Output | 24      | 8 weights                                                                  |





### Each module - MIN\_1

MIN\_1

| Signal      | I/O    | bit | Description                          |
|-------------|--------|-----|--------------------------------------|
| clk         | Input  | 1   | Clock                                |
| rst         | Input  | 1   | Reset signal, active high            |
| d0~d7       | Input  | 11  | Manhattan distance between 8 weights |
| w0~w7       | Input  | 24  | 8 weights                            |
| d_min       | Output | 11  | Minimum distance between d0~d7       |
| d_min_index | Output | 3   | Index of minimum distance            |
| W_min       | output | 24  | Weight of minimum distance           |





### Each module – MIN\_2

☐ MIN\_2

| signal        | I/O    | bit | Description                           |
|---------------|--------|-----|---------------------------------------|
| clk           | Input  | 1   | clock                                 |
| rst           | Input  | 1   | Reset signal, active high             |
| d0~d7         | Input  | 11  | Minimum distance from MIN_1           |
| w0~w7         | Input  | 24  | Weight of minimum distance from MIN_1 |
| index0~index7 | Input  | 3   | Index of minimum distance from MIN_1  |
| X_c           | Output | 3   | The X coordinate of center weight     |
| Y_c           | Output | 3   | The Y coordinate of center weight     |
| weight_c      | output | 24  | Center weight                         |





### **Each module - USS**

### USS

| signal       | 1/0    | bit     | Description                                                                |
|--------------|--------|---------|----------------------------------------------------------------------------|
| clk          | input  | 1       | Clock                                                                      |
| rst          | Input  | 1       | Reset signal, active high                                                  |
| X_in         | Input  | 3       | USS module index                                                           |
| X_c          | Input  | 3       | The X coordinate of center weight                                          |
| Y_c          | Input  | 3       | The Y coordinate of center weight                                          |
| neighbor_sel | Output | 16(2x8) | Neighborhood function of 8 VEP weights (00=>1, 01=>0.25, 10=>0.125, 11=>0) |



### PHPLMB LSI Design LAB

### **Each module - TOP**

### □ TOP

| Signal                                 | I/O    | bit | Description                     |
|----------------------------------------|--------|-----|---------------------------------|
| clk                                    | Input  | 1   | Clock                           |
| rst                                    | Input  | 1   | Reset signal, active high       |
| RAM_IF_Q<br>RAM_W_Q<br>RAM_RESULT_Q    | Input  | 24  | Data output from RAM            |
| RAM_IF_OE<br>RAM_W_OE<br>RAM_RESULT_OE | Output | 1   | RAM output enable signal        |
| RAM_IF_WE<br>RAM_W_WE<br>RAM_RESULT_WE | Output | 1   | RAM write enable signal         |
| RAM_IF_A<br>RAM_W_A<br>RAM_RESULT_A    | Output | 18  | RAM address                     |
| RAM_IF_D<br>RAM_W_D<br>RAM_RESULT_D    | output | 24  | Data written into RAM           |
| done                                   | Output | 1   | Pull to 1 if the system is done |









**Lab7\_1** 





### Introduction

- Using one picture to train a codebook
- Compress the same picture with trained codebook



### LPHPLMB VLSI Design LAB

### **RAM**

RAM\_if[0]

RAM\_if[1]

٠

RAM\_if[4095]

train0.bmp

 $RAM_w[0]$ 

RAM\_w[1]

·

•

RAM\_w[63]

codebook

RAM\_result[0]

RAM\_result[1]

٠

٠.

. .

RAM\_result[4095]

result0.bmp







Lab7\_2



### Introduction

- Using ten photos to train a codebook
- Compress different five photos with trained codebook



# LPHPLHE VLSI Design LAB

### Introduction

Train picture





















Inference picture













Lossy compression picture













### LPHPLMB VLSI Design LAB

#### **RAM**







### LPHPLHB VLSI Design LAB

#### **RAM**





### **LPHPLMB** VLSI Design LAB

### **Simulation command**

| Problem                         | Command                                                                                  |
|---------------------------------|------------------------------------------------------------------------------------------|
| Lab7_1(pre-sim)                 | ncverilog top_tb.v +define+X (WEIGHT, RESULT, FULL)                                      |
| Lab7_1 (pre-sim with waveform)  | ncverilog top_tb.v +access+r +define+FSDB+X                                              |
| Lab7_1(post-sim)                | ncverilog top_tb.v +define+syn+X                                                         |
| Lab7_1 (post-sim with waveform) | ncverilog top_tb.v +access+r +define+FSDB+syn+X                                          |
| Lab7_2(pre-sim)                 | ncverilog top_tb.v +define+X (WEIGHT, RESULTO, RESULT1, RESULT2, RESULT3, RESULT4, FULL) |
| Lab7_2 (pre-sim with waveform)  | ncverilog top_tb.v +access+r +define+FSDB+X                                              |
| Lab7_2(post-sim)                | ncverilog top_tb.v +define+FSDB+syn+X                                                    |
| Lab7_2 (post-sim with waveform) | ncverilog top_tb.v +access+r +define+FSDB+syn+X                                          |
|                                 |                                                                                          |





#### Lab session 7

- Please complete Lab session 7
  - → Allow 1-2 members a group
  - → Lab 7\_1
    - Design a simple SOM system which can train a codebook and compress one picture
      - ➤ Make sure you can implement your design under 20ns clock period
  - → Lab 7\_2
    - Design a simple SOM system which can train 10 training pictures and compress 5 testing picture
      - ➤ Make sure you can implement your design under 20ns clock period



#### Lab session 7

- Attention
  - → Make sure all your Verilog code can be compiled on the environment in SoC Lab
  - → After uploading files, please be sure to download and simulate again. If an error file is submitted and due time is missed, it will be treated as late. The late submission rules are the same as the syllabus



## LPHPLHB VLSI Design LAB

### Lab session 7

- Grading policy
  - → Lab7\_1 (45%)
    - ◆ RTL pass (15%)
    - ◆ SYN pass (10%)
    - ◆ Report (10%)
    - ◆ PA (5%)
    - ◆ Superlint >= 90% (5%)
  - → Lab7\_2 (45%)
    - ◆ RTL pass (15%)
    - ◆ SYN pass (10%)
    - Report (10%)
    - ◆ PA (5%)
    - Superlint>=90% (5%)
  - → Demo (10%)





### Lab session 7

☐ File hierarchy



Compressed File

Directory

Normal File

Legend



### Thanks for listening



