# National Cheng Kung University Department of Electrical Engineering

# Introduction to VLSI CAD (Spring 2022)

# **Lab Session 7**

# **SOM Processing System**

| Name      |  | Stude  | nt ID |
|-----------|--|--------|-------|
| 吳紹齊       |  | E3407  | 3071  |
| 張育誠       |  | E2406  | 66200 |
| Practical |  | Points | Marks |
| Lab 7_1   |  | 45     |       |
| Lab 7_2   |  | 45     |       |
| Demo      |  | 10     |       |
| Notes     |  |        |       |
|           |  |        |       |
|           |  |        |       |

Due: 15:00 April 27, 2022@ moodle

## **Deliverables**

- 1) All Verilog codes including testbenches for each problem should be uploaded. NOTE: Please **DO NOT** include source code in the paper report!
- 2) All homework requirements should be uploaded in this file hierarchy.
- 3) NOTE: 1. Please **DO NOT** upload waveforms (.fsdb or .vcd)!
- 4) If you upload a dead body which we can't even compile, you will get NO credit!

- 5) All Verilog file should get at least 90% SuperLint Coverage.
- 6) All homework requirements should be uploaded in this file hierarchy or you will not get full credit, if you want to use some sub modules in your design but you do not include them in your tar file, you will get 0 point.



Fig.1 File hierarchy for Homework submission

# *Lab* 7\_1

You are about to integrate all components (VEP, MIN\_1, MIN\_2, USS, Controller...) to form a SOM processing system. The block diagram of system is as shown in **Fig2** and **Fig3**. (Clock pin and reset pin is ignored in the graph, but you should implement it)



▲Fig2. The block diagram of system (external)



▲Fig3. The block diagram of system (internal)

# > Port list of each module:

# Controller

| Signal        | I/O    | bit | Description                         |
|---------------|--------|-----|-------------------------------------|
| clk           | Input  | 1   | Clock                               |
| rst           | Input  | 1   | Reset signal, active high           |
| D_update      | Output | 1   | Distance update enable, active high |
| W_update      | Output | 1   | Weight update enable, active high   |
| RAM_IF_A      | Output | 18  | Input feature RAM address           |
| RAM_IF_OE     | Output | 1   | Input feature RAM output enable     |
| RAM_W_A       | Output | 18  | Weight RAM address                  |
| RAM_W_WE      | Output | 1   | Weight RAM write enable             |
| RAM_RESULT_A  | Output | 18  | Result RAM address                  |
| RAM_RESULT_WE | Output | 1   | Result RAM write enable             |
| done          | Output | 1   | Pull to 1 if the system is done     |

# **≻** VEP

| VLI          |        |         |                                                                            |  |
|--------------|--------|---------|----------------------------------------------------------------------------|--|
| Signal       | 1/0    | Bit     | Description                                                                |  |
| clk          | Input  | 1       | Clock                                                                      |  |
| rst          | Input  | 1       | Reset signal, active high                                                  |  |
| W_update     | Input  | 1       | Weight update enable, active high                                          |  |
| D_update     | Input  | 1       | Distance update enable, active high                                        |  |
| neighbor_sel | Input  | 16(2x8) | Neighborhood function of 8 VEP weights (00=>1, 01=>0.25, 10=>0.125, 11=>0) |  |
| pixel        | Input  | 24      | Input pixel from RAM_if                                                    |  |
| d0~d7        | Output | 11      | Manhattan distance between 8 weights                                       |  |
| w0~w7        | Output | 24      | 8 weights                                                                  |  |

# > MIN\_1

| Signal      | I/O    | bit | Description                          |  |
|-------------|--------|-----|--------------------------------------|--|
| clk         | Input  | 1   | Clock                                |  |
| rst         | Input  | 1   | Reset signal, active high            |  |
| d0~d7       | Input  | 11  | Manhattan distance between 8 weights |  |
| w0~w7       | Input  | 24  | 8 weights                            |  |
| d_min       | Output | 11  | Minimum distance between d0~d7       |  |
| d_min_index | Output | 3   | Index of minimum distance            |  |
| W_min       | output | 24  | Weight of minimum distance           |  |

# > MIN\_2

| WIIIV_2       |        |     |                                       |
|---------------|--------|-----|---------------------------------------|
| signal        | 1/0    | bit | Description                           |
| clk           | Input  | 1   | clock                                 |
| rst           | Input  | 1   | Reset signal, active high             |
| d0~d7         | Input  | 11  | Minimum distance from MIN_1           |
| w0~w7         | Input  | 24  | Weight of minimum distance from MIN_1 |
| index0~index7 | Input  | 3   | Index of minimum distance from MIN_1  |
| <u>X_c</u>    | Output | 3   | The X coordinate of center weight     |
| <u>Y_</u> c   | Output | 3   | The Y coordinate of center weight     |
| weight_c      | output | 24  | Center weight                         |

# > USS

| signal       | 1/0    | bit     | Description                                                                |
|--------------|--------|---------|----------------------------------------------------------------------------|
| clk          | input  | 1       | Clock                                                                      |
| rst          | Input  | 1       | Reset signal, active high                                                  |
| X_in         | Input  | 3       | USS module index                                                           |
| <u>X_c</u>   | Input  | 3       | The X coordinate of center weight                                          |
| <u>Y_c</u>   | Input  | 3       | The Y coordinate of center weight                                          |
| neighbor_sel | Output | 16(2x8) | Neighborhood function of 8 VEP weights (00=>1, 01=>0.25, 10=>0.125, 11=>0) |

# ➤ Top

| Signal                                 | I/O    | bit | Description                     |
|----------------------------------------|--------|-----|---------------------------------|
| clk                                    | Input  | 1   | Clock                           |
| rst                                    | Input  | 1   | Reset signal, active high       |
| RAM_IF_Q<br>RAM_W_Q<br>RAM_RESULT_Q    | Input  | 24  | Data output from RAM            |
| RAM_IF_OE<br>RAM_W_OE<br>RAM_RESULT_OE | Output | 1   | RAM output enable signal        |
| RAM_IF_WE<br>RAM_W_WE<br>RAM_RESULT_WE | Output | 1   | RAM write enable signal         |
| RAM_IF_A<br>RAM_W_A<br>RAM_RESULT_A    | Output | 18  | RAM address                     |
| RAM_IF_D<br>RAM_W_D<br>RAM_RESULT_D    | output | 24  | Data written into RAM           |
| done                                   | Output | 1   | Pull to 1 if the system is done |

# > Understanding the function:

Once system is initialized, it

- a) Read input pixel from RAM\_if
- b) Calculate Manhattan distance and fin the minimum distance
- c) Update the weight memory
- d) Repeats the process step(a)~(c)until the last pixel of RAM\_if is read
- e) writes the trained codebook to the RAM\_w
- f) read input pixel from RAM\_if and inference the picture
- g) writes the lossy compression picture to the RAM\_result
- h) repeats the process step  $(f)^{\sim}(g)$  until the last pixel of RAM\_result is writed;
- i) flags "done" when system is completed

> Describe your design in detail. You can draw internal architecture or block diagram to describe your dsign.

# VEP







# 

## Controller

• Draw your state diagram in controller and explain it



- 1) Complete the Controller, VEP, MIN\_1, MIN\_2, USS, and TOP module, in the system.
- 2) Compile the verilog code to verify the operations of this module works properly.
- 3) Synthesize your *TOP.v* with following constraint:
- Clock period: no more than 20 ns.

- Don't touch network: clk.
- Wire load model: saed14rvt\_ss0p72v125c.
- Synthesized verilog file: *top\_syn.v*.
- Timing constraint file: *top\_syn.sdf*.
- 4) Please attach your waveforms and specify your operations on the waveforms.

# VEP(VEP7 為例)



Reset 後所有 D 變成 0, 所有 W 變成(125,125,125)並在第一個 D\_update 時 進來第一個 pixel, 並在下一個 clk 吃進 RAM\_IF\_Q\_LATCH, 在經過 combinational 的運算後於下一個 clk 輸出到 D0~D7, 下方的 W0~W7 也在 W\_update 之後改變數值。

# MIN(MIN7 為例)



由於全部都是 combinational 所以只要有 posedge, 所有數值全部更新 USS(USS7 為例)



根據 table 輸出



在訓練的部分,我分成 3 個 state,第 1 個 state 是 READ 主要是將資料 讀進來,例如第一筆資料是 db\_eec0,資料 讀進來後,儲存到 RAM\_IF\_Q\_LATCH,RAM\_IF\_Q\_LATCH 會維持 db\_eec0 直到 Update 完權重。



第 2 個 state 是 SEL, 主要是計算的部分, 這裡我設計的都是 combinational block, MIN\_1、MIN\_2、USS 都在 1 個 clk 裡, 所以 1 個 clk 就可以算完 neighbor\_sel, 並輸出 neighbor\_sel。

下圖可以看到完整的 neighbor function

因為第一個更新中心點在(7,7), 所以是以左下角的點為中心。





第三個 state 是 UPDATE, 主要是更新權重, 根據接收到 neighbor\_sel 來更新權重, 可以看到在 UPDATE state 時, W\_update 升高, 所以在下一個 state 更新了權重, 也就是在 4500ns 時更新了新的權重。



在訓練了 4096 次後,拿到了訓練完的權重,接著進到 W\_WEIGHT,更新 codebook 資料,將更新的權重寫入 RAM\_W\_Q。



可以看到下圖的波型圖,進到 W\_WEIGHT, RAM\_W\_WE 為 1,開始更新 codebook 資料,一共 64 組資料。



更新完 codebook 資料接著進到 DELAY, 這裡設計是因為有 delay clk 所以多設計一個 state 來符合傳輸資料的 clock。 這裡主要是 W\_PIC。



這裡 write compress picture result,可以使用 pipeline 的方式來更新,這裡資料傳遞方式是先從 RAM\_IF 讀資料到 RAM\_IF\_Q\_LATCH 然後進到 VEP,算 calculate manhattan distance,進到 MIN\_1 比較最小的 index,最後進到 MIN\_2 找中心點然後直接寫入 RAM\_RESULT,這裡跟 1~3 STATE 的差別就是不計算 neighbor function 和更新權重,所以可以在一個 clk 就完成所有事情



5) Show simulation result

```
140.116.156.10 - PuTTY
                                                                                                              \times
                                                                                                       RAM_RESULT[4053] = 875f4c, pass
RAM_RESULT[4054] = 825846, pass
RAM_RESULT[4055] = 825846, pass
RAM_RESULT[4056] = 7b5240, pass
RAM_RESULT[4057] = 765038, pass
RAM RESULT[4058] = 724933, pass
RAM_RESULT[4059] = 744b39, pass
RAM_RESULT[4060] = 764c38, pass
RAM RESULT[4061] = 764c38, pass
RAM_RESULT[4062] = 785040, pass
RAM_RESULT[4063] = 785040, pass
RAM RESULT[4064] = 7c5448, pass
RAM_RESULT[4065] = 7c5448, pass
RAM_RESULT[4066] = 845a4c, pass
RAM RESULT[4067] = 845a4c, pass
RAM_RESULT[4068] = 7c5448, pass
RAM_RESULT[4069] = 795546, pass
RAM RESULT[4070] = 744b39, pass
RAM_RESULT[4071] = 6b4432, pass
RAM_RESULT[4072] = 673d2c, pass
RAM RESULT[4073] = 613a23, pass
RAM_RESULT[4074] = 5a3520, pass
RAM_RESULT[4075] = 613a23, pass
RAM RESULT[4076] = 68422b, pass
RAM_RESULT[4077] = 68422b, pass
RAM_RESULT[4078] = 6e462b, pass
RAM RESULT[4079] = 6e462b, pass
RAM_RESULT[4080] = 6e462b, pass
RAM_RESULT[4081] = 6e462b, pass
RAM_RESULT[4082] = 724933, pass
RAM_RESULT[4083] = 825846, pass
RAM_RESULT[4084] = 906155, pass
RAM_RESULT[4085] = 92675b, pass
RAM_RESULT[4086] = 92675b, pass
RAM RESULT[4087] = 92675b, pass
RAM_RESULT[4088] = 906155, pass
RAM_RESULT[4089] = 8c624a, pass
RAM RESULT[4090] = 8c624a, pass
RAM_RESULT[4091] = 976d55, pass
 AM RESULT[4092] = 976d55, pass
RAM RESULT[4093] = 8c624a, pass
RAM_RESULT[4094] = 875f4c, pass
RAM_RESULT[4095] = 8d6958, pass
              Congratulations !!
          ** Simulation PASS!!
Simulation complete via $finish(1) at time 164545 NS + 2
./top_tb.v:234
                           $finish;
celium> exit
 COOL:
                              20.09-s007: Exiting on Apr 30, 2022 at 16:29:27 CST (total: 00
         xmverilog
vlsicad9:/home/user2/vlsi22/vlsi2239/Lab7/Lab7/Lab7 1 %
```

6) Show SuperLint coverage (TOP.v)



### 99%

都是 unused 的訊號

7) Your clock period, total cell area, post simulation time (TOP.v)

Clock period:10

Total cell area: 24657.273257
Post simulation time:164545ns

8) Please describe how you optimize your design when you run into problems in synthesis .ex: plug in some registers between two instances to shorten your datapath, resource sharing for some registers to reduce your cell area.



上圖可以看到原本助教的在更新 state 切成 6 個 state,但其實不用切到那麼細, 我設計成 3 個 state 就可以更新一次 weight 了,甚至還有足夠的時間去壓 clock。

縮小面積的部分是我原本是用 counter 來控制 state 的切換,但後來發現 RAM\_IF\_A、RAM\_W\_A、RAM\_RESULT\_A 就是天然的 counter,直接利用他們來控制 state 的切換,省下另外建一個 counter 的 register。

> Lessons learned from this lab

這次的電路架構是最大的一次,所以 debug 起來相對較難,寫架構花了 2 天,debug 也花了 2 天,尤其是更新權重的部分特別難 debug,因為我是中間有少部分地方算錯,所以導致最後結果錯,前面的波行都是對的,最後一個一個 module 檢查,才發現是自己耍白癡複製貼上參數忘記改,經過這次其中project,感覺比之前前幾個 lab 進步幅度多很多。

# *Lab* 7\_2

- > Draw your state diagram and explain your design. You can draw internal architecture to describe your design
- > Describe your design in detail. You can draw internal architecture or block diagram to describe your dsign.

# VEP







# X\_C Y\_C X\_in i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+算X-in-X\_C i+有X-in-X\_C i+AX-in-X\_C i+A

# Controller

• Draw your state diagram in controller and explain it



- 9) Complete the Controller, VEP ,MIN\_1, MIN\_2, USS, and TOP module, in the system.
- 10) Compile the verilog code to verify the operations of this module works properly.
- 11) Synthesize your *TOP.v* with following constraint:
- Clock period: no more than 20 ns.

- Don't touch network: clk.
- Wire load model: saed14rvt\_ss0p72v125c. Synthesized verilog file: top\_syn.v. Timing constraint file: top\_syn.sdf.

## **RAM**





## **RAM**





12) Please attach your waveforms and specify your operations on the waveforms.

Lab7\_1 和 Lab7\_2 的區別是在 Train picture 和 Inference picture 的數量,Lab7\_2 的數量分別是 Lab7\_1 的 10 倍 Train picture,Inference picture 的 5 倍



在訓練的部分,我分成 3 個 state,第 1 個 state 是 READ 主要是將資料讀進來,例如第一筆資料是 db\_eec0,資料讀進來後,儲存到RAM\_IF\_Q\_LATCH 會維持 db\_eec0 直到 Update 完權重。



第 2 個 state 是 SEL, 主要是計算的部分, 這裡我設計的都是 combinational block, MIN\_1、MIN\_2、USS 都在 1 個 clk 裡, 所以 1 個 clk 就可以算完 neighbor\_sel, 並輸出 neighbor\_sel。

下圖可以看到完整的 neighbor function

因為第一個更新中心點在(7,7), 所以是以左下角的點為中心。





第三個 state 是 UPDATE, 主要是更新權重, 根據接收到 neighbor\_sel 來更新權重, 可以看到在 UPDATE state 時, W\_update 升高, 所以在下一個 state 更新了權重, 也就是在 4500ns 時更新了新的權重。



在訓練了 40960 次後,拿到了訓練完的權重,接著進到 W\_WEIGHT,更 codebook 資料,將更新的權重寫入 RAM\_W\_Q。



可以看到下圖的波型圖,進到 W\_WEIGHT, RAM\_W\_WE 為 1,開始更新 codebook 資料,一共 64 組資料。



更新完 codebook 資料接著進到 DELAY, 這裡設計是因為有 delay clk 所以多設計一個 state 來符合傳輸資料的 clock。 這裡主要是 W\_PIC。



這裡 write compress picture result,可以使用 pipeline 的方式來更新,這裡資料傳遞方式是先從 RAM\_IF 讀資料到 RAM\_IF\_Q\_LATCH 然後進到 VEP,算 calculate manhattan distance,進到 MIN\_1 比較最小的 index,最後進到 MIN\_2 找中心點然後直接寫入 RAM\_RESULT,這裡

跟 1~3 STATE 的差別就是不計算 neighbor function 和更新權重,所以可以在一個 clk 就完成所有事情



13) Show simulation result

```
140.116.156.10 - PuTTY
                                                                                          ×
RAM RESULT[20437] = d8aa91, pass
RAM RESULT[20438] = d8aa91, pass
RAM_RESULT[20439] = d5a68e, pass
RAM RESULT[20440] = d5a68e, pass
RAM RESULT[20441] = d5a68e, pass
RAM_RESULT[20442] = d9b8a8, pass
RAM RESULT[20443] = d9b8a8, pass
RAM RESULT[20444] = d9b8a8, pass
RAM_RESULT[20445] = d9b8a8, pass
RAM_RESULT[20446] = ccb8a9, pass
RAM RESULT[20447] = ccb8a9, pass
RAM_RESULT[20448] = d9b8a8, pass
RAM_RESULT[20449] = d9b8a8, pass
RAM RESULT[20450] = d9b8a8, pass
RAM_RESULT[20451] = d9b8a8, pass
RAM_RESULT[20452] = d5a68e, pass
RAM_RESULT[20453] = d5a68e, pass
RAM_RESULT[20454] = d09f86, pass
RAM_RESULT[20455] = d09f86, pass
RAM RESULT[20456] = d09f86, pass
RAM_RESULT[20457] = c8a694, pass
RAM_RESULT[20458] = cd9780, pass
RAM RESULT[20459] = c79780, pass
RAM_RESULT[20460] = bc9c8c, pass
RAM_RESULT[20461] = b99788, pass
RAM RESULT[20462] = b99788, pass
RAM_RESULT[20463] = b99788, pass
RAM RESULT[20464] = b99788, pass
RAM RESULT[20465] = b99788, pass
RAM_RESULT[20466] = c0a698, pass
RAM_RESULT[20467] = d9b8a8, pass
RAM RESULT[20468] = f0d6c4, pass
RAM_RESULT[20469] = fbd6ca, pass
RAM_RESULT[20470] = fbd6ca, pass
RAM RESULT[20471] = f0d6c4, pass
RAM_RESULT[20472] = fbd6ca, pass
RAM_RESULT[20473] = f0d6c4, pass
RAM_RESULT[20474] = fbd6ca, pass
RAM_RESULT[20475] = f0d6c4, pass
RAM_RESULT[20476] = d9cabe, pass
RAM RESULT[20477] = ccb8a9, pass
RAM RESULT[20478] = a48a79, pass
RAM RESULT[20479] = 634734, pass
         *******
            Congratulations !!
         ** Simulation PASS!!
                                            \mbox{m}
Simulation complete via $finish(1) at time 1434305 NS + 2
/top tb.v:500
                         $finish;
celium> exit
                           20.09-s007: Exiting on Apr 30, 2022 at 16:33:05 CST (total: 00
 OOL:
vlsicad9:/home/user2/vlsi22/vlsi2239/Lab7/Lab7/Lab7_2 %
```



## 99%

都是 unused 的訊號

15) Your clock period, total cell area, post simulation time (TOP.v)



Clock period:10

Total cell area:24657.273257 Post simulation time:1434305ns

### Lessons learned from this lab

Please compress all the following files into one compressed file (".tar " format) and submit through Moodle website:

## **X** NOTE:

- 1. If there are other files used in your design, please attach the files too and make sure they're properly included.
- 2. Simulation command

| Problem                            | Command                                                                                  |
|------------------------------------|------------------------------------------------------------------------------------------|
| Lab7_1(pre-sim)                    | ncverilog top_tb.v +define+X (WEIGHT, RESULT, FULL)                                      |
| Lab7_1 (pre-sim with waveform)     | ncverilog top_tb.v +access+r +define+FSDB+X                                              |
| Lab7_1(post-sim)                   | ncverilog top_tb.v +define+syn+X                                                         |
| Lab7_1 (post-sim with waveform)    | ncverilog top_tb.v +access+r +define+FSDB+syn+X                                          |
| Lab7_2(pre-sim)                    | ncverilog top_tb.v +define+X (WEIGHT, RESULTO, RESULT1, RESULT2, RESULT3, RESULT4, FULL) |
| Lab7_2 (pre-sim with waveform)     | ncverilog top_tb.v +access+r +define+FSDB+X                                              |
| Lab7_2(post-sim)                   | ncverilog top_tb.v +define+FSDB+syn+X                                                    |
| Lab7_2<br>(post-sim with waveform) | ncverilog top_tb.v +access+r +define+FSDB+syn+X                                          |