$$L_4$$

## Laboratory IV

Prof. Dr. P. Tang, CS 3482: Comp. Org. I

## 1 Details of Lab 4

**Q. 1** C. Change the gate-delay of the AND gate to 0, 3, 5. Observe the output changes with respect to the changes of input x.

They mimic the input x with an offset along the time axis associated with the time of the gate delay.

**Q. 2** Here follows the Karnaugh map of f.

$$f(a, b, c, d) = (a' + b)'c + d(b' + ac)$$

Which shows that f can be represented as the sum of minterms as follows:

$$f(a, b, c, d) = b'd + acd + ab'c$$



Figure 1: Circuit diagram for f after reduction to sum of midterms.