











#### TL071, TL071A, TL071B TL072, TL072A, TL072B, TL074, TL074A, TL074B, TL072M, TL074M

SLOS080N - SEPTEMBER 1978-REVISED JULY 2017

# TL07xx Low-Noise JFET-Input Operational Amplifiers

#### **Features**

- Low Power Consumption
- Wide Common-Mode and Differential Voltage Ranges
- Low Input Bias and Offset Currents
- **Output Short-Circuit Protection**
- Low Total Harmonic Distortion: 0.003% (Typical)
- Low Noise
  - $V_n = 18 \text{ nV}/\sqrt{\text{Hz}}$  (Typical) at f = 1 kHz
- High-Input Impedance: JFET Input Stage
- Internal Frequency Compensation
- Latch-Up-Free Operation
- High Slew Rate: 13 V/μs (Typical)
- Common-Mode Input Voltage Range Includes V<sub>CC+</sub>

### 2 Applications

- Motor Integrated Systems: UPS
- Drives and Control Solutions: AC Inverter and VF **Drives**
- Renewables: Solar Inverters
- **Pro Audio Mixers**
- **DLP Front Projection System**
- Oscilloscopes

### 3 Description

TL07xx JFET-input operational amplifiers incorporate well-matched, high-voltage JFET and bipolar transistors in a monolithic integrated circuit. The devices feature high slew rates, low-input bias offset currents, and low offset-voltage temperature coefficient. The low harmonic distortion and low noise make the TL07x series ideally suited for high-fidelity and audio pre-amplifier applications. The TL071 device has offset pins to support external input offset correction.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| TL07xxD     | SOIC (14)  | 8.65 mm × 3.91 mm  |
| TLU/XXD     | SOIC (8)   | 4.90 mm x 3.90 mm  |
| TL07xxJG    | CDIP (8)   | 9.59 mm x 6.67 mm  |
| TL074xJ     | CDIP (14)  | 19.56 mm × 6.92 mm |
| TL07xxP     | PDIP (8)   | 9.59 mm x 6.35 mm  |
| TL07xxPS    | SO (8)     | 6.20 mm x 5.30 mm  |
| TL074xN     | PDIP (14)  | 19.3 mm × 6.35 mm  |
| TL074xNS    | SO (14)    | 10.30 mm × 5.30 mm |
| TL07xxPW    | TSSOP (8)  | 4.40 mm x 3.00 mm  |
| TL074xPW    | TSSOP (14) | 5.00 mm × 4.40 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Logic Symbols**







### **Table of Contents**

| 1 | Features 1                                              |    | TL07xBC, TL07xI                       | 19              |
|---|---------------------------------------------------------|----|---------------------------------------|-----------------|
| 2 | Applications 1                                          |    | 6.18 Typical Characteristics          | 20              |
| 3 | Description 1                                           |    | 6.1 Parameter Measurement Information | 25              |
| 4 | Revision History2                                       | 7  | Detailed Description                  | 26              |
| 5 | Pin Configuration and Functions 4                       |    | 7.1 Overview                          | 26              |
| 6 | Specifications 10                                       |    | 7.2 Functional Block Diagram          | 26              |
| • | 6.1 Absolute Maximum Ratings                            |    | 7.3 Feature Description               | <mark>27</mark> |
|   | 6.2 ESD Ratings                                         |    | 7.4 Device Functional Modes           | <mark>27</mark> |
|   | 6.3 Recommended Operating Conditions                    | 8  | Application and Implementation        | 28              |
|   | 6.4 Thermal Information: TL071x                         |    | 8.1 Application Information           | 28              |
|   | 6.5 Thermal Information: TL072x                         |    | 8.2 Typical Application               | 28              |
|   | 6.6 Thermal Information: TL072x (cont.)                 |    | 8.3 Unity Gain Buffer                 | 29              |
|   | 6.7 Thermal Information: TL074x                         |    | 8.4 System Examples                   | 30              |
|   | 6.8 Thermal Information: TL074x (cont)                  | 9  | Power Supply Recommendations          | 32              |
|   | 6.9 Thermal Information: TL074x (cont)                  | 10 | Layout                                | 32              |
|   | 6.10 Electrical Characteristics: TL071C, TL072C,        |    | 10.1 Layout Guidelines                | 32              |
|   | TL074C                                                  |    | 10.2 Layout Example                   |                 |
|   | 6.11 Electrical Characteristics: TL071AC, TL072AC,      | 11 | Device and Documentation Support      | 34              |
|   | TL074AC 14                                              |    | 11.1 Documentation Support            |                 |
|   | 6.12 Electrical Characteristics: TL071BC, TL072BC,      |    | 11.2 Related Links                    |                 |
|   | TL074BC                                                 |    | 11.3 Community Resources              | 34              |
|   | 6.13 Electrical Characteristics: TL071I, TL072I, TL074I |    | 11.4 Trademarks                       |                 |
|   | 6.14 Electrical Characteristics: TL071M, TL072M 17      |    | 11.5 Electrostatic Discharge Caution  | 34              |
|   | 6.15 Electrical Characteristics: TL074M                 |    | 11.6 Glossary                         | 34              |
|   | 6.16 Switching Characteristics: TL07xM                  | 12 | Mechanical, Packaging, and Orderable  |                 |
|   | 6.17 Switching Characteristics: TL07xC, TL07xAC,        |    | Information                           | 35              |
|   | 5 5                                                     |    |                                       |                 |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <ul> <li>Updated data sheet text to latest documentation and translation standards</li> <li>Added TL072M and TL074M devices to data sheet</li> <li>Rewrote text in <i>Description</i> section</li> <li>Changed TL07x 8-pin PDIP package to 8-pin CDIP package in <i>Device Information</i> table</li> <li>Deleted 20-pin LCCC package from <i>Device Information</i> table</li> <li>Added 2017 copyright statement to front page schematic</li> <li>Deleted TL071x FK (LCCC) pinout drawing and pinout table in <i>Pin Configurations and Functions</i> section</li> <li>Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section</li> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> – 4 0 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating Conditions</i> table</li> </ul> | C | hanges from Revision M (February 2014) to Revision N                                                               | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Rewrote text in Description section</li> <li>Changed TL07x 8-pin PDIP package to 8-pin CDIP package in Device Information table</li> <li>Deleted 20-pin LCCC package from Device Information table</li> <li>Added 2017 copyright statement to front page schematic</li> <li>Deleted TL071x FK (LCCC) pinout drawing and pinout table in Pin Configurations and Functions section</li> <li>Updated pinout diagrams and pinout tables in Pin Configurations and Functions section</li> <li>Deleted differential input voltage parameter from Absolute Maximum Ratings table</li> <li>Deleted table notes from Absolute Maximum Ratings table</li> <li>Added new table note to Absolute Maximum Ratings table</li> <li>Changed minimum supply voltage value from -18 V to -0.3 V in Absolute Maximum Ratings table</li> <li>Changed maximum supply voltage from 18 V to 36 V in Absolute Maximum Ratings table</li> <li>Changed minimum input voltage value from -15 V to V<sub>CC</sub> - 0.3 V in Absolute Maximum Ratings table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> - 0.3 V in Absolute Maximum Ratings table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> - 4 36 V in Absolute Maximum Ratings table</li> <li>Added input clamp current parameter to Absolute Maximum Ratings table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> - 4 V to V<sub>CC+</sub> in the Recommended Operating</li> </ul>                                                          | • | Updated data sheet text to latest documentation and translation standards                                          | 1    |
| <ul> <li>Changed TL07x 8-pin PDIP package to 8-pin CDIP package in <i>Device Information</i> table</li> <li>Deleted 20-pin LCCC package from <i>Device Information</i> table</li> <li>Added 2017 copyright statement to front page schematic</li> <li>Deleted TL071x FK (LCCC) pinout drawing and pinout table in <i>Pin Configurations and Functions</i> section</li> <li>Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section</li> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating</i></li> </ul>                                                                                                                                                                                                                 | • | Added TL072M and TL074M devices to data sheet                                                                      | 1    |
| <ul> <li>Deleted 20-pin LCCC package from <i>Device Information</i> table</li> <li>Added 2017 copyright statement to front page schematic</li> <li>Deleted TL071x FK (LCCC) pinout drawing and pinout table in <i>Pin Configurations and Functions</i> section</li> <li>Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section</li> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating</i></li> </ul>                                                                                                                                                                                                                                                                                                                    | • | Rewrote text in <i>Description</i> section                                                                         | 1    |
| <ul> <li>Added 2017 copyright statement to front page schematic</li> <li>Deleted TL071x FK (LCCC) pinout drawing and pinout table in <i>Pin Configurations and Functions</i> section</li> <li>Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section</li> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              | • | Changed TL07x 8-pin PDIP package to 8-pin CDIP package in Device Information table                                 | 1    |
| <ul> <li>Deleted TL071x FK (LCCC) pinout drawing and pinout table in <i>Pin Configurations and Functions</i> section</li> <li>Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section</li> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Added input clamp current parameter to <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                        | • | Deleted 20-pin LCCC package from Device Information table                                                          | 1    |
| <ul> <li>Updated pinout diagrams and pinout tables in <i>Pin Configurations and Functions</i> section</li> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Added input clamp current parameter to <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | • | Added 2017 copyright statement to front page schematic                                                             | 1    |
| <ul> <li>Deleted differential input voltage parameter from <i>Absolute Maximum Ratings</i> table</li> <li>Deleted table notes from <i>Absolute Maximum Ratings</i> table</li> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum supply voltage value from –18 V to –0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed minimum input voltage value from –15 V to V<sub>CC</sub> – 0.3 V in <i>Absolute Maximum Ratings</i> table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li> <li>Added input clamp current parameter to <i>Absolute Maximum Ratings</i> table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> – 4 V to V<sub>CC+</sub> in the <i>Recommended Operating</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | • | Deleted TL071x FK (LCCC) pinout drawing and pinout table in Pin Configurations and Functions section               | 4    |
| <ul> <li>Deleted table notes from Absolute Maximum Ratings table</li> <li>Added new table note to Absolute Maximum Ratings table</li> <li>Changed minimum supply voltage value from -18 V to -0.3 V in Absolute Maximum Ratings table</li> <li>Changed maximum supply voltage from 18 V to 36 V in Absolute Maximum Ratings table</li> <li>Changed minimum input voltage value from -15 V to V<sub>CC</sub> - 0.3 V in Absolute Maximum Ratings table</li> <li>Changed maximum input voltage from 15 V to V<sub>CC</sub> + 36 V in Absolute Maximum Ratings table</li> <li>Added input clamp current parameter to Absolute Maximum Ratings table</li> <li>Changed common-mode voltage maximum value from V<sub>CC+</sub> - 4 V to V<sub>CC+</sub> in the Recommended Operating</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | • | Updated pinout diagrams and pinout tables in Pin Configurations and Functions section                              | 5    |
| <ul> <li>Added new table note to <i>Absolute Maximum Ratings</i> table</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | • | Deleted differential input voltage parameter from Absolute Maximum Ratings table                                   | 10   |
| <ul> <li>Changed minimum supply voltage value from -18 V to -0.3 V in <i>Absolute Maximum Ratings</i> table</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | • | Deleted table notes from Absolute Maximum Ratings table                                                            | 10   |
| <ul> <li>Changed maximum supply voltage from 18 V to 36 V in <i>Absolute Maximum Ratings</i> table</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | • | Added new table note to Absolute Maximum Ratings table                                                             | 10   |
| <ul> <li>Changed minimum input voltage value from -15 V to V<sub>CC</sub> - 0.3 V in <i>Absolute Maximum Ratings</i> table</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | • | Changed minimum supply voltage value from -18 V to -0.3 V in Absolute Maximum Ratings table                        | 10   |
| <ul> <li>Changed maximum input voltage from 15 V to V<sub>CC-</sub> + 36 V in <i>Absolute Maximum Ratings</i> table</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | • | Changed maximum supply voltage from 18 V to 36 V in Absolute Maximum Ratings table                                 | 10   |
| <ul> <li>Added input clamp current parameter to Absolute Maximum Ratings table</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | • | Changed minimum input voltage value from -15 V to V <sub>CC</sub> - 0.3 V in <i>Absolute Maximum Ratings</i> table | 10   |
| • Changed common-mode voltage maximum value from V <sub>CC+</sub> – 4 V to V <sub>CC+</sub> in the <i>Recommended Operating</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | • | Changed maximum input voltage from 15 V to V <sub>CC</sub> + 36 V in Absolute Maximum Ratings table                | 10   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | • | Added input clamp current parameter to Absolute Maximum Ratings table                                              | 10   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | • |                                                                                                                    | 10   |





# **Revision History (continued)**

| <ul> <li>Changed devices in Recommended Operating Conditions table from TL07xA and TL07xB to TL07xAC and<br/>TL07xBC</li> </ul>                                                                                                                                    | 10   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Added TL07xI operating free-air temperature minimum value of -40°C to Recommended Operating Conditions to</li> </ul>                                                                                                                                      |      |
| Added U (CFP) package thermal values to Thermal Information: TL072x (cont.) table                                                                                                                                                                                  |      |
| Added W (CFP) package thermal values to Thermal Information: TL074x (cont.) table                                                                                                                                                                                  | 12   |
| Added Figure 20 to Table 1                                                                                                                                                                                                                                         | 20   |
| Added Figure 20 to Typical Characteristics section                                                                                                                                                                                                                 | 24   |
| Added second Typical Application section application curves                                                                                                                                                                                                        | 29   |
| Reformatted document references in Layout Guidelines section                                                                                                                                                                                                       | 32   |
| Updated formatting of document reference in Related Documentation section                                                                                                                                                                                          | 34   |
| Changes from Revision L (February 2014) to Revision M                                                                                                                                                                                                              | Page |
| <ul> <li>Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section</li> </ul> |      |
| Moved Typical Characteristics into Specifications section.                                                                                                                                                                                                         | 20   |
| Changes from Revision K (January 2014) to Revision L                                                                                                                                                                                                               | Page |
| Moved T <sub>stg</sub> to <i>Handling Ratings</i> table                                                                                                                                                                                                            | 10   |
| Added Device and Documentation Support section                                                                                                                                                                                                                     | 34   |
| Added Mechanical, Packaging, and Orderable Information section                                                                                                                                                                                                     | 34   |
| Changes from Revision J (March 2005) to Revision K                                                                                                                                                                                                                 | Page |
| Updated document to new TI datasheet format - no specification changes                                                                                                                                                                                             | 1    |
| Added ESD warning                                                                                                                                                                                                                                                  | 34   |



# 5 Pin Configuration and Functions



NC- no internal connection

#### Pin Functions: TL071x

| PIN       |     |     | DECODINE                |  |
|-----------|-----|-----|-------------------------|--|
| NAME      | NO. | 1/0 | DESCRIPTION             |  |
| IN-       | 2   | I   | Inverting input         |  |
| IN+       | 3   | I   | Noninverting input      |  |
| NC        | 8   | _   | Do not connect          |  |
| OFFSET N1 | 1   | _   | Input offset adjustment |  |
| OFFSET N2 | 5   | _   | Input offset adjustment |  |
| OUT       | 6   | 0   | Output                  |  |
| VCC-      | 4   |     | Power supply            |  |
| VCC+      | 7   | _   | Power supply            |  |



#### TL072x D, JG, P, PS and PW Package 8-Pin SOIC, CDIP, PDIP, SO Top View



### Pin Functions: TL072x

| PIN  |     | 1/0 | DECODINE           |
|------|-----|-----|--------------------|
| NAME | NO. | 1/0 | DESCRIPTION        |
| 1IN- | 2   | I   | Inverting input    |
| 1IN+ | 3   | I   | Noninverting input |
| 1OUT | 1   | 0   | Output             |
| 2IN- | 6   | I   | Inverting input    |
| 2IN+ | 5   | I   | Noninverting input |
| 2OUT | 7   | 0   | Output             |
| VCC- | 4   | _   | Power supply       |
| VCC+ | 8   | _   | Power supply       |





NC- no internal connection

#### Pin Functions: TL072x

| PIN  |       | 1/0 | DECORPOTION        |
|------|-------|-----|--------------------|
| NAME | NO.   | I/O | DESCRIPTION        |
| 1IN- | 3     | 1   | Inverting input    |
| 1IN+ | 4     | I   | Noninverting input |
| 1OUT | 2     | 0   | Output             |
| 2IN- | 7     | I   | Inverting input    |
| 2IN+ | 6     | I   | Noninverting input |
| 2OUT | 8     | 0   | Output             |
| NC   | 1, 10 | _   | Do not connect     |
| VCC- | 5     | _   | Power supply       |
| VCC+ | 9     | _   | Power supply       |





NC- no internal connection

#### Pin Functions: TL072x

|      | PIN                                            |     |                    |
|------|------------------------------------------------|-----|--------------------|
| NAME | NO.                                            | I/O | DESCRIPTION        |
| 1IN- | 5                                              | I   | Inverting input    |
| 1IN+ | 7                                              | I   | Noninverting input |
| 1OUT | 2                                              | 0   | Output             |
| 2IN- | 15                                             | I   | Inverting input    |
| 2IN+ | 12                                             | I   | Noninverting input |
| 2OUT | 17                                             | 0   | Output             |
| NC   | 1, 3, 4, 6, 8,<br>9, 11, 13, 14,<br>16, 18, 19 | _   | Do not connect     |
| VCC- | 10                                             | _   | Power supply       |
| VCC+ | 20                                             | _   | Power supply       |



#### TL074 D, N, NS, PW, J, and W Packages 14-Pin SOIC, PDIP, SO, TSSOP, CDIP and CFP Top View



#### Pin Functions: TL074x

| PIN               |     | 1/0 | DECORPORA          |  |
|-------------------|-----|-----|--------------------|--|
| NAME              | NO. | I/O | DESCRIPTION        |  |
| 1IN-              | 2   | 1   | Inverting input    |  |
| 1IN+              | 3   | I   | Noninverting input |  |
| 1OUT              | 1   | 0   | Output             |  |
| 2IN-              | 6   | 1   | Inverting input    |  |
| 2IN+              | 5   | 1   | Noninverting input |  |
| 2OUT              | 7   | 0   | Output             |  |
| 3IN-              | 9   | I   | Inverting input    |  |
| 3IN+              | 10  | I   | Noninverting input |  |
| 3OUT              | 8   | 0   | Output             |  |
| 4IN-              | 13  | 1   | Inverting input    |  |
| 4IN+              | 12  | 1   | Noninverting input |  |
| 4OUT              | 14  | 0   | Output             |  |
| V <sub>CC</sub> - | 11  | _   | Power supply       |  |
| V <sub>CC+</sub>  | 4   | _   | Power supply       |  |





NC- no internal connection

#### Pin Functions: TL074x

|      | PIN                    | 1/0 | DESCRIPTION        |
|------|------------------------|-----|--------------------|
| NAME | NO.                    | I/O | DESCRIPTION        |
| 1IN- | 3                      | I   | Inverting input    |
| 1IN+ | 4                      | I   | Noninverting input |
| 1OUT | 2                      | 0   | Output             |
| 2IN- | 9                      | I   | Inverting input    |
| 2IN+ | 8                      | I   | Noninverting input |
| 2OUT | 10                     | 0   | Output             |
| 3IN- | 13                     | I   | Inverting input    |
| 3IN+ | 14                     | I   | Noninverting input |
| 3OUT | 12                     | 0   | Output             |
| 4IN- | 19                     | I   | Inverting input    |
| 4IN+ | 18                     | I   | Noninverting input |
| 4OUT | 20                     | 0   | Output             |
| NC   | 1, 5, 7, 11,<br>15, 17 | _   | Do not connect     |
| VCC- | 16                     | _   | Power supply       |
| VCC+ | 6                      | _   | Power supply       |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

SLOS080N - SEPTEMBER 1978 - REVISED JULY 2017

over operating free-air temperature range (unless otherwise noted) (1)

|                                     |                                                              | MIN                 | MAX                    | UNIT |
|-------------------------------------|--------------------------------------------------------------|---------------------|------------------------|------|
| V <sub>CC+</sub> - V <sub>CC-</sub> | Supply voltage                                               | -0.3                | 36                     | V    |
| VI                                  | Input voltage (2)                                            | V <sub>CC</sub> 0.3 | V <sub>CC</sub> - + 36 | V    |
| I <sub>IK</sub>                     | Input clamp current                                          |                     | <b>-</b> 50            | mA   |
|                                     | Duration of output short circuit <sup>(3)</sup>              | Unlin               | nited                  |      |
| TJ                                  | Operating virtual junction temperature                       |                     | 150                    | °C   |
|                                     | Case temperature for 60 seconds - FK package                 |                     | 260                    | °C   |
|                                     | Lead temperature 1.8 mm (1/16 inch) from case for 10 seconds |                     | 300                    | °C   |
| T <sub>stg</sub>                    | Storage temperature                                          | -65                 | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Differential voltage only limited by input voltage.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                |                       | MIN         | MAX | UNIT |
|-------------------|--------------------------------|-----------------------|-------------|-----|------|
| $V_{CC+}$         | Supply voltage (1)             |                       | 5           | 15  | V    |
| V <sub>CC</sub> - | Supply voltage <sup>(1)</sup>  |                       | -5          | -15 | V    |
| $V_{CM}$          | Common-mode voltage            | V <sub>CC</sub> - + 4 | $V_{CC+}$   | V   |      |
|                   |                                | TL07xM                | <b>–</b> 55 | 125 |      |
| _                 | Operating free-air temperature | TL08xQ                | -40         | 125 | °C   |
| T <sub>A</sub>    |                                | TL07xI                | -40         | 85  |      |
|                   |                                | 0                     | 70          |     |      |

<sup>(1)</sup> V<sub>CC+</sub> and V<sub>CC-</sub> are not required to be of equal magnitude, provided that the total V<sub>CC</sub> (V<sub>CC+</sub> – V<sub>CC-</sub>) is between 10 V and 30 V.

The output may be shorted to ground or to either supply. Temperature and supply voltages must be limited to ensure that the dissipation rating is not exceeded.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information: TL071x

| THERMAL METRIC <sup>(1)</sup> |                                           | D (SOIC) | P (PDIP) | PS (SO) | UNIT |
|-------------------------------|-------------------------------------------|----------|----------|---------|------|
|                               |                                           | 8 PINS   | 8 PINS   | 8 PINS  |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance    | 97       | 85       | 95      | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance | _        | _        | _       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Thermal Information: TL072x

|                               |                                           |          | TL072x    |          |         |      |  |  |
|-------------------------------|-------------------------------------------|----------|-----------|----------|---------|------|--|--|
| THERMAL METRIC <sup>(1)</sup> |                                           | D (SOIC) | JG (CDIP) | P (PDIP) | PS (SO) | UNIT |  |  |
|                               |                                           | 8 PINS   | 8 PINS    | 8 PINS   | 8 PINS  |      |  |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance    | 97       | _         | 85       | 95      | °C/W |  |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance | _        | 15.05     | _        | _       | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.6 Thermal Information: TL072x (cont.)

|                               |                                              |            | TL072x  |           |      |  |  |
|-------------------------------|----------------------------------------------|------------|---------|-----------|------|--|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | PW (TSSOP) | U (CFP) | FK (LCCC) | UNIT |  |  |
|                               |                                              | 8 PINS     | 10 PINS | 20 PINS   |      |  |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 150        | 169.8   | _         | °C/W |  |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | _          | 62.1    | 5.61      | °C/W |  |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | _          | 176.2   | _         | °C/W |  |  |
| ΨЈТ                           | Junction-to-top characterization parameter   | _          | 48.4    | _         | °C/W |  |  |
| ΨЈВ                           | Junction-to-board characterization parameter | _          | 144.1   | _         | °C/W |  |  |
| R <sub>0</sub> JC(bot)        | Junction-to-case (bottom) thermal resistance | _          | 5.4     | _         | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.7 Thermal Information: TL074x

| THERMAL METRIC <sup>(1)</sup> |                                           | D (SOIC) | N (PDIP) | NS (SO) | UNIT |
|-------------------------------|-------------------------------------------|----------|----------|---------|------|
|                               |                                           | 14 PINS  | 14 PINS  | 14 PINS |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance    | 86       | 80       | 76      | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance | _        |          |         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

www.ti.com

### 6.8 Thermal Information: TL074x (cont).

SLOS080N - SEPTEMBER 1978-REVISED JULY 2017

|                               |                                              |          | TL074x     |         |      |
|-------------------------------|----------------------------------------------|----------|------------|---------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | J (CDIP) | PW (TSSOP) | W (CFP) | UNIT |
|                               |                                              | 14 PINS  | 14 PINS    | 14 PINS |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | _        | 113        | 128.8   | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 14.5     | _          | 56.1    | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | _        | _          | 127.6   | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | _        | _          | 29      | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | _        | _          | 106.1   | °C/W |
| R <sub>0</sub> JC(bot)        | Junction-to-case (bottom) thermal resistance | _        | _          | 0.5     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.9 Thermal Information: TL074x (cont).

|                               |                                           | TL074x    |      |
|-------------------------------|-------------------------------------------|-----------|------|
| THERMAL METRIC <sup>(1)</sup> |                                           | FK (LCCC) | UNIT |
|                               |                                           | 20 PINS   |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance    | _         | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance | 5.61      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.





# 6.10 Electrical Characteristics: TL071C, TL072C, TL074C

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

|                                   | PARAMETER                                                                 | TEST CO                                                          | NDITIONS (1) (2)            | MIN | MIN TYP          |     |       |
|-----------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-----|------------------|-----|-------|
| \/                                | Innut offeet veltege                                                      | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C       |     | 3                | 10  | mV    |
| $V_{IO}$                          | Input offset voltage                                                      | $R_S = 50 \Omega$                                                | T <sub>A</sub> = Full range |     |                  | 13  | mv    |
| α                                 | Temperature coefficient of input offset voltage                           | $V_O = 0$<br>$R_S = 50 \Omega$                                   | T <sub>A</sub> = Full range |     | 18               |     | μV/°C |
|                                   | Innut offeet ourrent                                                      | V 0                                                              | T <sub>A</sub> = 25°C       |     | 5                | 100 | рА    |
| I <sub>IO</sub>                   | Input offset current                                                      | $V_O = 0$                                                        | T <sub>A</sub> = Full range |     |                  | 10  | nA    |
|                                   | Input bigg gurrant (3)                                                    | V 0                                                              | T <sub>A</sub> = 25°C       |     | 65               | 200 | рА    |
| I <sub>IB</sub>                   | Input bias current (3)                                                    | V <sub>O</sub> = 0                                               | T <sub>A</sub> = Full range |     |                  | 7   | nA    |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                           | T <sub>A</sub> = 25°C                                            |                             | ±11 | –12 to 15        |     | V     |
| V <sub>OM</sub>                   | Maximum peak output voltage swing                                         | $R_L = 10 \text{ k}\Omega$                                       | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |       |
|                                   |                                                                           | R <sub>L</sub> ≥ 10 kΩ                                           | T. Full reason              | ±12 |                  |     | V     |
|                                   |                                                                           | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | ±10 |                  |     |       |
| ^                                 | Large-signal differential                                                 | V <sub>O</sub> = ±10 V                                           | T <sub>A</sub> = 25°C       | 25  | 200              |     | \//\/ |
| $A_{VD}$                          | voltage amplification                                                     | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | 15  |                  |     | V/mV  |
| B <sub>1</sub>                    | Utility-gain bandwidth                                                    | T <sub>A</sub> = 25°C                                            |                             |     | 3                |     | MHz   |
| r <sub>l</sub>                    | Input resistance                                                          | T <sub>A</sub> = 25°C                                            |                             |     | 10 <sup>12</sup> |     | Ω     |
| CMRR                              | Common-mode rejection ratio                                               | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$          | T <sub>A</sub> = 25°C       | 70  | 100              |     | dB    |
| k <sub>SVR</sub>                  | Supply voltage rejection ratio $(\Delta V_{CC} \cancel{1}/\Delta V_{IO})$ | $V_{CC}$ = ±9 V to ±15 V<br>$V_{O}$ = 0<br>$R_{S}$ = 50 $\Omega$ | T <sub>A</sub> = 25°C       | 70  | 100              |     | dB    |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                           | V <sub>O</sub> = 0; no load                                      | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA    |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                                     | A <sub>VD</sub> = 100                                            | $T_A = 25^{\circ}C$         |     | 120              |     | dB    |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>(2)</sup> Full range is  $T_A = 0$ °C to 70°C.

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 1. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.

www.ti.com

# **ISTRUMENTS**

### 6.11 Electrical Characteristics: TL071AC, TL072AC, TL074AC

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

SLOS080N - SEPTEMBER 1978-REVISED JULY 2017

|                                   | PARAMETER                                                         | TEST COM                                                         | NDITIONS (1) (2)            | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
| V                                 | Input offset voltage                                              | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C       |     | 3                | 6   | mV     |
| $V_{IO}$                          | input onset voltage                                               | $R_S = 50 \Omega$                                                | T <sub>A</sub> = Full range |     |                  | 7.5 | IIIV   |
| α                                 | Temperature coefficient of input offset voltage                   | $V_O = 0$ $R_S = 50 \Omega$                                      | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
| _                                 | Innut offeet ourrent                                              | V 0                                                              | $T_A = 25^{\circ}C$         |     | 5                | 100 | pА     |
| I <sub>IO</sub>                   | Input offset current                                              | $V_O = 0$                                                        | T <sub>A</sub> = Full range |     |                  | 2   | nA     |
|                                   | Input bias current (3)                                            | V 0                                                              | T <sub>A</sub> = 25°C       |     | 65               | 200 | pА     |
| I <sub>IB</sub>                   | input bias current                                                | $V_O = 0$                                                        | T <sub>A</sub> = Full range |     |                  | 7   | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                   | T <sub>A</sub> = 25°C                                            |                             | ±11 | -12 to 15        |     | V      |
|                                   | Maximum peak output voltage swing                                 | R <sub>L</sub> = 10 kΩ                                           | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
| $V_{OM}$                          |                                                                   | R <sub>L</sub> ≥ 10 kΩ                                           | T                           | ±12 |                  |     | V      |
|                                   |                                                                   | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ۸                                 | Large-signal differential                                         | V <sub>O</sub> = ±10 V                                           | T <sub>A</sub> = 25°C       | 50  | 200              |     | V/mV   |
| $A_{VD}$                          | voltage amplification                                             | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | 25  |                  |     | V/IIIV |
| B <sub>1</sub>                    | Utility-gain bandwidth                                            | T <sub>A</sub> = 25°C                                            |                             |     | 3                |     | MHz    |
| r <sub>l</sub>                    | Input resistance                                                  | T <sub>A</sub> = 25°C                                            |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                       | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$          | T <sub>A</sub> = 25°C       | 75  | 100              |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio $(\Delta V_{CC\pm}/\Delta V_{IO})$ | $V_{CC}$ = ±9 V to ±15 V<br>$V_{O}$ = 0<br>$R_{S}$ = 50 $\Omega$ | T <sub>A</sub> = 25°C       | 80  | 100              |     | dB     |
| Icc                               | Supply current (each amplifier)                                   | V <sub>O</sub> = 0; no load                                      | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                             | A <sub>VD</sub> = 100                                            | T <sub>A</sub> = 25°C       |     | 120              |     | dB     |

All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

Full range is  $T_A = 0$ °C to 70°C.

Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 1. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.



# 6.12 Electrical Characteristics: TL071BC, TL072BC, TL074BC

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

|                                   | PARAMETER                                                             | TEST CO                                                                               | NDITIONS (1) (2)            | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
|                                   | lanut affact valtage                                                  | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |     | 2                | 3   | \/     |
| $V_{IO}$                          | Input offset voltage                                                  | $R_S = 50 \Omega$                                                                     | T <sub>A</sub> = Full range |     |                  | 5   | mV     |
| α                                 | Temperature coefficient of input offset voltage                       | $V_O = 0$ $R_S = 50 \Omega$                                                           | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
|                                   | Innut offeet ourrent                                                  | V 0                                                                                   | $T_A = 25^{\circ}C$         |     | 5                | 100 | pА     |
| I <sub>IO</sub>                   | Input offset current                                                  | $V_O = 0$                                                                             | T <sub>A</sub> = Full range |     |                  | 2   | nΑ     |
|                                   | Input bias current (3)                                                | V 0                                                                                   | $T_A = 25^{\circ}C$         |     | 65               | 200 | pА     |
| I <sub>IB</sub>                   | input bias current (9)                                                | $V_O = 0$                                                                             | T <sub>A</sub> = Full range |     |                  | 7   | nΑ     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                       | T <sub>A</sub> = 25°C                                                                 |                             | ±11 | -12 to 15        |     | V      |
| $V_{OM}$                          | Maximum peak output voltage swing                                     | $R_L=10 \text{ k}\Omega$                                                              | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
|                                   |                                                                       | R <sub>L</sub> ≥ 10 kΩ                                                                | T. Full serve               | ±12 |                  |     | V      |
|                                   |                                                                       | R <sub>L</sub> ≥ 2 kΩ                                                                 | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ٨                                 | Large-signal differential                                             | V <sub>O</sub> = ±10 V                                                                | $T_A = 25^{\circ}C$         | 50  | 200              |     | V/mV   |
| $A_{VD}$                          | voltage amplification                                                 | $R_L \ge 2 k\Omega$                                                                   | T <sub>A</sub> = Full range | 25  |                  |     | V/IIIV |
| B <sub>1</sub>                    | Utility-gain bandwidth                                                | T <sub>A</sub> = 25°C                                                                 |                             |     | 3                |     | MHz    |
| r <sub>l</sub>                    | Input resistance                                                      | T <sub>A</sub> = 25°C                                                                 |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                           | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$                               | T <sub>A</sub> = 25°C       | 75  | 100              |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio (ΔV <sub>CC±</sub> /ΔV <sub>IO</sub> ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 80  | 100              |     | dB     |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                       | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                                 | A <sub>VD</sub> = 100                                                                 | $T_A = 25^{\circ}C$         |     | 120              |     | dB     |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>(2)</sup> Full range is  $T_A = 0$ °C to 70°C.

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 1. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.

www.ti.com



### 6.13 Electrical Characteristics: TL071I, TL072I, TL074I

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

SLOS080N - SEPTEMBER 1978-REVISED JULY 2017

|                                   | PARAMETER                                                       | TEST CONI                                                        | DITIONS (1) (2)             | MIN | TYP              | MAX | UNIT   |
|-----------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-----|------------------|-----|--------|
| V                                 | Innut offeet veltege                                            | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C       |     | 3                | 6   | mV     |
| $V_{IO}$                          | Input offset voltage                                            | $R_S = 50 \Omega$                                                | T <sub>A</sub> = Full range |     |                  | 8   | IIIV   |
| α                                 | Temperature coefficient of input offset voltage                 | $V_O = 0$<br>$R_S = 50 \Omega$                                   | T <sub>A</sub> = Full range |     | 18               |     | μV/°C  |
|                                   | Innut offeet ourrent                                            | V 0                                                              | T <sub>A</sub> = 25°C       |     | 5                | 100 | pА     |
| I <sub>IO</sub>                   | Input offset current                                            | V <sub>O</sub> = 0                                               | T <sub>A</sub> = Full range |     |                  | 2   | nA     |
|                                   | Lancet bins account (3)                                         | V 0                                                              | T <sub>A</sub> = 25°C       |     | 65               | 200 | рА     |
| I <sub>IB</sub>                   | Input bias current (3)                                          | $V_O = 0$                                                        | T <sub>A</sub> = Full range |     |                  | 7   | nA     |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                 | T <sub>A</sub> = 25°C                                            |                             | ±11 | -12 to 15        |     | V      |
|                                   | Maximum peak output voltage swing                               | R <sub>L</sub> = 10 kΩ                                           | T <sub>A</sub> = 25°C       | ±12 | ±13.5            |     |        |
| $V_{OM}$                          |                                                                 | R <sub>L</sub> ≥ 10 kΩ                                           | T. Full ronge               | ±12 |                  |     | V      |
|                                   |                                                                 | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | ±10 |                  |     |        |
| ٨                                 | Large-signal differential                                       | V <sub>O</sub> = ±10 V                                           | T <sub>A</sub> = 25°C       | 50  | 200              |     | ) //>/ |
| $A_{VD}$                          | voltage amplification                                           | R <sub>L</sub> ≥ 2 kΩ                                            |                             |     |                  |     | V/mV   |
| B <sub>1</sub>                    | Utility-gain bandwidth                                          | T <sub>A</sub> = 25°C                                            |                             |     | 3                |     | MHz    |
| r <sub>l</sub>                    | Input resistance                                                | T <sub>A</sub> = 25°C                                            |                             |     | 10 <sup>12</sup> |     | Ω      |
| CMRR                              | Common-mode rejection ratio                                     | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$          | T <sub>A</sub> = 25°C       | 75  | 100              |     | dB     |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio $(\Delta V_{CCz}/\Delta V_{IO})$ | $V_{CC}$ = ±9 V to ±15 V<br>$V_{O}$ = 0<br>$R_{S}$ = 50 $\Omega$ | T <sub>A</sub> = 25°C       | 80  | 100              |     | dB     |
| Icc                               | Supply current (each amplifier)                                 | V <sub>O</sub> = 0; no load                                      | T <sub>A</sub> = 25°C       |     | 1.4              | 2.5 | mA     |
| V <sub>01</sub> / V <sub>02</sub> | Crosstalk attenuation                                           | A <sub>VD</sub> = 100                                            | T <sub>A</sub> = 25°C       |     | 120              |     | dB     |

<sup>(1)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified.

<sup>(2)</sup>  $T_A = -40^{\circ}C$  to 85°C.

<sup>(3)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 1. Pulse techniques must be used that maintain the junction temperature as close to the ambient temperature as possible.



### 6.14 Electrical Characteristics: TL071M, TL072M

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

|                                   | PARAMETER                                                           | TEST COND                                                        | OITIONS (1) (2)             | MIN   | TYP              | MAX | UNIT   |  |
|-----------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-------|------------------|-----|--------|--|
| V                                 | Input offeet voltage                                                | V <sub>O</sub> = 0                                               | T <sub>A</sub> = 25°C       |       | 3                | 6   | mV     |  |
| V <sub>IO</sub>                   | Input offset voltage                                                | $R_S = 50 \Omega$                                                | T <sub>A</sub> = Full range |       |                  | 9   | IIIV   |  |
| $\alpha_{\text{VIO}}$             | Temperature coefficient of input offset voltage                     | $V_O = 0$<br>$R_S = 50 \Omega$                                   | T <sub>A</sub> = Full range |       | 18               |     | μV/°C  |  |
|                                   | Innut offeet ourrent                                                | V 0                                                              | T <sub>A</sub> = 25°C       |       | 5                | 100 | рА     |  |
| I <sub>IO</sub>                   | Input offset current                                                | $V_O = 0$                                                        | T <sub>A</sub> = Full range |       |                  | 20  | nA     |  |
|                                   | Innut bigg gurrant                                                  | V 0                                                              | T <sub>A</sub> = 25°C       |       | 65               | 200 | рА     |  |
| I <sub>IB</sub>                   | Input bias current                                                  | $V_O = 0$                                                        | T <sub>A</sub> = Full range |       |                  | 50  | nA     |  |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                     | T <sub>A</sub> = 25°C                                            |                             | ±11 - | -12 to 15        |     | V      |  |
|                                   | Maximum peak output voltage swing                                   | $R_L = 10 \text{ k}\Omega$                                       | T <sub>A</sub> = 25°C       | ±12   | ±13.5            |     |        |  |
| $V_{OM}$                          |                                                                     | R <sub>L</sub> ≥ 10 kΩ                                           | T. F. II                    | ±12   |                  |     | V      |  |
|                                   |                                                                     | R <sub>L</sub> ≥ 2 kΩ                                            | T <sub>A</sub> = Full range | ±10   |                  |     |        |  |
|                                   | Large-signal differential                                           | Large-signal differential V <sub>O</sub> = ±10 V                 | T <sub>A</sub> = 25°C       | 35    | 200              |     | V/mV   |  |
| A <sub>VD</sub>                   | voltage amplification                                               | $R_L \ge 2 k\Omega$                                              | T <sub>A</sub> = Full range | 15    |                  |     | - V/mV |  |
| B <sub>1</sub>                    | Unity-gain bandwidth                                                |                                                                  | ·                           |       | 3                |     | MHz    |  |
| r <sub>i</sub>                    | Input resistance                                                    |                                                                  |                             |       | 10 <sup>12</sup> |     | Ω      |  |
| CMRR                              | Common-mode rejection ratio                                         | $V_{IC} = V_{ICR(min)},$ $V_{O} = 0$ $R_{S} = 50 \Omega$         | T <sub>A</sub> = 25°C       | 80    | 86               |     | dB     |  |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio ( $\Delta V_{CC\pm}/\Delta V_{IO}$ ) | $V_{CC}$ = ±9 V to ±15 V<br>$V_{O}$ = 0<br>$R_{S}$ = 50 $\Omega$ | T <sub>A</sub> = 25°C       | 80    | 86               |     | dB     |  |
| Icc                               | Supply current (each amplifier)                                     | V <sub>O</sub> = 0; no load                                      | T <sub>A</sub> = 25°C       |       | 1.4              | 2.5 | mA     |  |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                               | A <sub>VD</sub> = 100                                            | T <sub>A</sub> = 25°C       |       | 120              | -   | dB     |  |

<sup>(1)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 1. Pulse techniques that maintain the junction temperature as close to the ambient temperature as possible must be

<sup>(2)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified. Full range is  $T_A = -55^{\circ}\text{C}$  to +125°C.

www.ti.com

NSTRUMENTS

### 6.15 Electrical Characteristics: TL074M

 $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)

SLOS080N - SEPTEMBER 1978-REVISED JULY 2017

|                                   | PARAMETER                                                             | TEST CONI                                                                             | MIN                         | TYP       | MAX              | UNIT |       |  |
|-----------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------|-----------|------------------|------|-------|--|
| \/                                | lanut offeet voltege                                                  | V <sub>O</sub> = 0                                                                    | T <sub>A</sub> = 25°C       |           | 3                | 9    | mV    |  |
| $V_{IO}$                          | Input offset voltage                                                  | $R_S = 50 \Omega$                                                                     | T <sub>A</sub> = Full range |           |                  | 15   | IIIV  |  |
| $\alpha_{VIO}$                    | Temperature coefficient of input offset voltage                       | $V_{O} = 0, R_{S} = 50 \Omega$                                                        | T <sub>A</sub> = Full range |           | 18               |      | μV/°C |  |
|                                   | land affect comment                                                   | V 0                                                                                   | T <sub>A</sub> = 25°C       |           | 5                | 100  | pА    |  |
| I <sub>IO</sub>                   | Input offset current                                                  | $V_O = 0$                                                                             | T <sub>A</sub> = Full range |           |                  | 20   | nA    |  |
|                                   | Innut high ourrent                                                    | V 0                                                                                   | T <sub>A</sub> = 25°C       |           | 65               | 200  | pА    |  |
| I <sub>IB</sub>                   | Input bias current                                                    | $V_O = 0$                                                                             | T <sub>A</sub> = Full range |           |                  | 20   | nA    |  |
| V <sub>ICR</sub>                  | Common-mode input voltage range                                       | T <sub>A</sub> = 25°C                                                                 | ±11                         | -12 to 15 |                  | V    |       |  |
| V <sub>OM</sub>                   | Maximum peak output voltage swing                                     | $R_L = 10 \text{ k}\Omega$                                                            | T <sub>A</sub> = 25°C       | ±12       | ±13.5            |      |       |  |
|                                   |                                                                       | R <sub>L</sub> ≥ 10 kΩ                                                                | T <sub>A</sub> = Full range | ±12       |                  |      | V     |  |
|                                   |                                                                       | $R_L \ge 2 k\Omega$                                                                   |                             | ±10       |                  |      |       |  |
| ^                                 | Large-signal differential voltage amplification                       | V <sub>O</sub> = ±10 V                                                                | T <sub>A</sub> = 25°C       | 35        | 200              |      | \//\/ |  |
| $A_{VD}$                          |                                                                       | $R_L \ge 2 k\Omega$                                                                   | T <sub>A</sub> = Full range | 15        |                  |      | V/mV  |  |
| B <sub>1</sub>                    | Unity-gain bandwidth                                                  |                                                                                       | ,                           |           | 3                |      | MHz   |  |
| r <sub>i</sub>                    | Input resistance                                                      |                                                                                       |                             |           | 10 <sup>12</sup> |      | Ω     |  |
| CMRR                              | Common-mode rejection ratio                                           | $V_{IC} = V_{ICR(min)}$ $V_{O} = 0$ $R_{S} = 50 \Omega$                               | T <sub>A</sub> = 25°C       | 80        | 86               |      | dB    |  |
| k <sub>SVR</sub>                  | Supply-voltage rejection ratio (ΔV <sub>CC±</sub> /ΔV <sub>IO</sub> ) | $V_{CC} = \pm 9 \text{ V to } \pm 15 \text{ V}$<br>$V_{O} = 0$<br>$R_{S} = 50 \Omega$ | T <sub>A</sub> = 25°C       | 80        | 86               |      | dB    |  |
| I <sub>CC</sub>                   | Supply current (each amplifier)                                       | V <sub>O</sub> = 0; no load                                                           | T <sub>A</sub> = 25°C       |           | 1.4              | 2.5  | mA    |  |
| V <sub>O1</sub> / V <sub>O2</sub> | Crosstalk attenuation                                                 | A <sub>VD</sub> = 100                                                                 | T <sub>A</sub> = 25°C       |           | 120              |      | dB    |  |

<sup>(1)</sup> Input bias currents of an FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive, as shown in Figure 1. Pulse techniques that maintain the junction temperature as close to the ambient temperature as possible must be used.

<sup>(2)</sup> All characteristics are measured under open-loop conditions with zero common-mode voltage, unless otherwise specified. Full range is  $T_A = -55^{\circ}\text{C}$  to +125°C.





# 6.16 Switching Characteristics: TL07xM

 $V_{CC\pm} = \pm 15 \text{ V}, T_A = 25^{\circ}\text{C}$ 

| - CC±                                     | 210 V, 1 <sub>A</sub> - 20 0   |                                                  |                                    |     |        |      |                    |
|-------------------------------------------|--------------------------------|--------------------------------------------------|------------------------------------|-----|--------|------|--------------------|
| PARAMETER                                 |                                | TEST CONDI                                       | MIN                                | TYP | MAX    | UNIT |                    |
| SR                                        | Slew rate at unity gain        | V <sub>I</sub> = 10 V<br>C <sub>L</sub> = 100 pF | $R_L = 2 k\Omega$<br>See Figure 21 | 5   | 13     |      | V/μs               |
| Die die een best fester                   | Rise-time overshoot factor     | V <sub>I</sub> = 20 V<br>C <sub>L</sub> = 100 pF | $R_L = 2 k\Omega$                  |     | 0.1    |      | μS                 |
| t <sub>r</sub> Rise-time overshoot factor |                                | C <sub>L</sub> = 100 pF                          | See Figure 21                      |     | 20%    |      |                    |
| .,                                        | Equivalent input noise         | D 200                                            | f = 1 kHz                          |     | 18     |      | nV/√ <del>Hz</del> |
| V <sub>n</sub> voltage                    |                                | $R_S = 20 \Omega$                                | f = 10 Hz to 10 kHz                |     | 4      |      | μV                 |
| In                                        | Equivalent input noise current | $R_S = 20 \Omega$                                | f = 1 kHz                          |     | 0.01   |      | pA/√ <del>Hz</del> |
| THD                                       | Total harmonic distortion      | $V_l rms = 6 V$ $R_L \ge 2 k\Omega$ $f = 1 kHz$  | A <sub>VD</sub> = 1<br>RS ≤ 1 kΩ   |     | 0.003% |      |                    |

# 6.17 Switching Characteristics: TL07xC, TL07xAC, TL07xBC, TL07xI

 $V_{CC+} = \pm 15 \text{ V}, T_A = 25^{\circ}\text{C}$ 

| V CC± - ±10 V, 1A - 20 C                  |                                |                                                                                              |                                             |     |        |      |                    |  |  |
|-------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------|-----|--------|------|--------------------|--|--|
| PARAMETER                                 |                                | TEST CONDI                                                                                   | MIN                                         | TYP | MAX    | UNIT |                    |  |  |
| SR                                        | Slew rate at unity gain        | V <sub>I</sub> = 10 V<br>C <sub>L</sub> = 100 pF                                             | $R_L = 2 k\Omega$<br>See Figure 21          | 8   | 13     |      | V/μs               |  |  |
|                                           | Dies time averaheat factor     | V <sub>I</sub> = 20 V                                                                        | $R_L = 2 k\Omega$                           |     | 0.1    |      | μS                 |  |  |
| t <sub>r</sub> Rise-time overshoot factor |                                | V <sub>I</sub> = 20 V<br>C <sub>L</sub> = 100 pF                                             | See Figure 21                               |     | 20%    |      |                    |  |  |
| .,                                        | Equivalent input noise voltage | D 20 0                                                                                       | f = 1 kHz                                   |     | 18     |      | nV/√ <del>Hz</del> |  |  |
| V <sub>n</sub>                            |                                | $R_S = 20 \Omega$                                                                            | f = 10 Hz to 10 kHz                         |     | 4      |      | μV                 |  |  |
| In                                        | Equivalent input noise current | $R_S = 20 \Omega$                                                                            | f = 1 kHz                                   |     | 0.01   |      | pA/√ <del>Hz</del> |  |  |
| THD                                       | Total harmonic distortion      | $\begin{aligned} &V_{l}rms = 6 \ V \\ &R_{L} \geq 2 \ k\Omega \\ &f = 1 \ kHz \end{aligned}$ | $A_{VD} = 1$<br>RS $\leq 1 \text{ k}\Omega$ |     | 0.003% |      |                    |  |  |

www.ti.com

### 6.18 Typical Characteristics

SLOS080N - SEPTEMBER 1978 - REVISED JULY 2017

Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.

**Table 1. Typical Characteristics: Table of Graphs** 

|                 |                                   |                             | FIGURE    |
|-----------------|-----------------------------------|-----------------------------|-----------|
| I <sub>IB</sub> | Input bias current                | versus free-air temperature | Figure 1  |
|                 |                                   |                             | Figure 2  |
|                 |                                   | versus frequency            | Figure 3  |
| V               | Maximum peak output voltage       |                             | Figure 4  |
| $V_{OM}$        | Maximum peak output voltage       | versus free-air temperature | Figure 5  |
|                 |                                   | versus load resistance      | Figure 6  |
| ĺ               |                                   | versus supply voltage       | Figure 7  |
| ^               | Large signal differential voltage | versus free-air temperature | Figure 8  |
| $A_{VD}$        | amplification                     | versus load resistance      | Figure 9  |
|                 | Phase shift                       | versus frequency            | Figure 9  |
|                 | Normalized unity-gain bandwidth   | versus free-air temperature | Figure 10 |
|                 | Normalized phase shift            | versus free-air temperature | Figure 10 |
| CMRR            | Common-mode rejection ratio       | versus free-air temperature | Figure 11 |
|                 | Input offset voltage change       | versus common-mode voltage  | Figure 20 |
|                 | Complex compact                   | versus free-air temperature | Figure 13 |
| I <sub>CC</sub> | Supply current                    | versus supply voltage       | Figure 12 |
| $P_{D}$         | Total power dissipation           | versus free-air temperature | Figure 14 |
|                 | Normalized slew rate              | versus free-air temperature | Figure 15 |
| V <sub>n</sub>  | Equivalent input noise voltage    | versus frequency            | Figure 16 |
| THD             | Total harmonic distortion         | versus frequency            | Figure 17 |
|                 | Large-signal pulse response       | versus time                 | Figure 18 |
| Vo              | Output voltage                    | versus elapsed time         | Figure 19 |



#### 6.18.1 Typical Characteristics





Figure 1. Input Bias Current vs Free-Air Temperature









Figure 3. Maximum Peak Output Voltage vs Frequency







Figure 5. Maximum Peak Output Voltage vs Free-Air Temperature



#### **Typical Characteristics (continued)**



**Temperature** 



### **Typical Characteristics (continued)**



Figure 13. Supply Current Per Amplifier vs Free-Air Temperature



Figure 14. Total Power Dissipation vs Free-Air Temperature



Figure 15. Normalized Slew Rate vs Free-Air Temperature



Figure 16. Equivalent Input Noise Voltage vs Frequency



Figure 17. Total Harmonic Distortion vs Frequency



Figure 18. Voltage-Follower Large-Signal Pulse Response



### **Typical Characteristics (continued)**







#### **6.1 Parameter Measurement Information**



Figure 21. Unity-Gain Amplifier



Figure 22. Gain-of-10 Inverting Amplifier



Figure 23. Input Offset-Voltage Null Circuit

SLOS080N - SEPTEMBER 1978-REVISED JULY 2017



### 7 Detailed Description

#### 7.1 Overview

The JFET-input operational amplifiers in the TL07xx series are similar to the TL08x series, with low input bias and offset currents, and a fast slew rate. The low harmonic distortion and low noise make the TL07xx series ideally suited for high-fidelity and audio preamplifier applications. Each amplifier features JFET inputs (for high input impedance) coupled with bipolar output stages integrated on a single monolithic chip.

The C-suffix devices are characterized for operation from 0°C to 70°C. The I-suffix devices are characterized for operation from -40°C to +85°C. The M-suffix devices are characterized for operation over the full military temperature range of -55°C to +125°C.

### 7.2 Functional Block Diagram



All component values shown are nominal.

| COM               | COMPONENT COUNT† |       |       |  |  |  |  |  |  |  |
|-------------------|------------------|-------|-------|--|--|--|--|--|--|--|
| COMPONENT<br>TYPE | TL071            | TL072 | TL074 |  |  |  |  |  |  |  |
| Resistors         | 11               | 22    | 44    |  |  |  |  |  |  |  |
| Transistors       | 14               | 28    | 56    |  |  |  |  |  |  |  |
| JFET              | 2                | 4     | 6     |  |  |  |  |  |  |  |
| Diodes            | 1                | 2     | 4     |  |  |  |  |  |  |  |
| Capacitors        | 1                | 2     | 4     |  |  |  |  |  |  |  |
| epi-FET           | 1                | 2     | 4     |  |  |  |  |  |  |  |

<sup>†</sup> Includes bias and trim circuitry





#### 7.3 Feature Description

#### 7.3.1 Total Harmonic Distortion

Harmonic distortions to an audio signal are created by electronic components in a circuit. Total harmonic distortion (THD) is a measure of harmonic distortions accumulated by a signal in an audio system. These devices have a very low THD of 0.003% meaning that the TL07x device adds little harmonic distortion when used in audio signal applications.

#### 7.3.2 Slew Rate

The slew rate is the rate at which an operational amplifier can change the output when there is a change on the input. These devices have a  $13-V/\mu s$  slew rate.

#### 7.4 Device Functional Modes

These devices are powered on when the supply is connected. These devices can be operated as a single-supply operational amplifier or dual-supply amplifier depending on the application.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

A typical application for an operational amplifier is an inverting amplifier. This amplifier takes a positive voltage on the input, and makes the voltage a negative voltage. In the same manner, the amplifier makes negative voltages positive.

### 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 24. Inverting Amplifier

#### 8.2.1 Design Requirements

The supply voltage must be selected so the supply voltage is larger than the input voltage range and output range. For instance, this application scales a signal of ±0.5 V to ±1.8 V. Setting the supply at ±12 V is sufficient to accommodate this application.

#### 8.2.2 Detailed Design Procedure

Determine the gain required by the inverting amplifier:

$$A_{V} = \frac{VOUT}{VIN}$$

$$A_{V} = \frac{1.8}{-0.5} = -3.6$$
(2)

Once the desired gain is determined, select a value for RI or RF. Selecting a value in the kilohm range is desirable because the amplifier circuit uses currents in the milliamp range. This ensures the part does not draw too much current. This example uses 10 k $\Omega$  for RI which means 36 k $\Omega$  is used for RF. This is determined by Equation 3.

$$A_{V} = -\frac{RF}{RI} \tag{3}$$



### **Typical Application (continued)**

#### 8.2.3 Application Curve



Figure 25. Input and Output Voltages of the Inverting Amplifier

### 8.3 Unity Gain Buffer



Figure 26. Single-Supply Unity Gain Amplifier

#### 8.3.1 Design Requirements

- V<sub>CC</sub> must be within valid range per Recommended Operating Conditions. This example uses a value of 12 V for V<sub>CC</sub>.
- Input voltage must be within the recommended common-mode range, as shown in Recommended Operating
  Conditions. The valid common-mode range is 4 V to 12 V (V<sub>CC</sub>+ 4 V to V<sub>CC+</sub>.
- Output is limited by output range, which is typically 1.5 V to 10.5 V, or  $V_{CC-}$  + 1.5 V to  $V_{CC+}$  1.5 V.

#### 8.3.2 Detailed Design Procedure

- Avoid input voltage values below 1 V to prevent phase reversal where output goes high.
- Avoid input values below 4 V to prevent degraded V<sub>IO</sub> that results in an apparent gain greater than 1. This
  may cause instability in some second-order filter designs.



### **Unity Gain Buffer (continued)**

### 8.3.3 Application Curves



### 8.4 System Examples



Figure 29. 0.5-Hz Square-Wave Oscillator



Figure 30. High-Q Notch Filter



### **System Examples (continued)**



Figure 31. 100-kHz Quadrature Oscillator



Figure 32. AC Amplifier



### 9 Power Supply Recommendations

#### **CAUTION**

Supply voltages larger than 36 V for a single-supply or outside the range of ±18 V for a dual-supply can permanently damage the device (see the Absolute Maximum Ratings).

Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see Layout.

#### 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see Circuit Board Layout Techniques.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Layout Example.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

Submit Documentation Feedback

Copyright © 1978-2017, Texas Instruments Incorporated



### 10.2 Layout Example



Figure 33. Operational Amplifier Board Layout for Noninverting Configuration



Figure 34. Operational Amplifier Schematic for Noninverting Configuration



### 11 Device and Documentation Support

#### 11.1 Documentation Support

SLOS080N - SEPTEMBER 1978 - REVISED JULY 2017

#### 11.1.1 Related Documentation

For related documentation, see the following:

Circuit Board Layout Techniques (SLOA089)

#### 11.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS  | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|--------|----------------|------------|---------------------|---------------------|---------------------|--|
| TL071  | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL071A | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL071B | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL072  | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL072A | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL072B | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL072M | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL074  | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL074A | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL074B | Click here     | Click here | Click here          | Click here          | Click here          |  |
| TL074M | Click here     | Click here | Click here          | Click here          | Click here          |  |

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



www.ti.com



### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

Copyright © 1978–2017, Texas Instruments Incorporated

Submit Documentation Feedback





28-Jul-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| 81023052A        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type | -55 to 125   | 81023052A<br>TL072MFKB  | Samples |
| 8102305HA        | ACTIVE | CFP          | U                  | 10   | 1              | TBD                        | Call TI                       | N / A for Pkg Type | -55 to 125   | 8102305HA<br>TL072M     | Samples |
| 8102305PA        | ACTIVE | CDIP         | JG                 | 8    | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102305PA<br>TL072M     | Samples |
| 81023062A        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type | -55 to 125   | 81023062A<br>TL074MFKB  | Samples |
| 8102306CA        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102306CA<br>TL074MJB   | Samples |
| 8102306DA        | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | Call TI                       | N / A for Pkg Type | -55 to 125   | 8102306DA<br>TL074MWB   | Samples |
| JM38510/11905BPA | ACTIVE | CDIP         | JG                 | 8    | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510<br>/11905BPA    | Samples |
| M38510/11905BPA  | ACTIVE | CDIP         | JG                 | 8    | 1              | TBD                        | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510<br>/11905BPA    | Samples |
| TL071ACD         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071AC                   | Samples |
| TL071ACDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071AC                   | Samples |
| TL071ACDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071AC                   | Samples |
| TL071ACP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL071ACP                | Samples |
| TL071BCD         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071BC                   | Samples |
| TL071BCDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 071BC                   | Samples |
| TL071BCP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL071BCP                | Samples |
| TL071CD          | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL071C                  | Samples |





| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)               | Lead finish/<br>Ball material | MSL Peak Temp              | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|----------------------------|--------------|-------------------------|---------|
| TL071CDR         | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TL071C                  | Sample  |
| TL071CDRE4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TL071C                  | Sample  |
| TL071CDRG4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TL071C                  | Sample  |
| TL071CP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type         | 0 to 70      | TL071CP                 | Sample  |
| TL071CPE4        | ACTIVE     | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type         | 0 to 70      | TL071CP                 | Sample  |
| TL071CPSR        | ACTIVE     | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | T071                    | Sample  |
| TL071ID          | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TL071I                  | Sample  |
| TL071IDR         | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TL071I                  | Sample  |
| TL071IDRG4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TL071I                  | Sample  |
| TL071IP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type         | -40 to 85    | TL071IP                 | Sample  |
| TL072ACD         | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 072AC                   | Samples |
| TL072ACDE4       | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 072AC                   | Samples |
| TL072ACDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 072AC                   | Sample  |
| TL072ACDRE4      | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 072AC                   | Sample  |
| TL072ACDRG4      | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 072AC                   | Samples |
| TL072ACP         | ACTIVE     | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | NIPDAU                        | N / A for Pkg Type 0 to 70 |              | TL072ACP                | Sample  |
| TL072ACPE4       | ACTIVE     | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | NIPDAU                        | N / A for Pkg Type 0 to 70 |              | TL072ACP                | Samples |





| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)               | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp              | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|--------------------------------------|----------------------------|--------------|-------------------------|---------|
| TL072BCD         | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | 072BC                   | Samples |
| TL072BCDE4       | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | 072BC                   | Sample  |
| TL072BCDG4       | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | 072BC                   | Sample  |
| TL072BCDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | 072BC                   | Sample  |
| TL072BCDRG4      | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | 072BC                   | Sample  |
| TL072BCP         | ACTIVE     | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | NIPDAU                               | N / A for Pkg Type         | 0 to 70      | TL072BCP                | Sample  |
| TL072BCPE4       | ACTIVE     | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | NIPDAU                               | N / A for Pkg Type         | 0 to 70      | TL072BCP                | Sample  |
| TL072CD          | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | TL072C                  | Sample  |
| TL072CDE4        | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | TL072C                  | Sample  |
| TL072CDG4        | ACTIVE     | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | TL072C                  | Sample  |
| TL072CDR         | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | TL072C                  | Sample  |
| TL072CDRE4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | TL072C                  | Sample  |
| TL072CDRG4       | ACTIVE     | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | TL072C                  | Sample  |
| TL072CP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | N / A for Pkg Type         | 0 to 70      | TL072CP                 | Sample  |
| TL072CPE4        | ACTIVE     | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | N / A for Pkg Type         | 0 to 70      | TL072CP                 | Sample  |
| TL072CPSR        | ACTIVE     | so           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM 0 to 70 |              | T072                    | Sample  |
| TL072CPSRE4      | ACTIVE     | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM         | 0 to 70      | T072                    | Sample  |





| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp                 | Op Temp (°C) | Device Marking (4/5)   | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|-------------------------------|--------------|------------------------|---------|
| TL072CPSRG4      | ACTIVE | so           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T072                   | Sample  |
| TL072CPWR        | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T072                   | Sample  |
| TL072CPWRE4      | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T072                   | Sample  |
| TL072CPWRG4      | ACTIVE | TSSOP        | PW                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T072                   | Sample  |
| TL072ID          | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL072I                 | Sample  |
| TL072IDE4        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL072I                 | Sample  |
| TL072IDG4        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL072I                 | Sample  |
| TL072IDR         | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM -40 to 85  |              | TL072I                 | Sample  |
| TL072IDRE4       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL072I                 | Sample  |
| TL072IDRG4       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL072I                 | Sample  |
| TL072IP          | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | NIPDAU                        | N / A for Pkg Type            | -40 to 85    | TL072IP                | Sample  |
| TL072IPE4        | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | NIPDAU                        | N / A for Pkg Type            | -40 to 85    | TL072IP                | Sample  |
| TL072MFKB        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type            | -55 to 125   | 81023052A<br>TL072MFKB | Sample  |
| TL072MJG         | ACTIVE | CDIP         | JG                 | 8    | 1              | TBD                        | SNPB                          | N / A for Pkg Type            | -55 to 125   | TL072MJG               | Sample  |
| TL072MJGB        | ACTIVE | CDIP         | JG                 | 8    | 1              | TBD                        | SNPB                          | N / A for Pkg Type -55 to 125 |              | 8102305PA<br>TL072M    | Sample  |
| TL072MUB         | ACTIVE | CFP          | U                  | 10   | 1              | TBD                        | Call TI                       | N / A for Pkg Type -55 to 125 |              | 8102305HA<br>TL072M    | Sample  |
| TL074ACD         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | TL074AC                | Sample  |
| TL074ACDE4       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | TL074AC                | Sample  |





| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TL074ACDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC              | Samples |
| TL074ACDRE4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC              | Samples |
| TL074ACDRG4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074AC              | Samples |
| TL074ACN         | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074ACN             | Samples |
| TL074ACNE4       | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074ACN             | Samples |
| TL074ACNSR       | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074A               | Samples |
| TL074BCD         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC              | Samples |
| TL074BCDE4       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC              | Samples |
| TL074BCDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC              | Samples |
| TL074BCDRE4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC              | Samples |
| TL074BCDRG4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074BC              | Samples |
| TL074BCN         | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074BCN             | Samples |
| TL074BCNE4       | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL074BCN             | Samples |
| TL074CD          | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074C               | Samples |
| TL074CDBR        | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T074                 | Samples |
| TL074CDG4        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL074C               | Samples |
| TL074CDR         | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN                   | Level-1-260C-UNLIM | 0 to 70      | TL074C               | Samples |





| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)               | Lead finish/<br>Ball material | MSL Peak Temp                 | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|-------------------------------|--------------|-------------------------|---------|
| TL074CDRG4       | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | TL074C                  | Sample  |
| TL074CN          | ACTIVE     | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type            | 0 to 70      | TL074CN                 | Sample  |
| TL074CNE4        | ACTIVE     | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type            | 0 to 70      | TL074CN                 | Sample  |
| TL074CNSR        | ACTIVE     | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | TL074                   | Sample  |
| TL074CNSRG4      | ACTIVE     | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | TL074                   | Sample  |
| TL074CPW         | ACTIVE     | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T074                    | Sample  |
| TL074CPWR        | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T074                    | Sample  |
| TL074CPWRE4      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T074                    | Sample  |
| TL074CPWRG4      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | 0 to 70      | T074                    | Sample  |
| TL074ID          | ACTIVE     | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL074I                  | Sample  |
| TL074IDE4        | ACTIVE     | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL074I                  | Sample  |
| TL074IDG4        | ACTIVE     | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL074I                  | Sample  |
| TL074IDR         | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL074I                  | Sample  |
| TL074IDRE4       | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL074I                  | Sample  |
| TL074IDRG4       | ACTIVE     | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM            | -40 to 85    | TL074I                  | Sample  |
| TL074IN          | ACTIVE     | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | N / A for Pkg Type            | -40 to 85    | TL074IN                 | Sample  |
| TL074MFK         | ACTIVE     | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type -55 to 125 |              | TL074MFK                | Sample  |
| TL074MFKB        | ACTIVE     | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE                    | N / A for Pkg Type            | -55 to 125   | 81023062A<br>TL074MFKB  | Sample  |



#### PACKAGE OPTION ADDENDUM

28-.lul-2020

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TL074MJ          | ACTIVE     | CDIP         | J                  | 14   | 1              | TBD      | SNPB                          | N / A for Pkg Type | -55 to 125   | TL074MJ                 | Samples |
| TL074MJB         | ACTIVE     | CDIP         | J                  | 14   | 1              | TBD      | SNPB                          | N / A for Pkg Type | -55 to 125   | 8102306CA<br>TL074MJB   | Samples |
| TL074MWB         | ACTIVE     | CFP          | W                  | 14   | 1              | TBD      | Call TI                       | N / A for Pkg Type | -55 to 125   | 8102306DA<br>TL074MWB   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





i.com 28-Jul-2020

#### OTHER QUALIFIED VERSIONS OF TL072, TL072M, TL074, TL074M:

● Catalog: TL072, TL074

• Enhanced Product: TL072-EP, TL072-EP, TL074-EP, TL074-EP

Military: TL072M, TL074M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 28-Dec-2019

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL071ACDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071BCDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL071IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072ACDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072BCDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072CPWR  | TSSOP           | PW                 | 8    | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TL072IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL072IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL074ACDR  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074ACNSR | SO              | NS                 | 14   | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| TL074BCDR  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074CDR   | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074CDRG4 | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TL074CPWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Dec-2019

|   | Device   | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| I | TL074IDR | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL071ACDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL071BCDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL071CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL071CDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TL071IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL072ACDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL072BCDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL072CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL072CDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TL072CPWR  | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |
| TL072IDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TL072IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TL074ACDR  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TL074ACNSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| TL074BCDR  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TL074CDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Dec-2019

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL074CDRG4 | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TL074CPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TL074IDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |



CERAMIC FLATPACK



- 1. All linear dimensions are in inches. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### JG (R-GDIP-T8)

#### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP1-T8

# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### DB (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated