## **GCC Code Coverage Report**

| Directory: src/                                                |           | Exec | Total | Coverage |
|----------------------------------------------------------------|-----------|------|-------|----------|
| Date: 2022-03-19 22:39:16                                      | Lines:    | 0    | 79    | 0.0 %    |
| <b>Legend:</b> low: < 75.0 % medium: >= 75.0 % high: >= 90.0 % | Branches: | 0    | 0     | - %      |

| File        | Lines |       | Branches |     |     |
|-------------|-------|-------|----------|-----|-----|
| adg2188.cpp |       | 0.0 % | 0 / 79   | - % | 0/0 |

Generated by: GCOVR (Version 4.2)

## **GCC Code Coverage Report**

| Directory: src/                                                |           | Exec | Total | Coverage |
|----------------------------------------------------------------|-----------|------|-------|----------|
| Date: 2022-03-19 22:39:16                                      | Lines:    | 0    | 79    | 0.0 %    |
| <b>Legend:</b> low: < 75.0 % medium: >= 75.0 % high: >= 90.0 % | Branches: | 0    | 0     | - %      |

| File        | Lines |       | Branches |     |     |
|-------------|-------|-------|----------|-----|-----|
| adg2188.cpp |       | 0.0 % | 0 / 79   | - % | 0/0 |

Generated by: GCOVR (Version 4.2)

## **GCC Code Coverage Report**

 Directory: src/
 Exec
 Total
 Coverage

 File: src/adg2188.cpp
 Lines:
 0
 79
 0.0%

 Date: 2022-03-19 22:39:16
 Branches:
 0
 0
 -%

```
Line Branch Exec
                 // MIT License
                 // Copyright (c) 2022 Chris Sutton
                 // Permission is hereby granted, free of charge, to any person obtaining a copy // of this software and associated documentation files (the "Software"), to deal
                  // in the Software without restriction, including without limitation the rights
                 // to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
                    copies of the Software, and to permit persons to whom the Software is
  10
                 \ensuremath{//} furnished to do so, subject to the following conditions:
                 // The above copyright notice and this permission notice shall be included in all
  13
                 // copies or substantial portions of the Software.
  15
                 // THE SOFTWARE IS PROVIDED "AS IS". WITHOUT WARRANTY OF ANY KIND. EXPRESS OR
                 // IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
                 // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
  18
                 // AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
                 // LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20
                 // OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21
                 // SOFTWARE.
 22
23
                 #include <adg2188.hpp>
  25
26
 27
28
                 Driver::Driver(I2C_TypeDef *i2c_handle)
  30
  31
                         m_i2c_handle = std::unique_ptr<T2C_TypeDef>(i2c_handle);
 32
                      m_i2c_handle = i2c_handle;
                     probe_i2c();
  35
                      // // close/open asynchronously, i.e. one at a time
                      // read_xline_switch_values(XLineRead::X2);
  38
                     // write_switch(Throw::close, Pole::x2_to_y0, Latch::set);
                         read_xline_switch_values(XLineRead::X2);
                        read_xline_switch_values(XLineRead::X1);
write_switch(Throw::close, Pole::x1_to_y0, Latch::set);
  40
 42
                        read_xline_switch_values(XLineRead::X1);
  43
                         read xline switch values (XLineRead::X2);
                         write_switch(Throw::open, Pole::x2_to_y0, Latch::set);
  45
                     // read xline switch values(XLineRead::X2);
                        read_xline_switch_values(XLineRead::X1);
  47
48
                         write_switch(Throw::open, Pole::x1_to_y0, Latch::set);
                     // read_xline_switch_values(XLineRead::X1);
  50
51
                     // // close/open synchronously, i.e. at the same time
                         read_xline_switch_values(XLineRead::X1);
  52
                      // read_xline_switch_values(XLineRead::X2);
                         write_switch(Throw::close, Pole::x2_to_y0, Latch::reset);
  54
55
                      // write_switch(Throw::close, Pole::x1_to_y0, Latch::set);
                         write_switch(Throw::open, Pole::x2_to_y0, Latch::reset);
  57
58
                      // write_switch(Throw::open, Pole::x1_to_y0, Latch::set);
                      // read xline switch values(XLineRead::X1);
  59
                      // read_xline_switch_values(XLineRead::X2)
  60
 62
                 bool Driver::clear_all()
  63
                      write_switch(Throw::open, Pole::x0_to_y0, Latch::set);
  65
                      write_switch(Throw::open, Pole::x1_to_y0, Latch::set);
                      write_switch(Throw::open, Pole::x2_to_y0, Latch::set);
 68
                     write_switch(Throw::open, Pole::x3_to_y0, Latch::set);
 69
                      write_switch(Throw::open, Pole::x4_to_y0, Latch::set);
                     write_switch(Throw::open, Pole::x5_to_y0, Latch::set);
  70
                      write_switch(Throw::open, Pole::x6_to_y0, Latch::set)
  72
73
                     write_switch(Throw::open, Pole::x7_to_y0, Latch::set);
  74
                      write_switch(Throw::open, Pole::x0_to_y1, Latch::set);
                     write switch (Throw::open, Pole::x1 to y1, Latch::set);
                     write_switch(Throw::open, Pole::x2_to_y1, Latch::set);
                     write_switch(Throw::open, Pole::x3_to_y1, Latch::set);
                     write_switch(Throw::open, Pole::x4_to_y1, Latch::set);
                     write_switch(Throw::open, Pole::x5_to_y1, Latch::set);
write_switch(Throw::open, Pole::x6_to_y1, Latch::set);
  79
80
                      write_switch(Throw::open, Pole::x7_to_y1, Latch::set);
  82
                      write_switch(Throw::open, Pole::x0_to_y2, Latch::set);
                     write_switch(Throw::open, Pole::x1_to_y2, Latch::set);
write_switch(Throw::open, Pole::x2_to_y2, Latch::set);
  84
  85
                      write_switch(Throw::open, Pole::x3_to_y2, Latch::set);
                     write switch (Throw::open, Pole::x4 to v2, Latch::set);
                     write_switch(Throw::open, Pole::x5_to_y2, Latch::set);
  89
                     write_switch(Throw::open, Pole::x6_to_y2, Latch::set);
                     write_switch(Throw::open, Pole::x7_to_y2, Latch::set);
                      write_switch(Throw::open, Pole::x0_to_y3, Latch::set);
  92
                      write_switch(Throw::open, Pole::x1_to_y3, Latch::set);
  94
                     write_switch(Throw::open, Pole::x2_to_y3, Latch::set);
                     write_switch(Throw::open, Pole::x3_to_y3, Latch::set);
  95
  96
                      write_switch(Throw::open, Pole::x4_to_y3, Latch::set)
                     write_switch(Throw::open, Pole::x5_to_y3, Latch::set);
```

```
write switch(Throw::open, Pole::x6 to v3, Latch::set);
98
                    write_switch(Throw::open, Pole::x7_to_y3, Latch::set);
100
101
                    write_switch(Throw::open, Pole::x0_to_y4, Latch::set);
102
                    write_switch(Throw::open, Pole::x1_to_y4, Latch::set);
103
                    write switch (Throw::open, Pole::x2 to y4, Latch::set);
                    write_switch(Throw::open, Pole::x3_to_y4, Latch::set);
105
                    write_switch(Throw::open, Pole::x4_to_y4, Latch::set);
                    write_switch(Throw::open, Pole::x5_to_y4, Latch::set);
106
                    write_switch(Throw::open, Pole::x6_to_y4, Latch::set)
107
108
                    write_switch(Throw::open, Pole::x7_to_y4, Latch::set);
109
110
                    write_switch(Throw::open, Pole::x0_to_y5, Latch::set);
111
                    write_switch(Throw::open, Pole::x1_to_y5, Latch::set);
112
                    write_switch(Throw::open, Pole::x2_to_y5, Latch::set);
                    write switch (Throw::open, Pole::x3 to y5, Latch::set);
113
                    write_switch(Throw::open, Pole::x4_to_y5, Latch::set);
115
                    write_switch(Throw::open, Pole::x5_to_y5, Latch::set);
116
                    write_switch(Throw::open, Pole::x6_to_y5, Latch::set);
117
                    write_switch(Throw::open, Pole::x7_to_y5, Latch::set);
118
                    write_switch(Throw::open, Pole::x0_to_y6, Latch::set);
                    write_switch(Throw::open, Pole::x1_to_y6, Latch::set);
write_switch(Throw::open, Pole::x2_to_y6, Latch::set);
120
121
122
                    write_switch(Throw::open, Pole::x3_to_y6, Latch::set);
                    write_switch(Throw::open, Pole::x4_to_y6, Latch::set);
123
124
                    write_switch(Throw::open, Pole::x5_to_y6, Latch::set);
                    write_switch(Throw::open, Pole::x6_to_y6, Latch::set);
write_switch(Throw::open, Pole::x7_to_y6, Latch::set);
125
127
                    write_switch(Throw::open, Pole::x0_to_y7, Latch::set);
128
                    write_switch(Throw::open, Pole::x1_to_y7, Latch::set);
130
                    write_switch(Throw::open, Pole::x2_to_y7, Latch::set);
                    write_switch(Throw::open, Pole::x3_to_y7, Latch::set);
131
132
                    write_switch(Throw::open, Pole::x4_to_y7, Latch::set);
133
                    write_switch(Throw::open, Pole::x5_to_y7, Latch::set);
134
                    write_switch(Throw::open, Pole::x6_to_y7, Latch::set);
135
                    write_switch(Throw::open, Pole::x7_to_y7, Latch::set);
136
                    return true;
137
138
               bool Driver::probe_i2c()
140
                bool success {true};
142
                    // check ADG2188 is listening on 0xE0.
143
144
                    #ifndef X86_UNIT_TESTING_ONLY
145
                if (stm32::i2c::send addr(m i2c handle, i2c addr, stm32::i2c::MsgTvpe::PROBE) == stm32::i2c::Status::NACK)
146
147
                        success = false;
149
                    #endif
150
                    return success;
151
152
153
154
                // See page 20 of https://www.analog.com/media/en/technical-documentation/data-sheets/adg2188.pdf
               bool Driver::write_switch(const Throw &sw_throw [[maybe_unused]], const Pole &sw_pole [[maybe_unused]], const Latch &sw_latch [[maybe_unused]])
155
156
157
                    bool success {true};
158
159
               #if not defined(X86_UNIT_TESTING_ONLY)
                    // write this number of bytes: The data byte(s) AND the address byte
161
                    stm32::i2c::set_numbytes(m_i2c_handle, 2);
162
163
                    // check ADG2188 is listening on 0xE0 + 1.
164
                if (stm32::i2c::send_addr(m_i2c_handle, i2c_addr, stm32::i2c::MsgType::WRITE) == stm32::i2c::Status::NACK)
165
166
                        success = false;
167
168
169
                    // switch config byte
                    uint8_t switch_configuration = (static_cast<uint8_t>(sw_throw) | static_cast<uint8_t>(sw_pole));
171
                    stm32::i2c::send_byte(m_i2c_handle, switch_configuration);
172
                    // latch byte
                    if (sw_latch == Latch::set)
174
175
                        stm32::i2c::send_byte(m_i2c_handle, 0x01);
176
177
                    else
178
179
                        stm32::i2c::send byte(m i2c handle, 0x00);
181
                    // Generate the stop condition
182
183
                 stm32::i2c::generate_stop_condition(m_i2c_handle);
184
               #endif
186
                    return success;
187
188
                // See page 22 of https://www.analog.com/media/en/technical-documentation/data-sheets/adg2188.pdf
189
               bool Driver::read_xline_switch_values(XLineRead line [[maybe_unused]])
191
                    bool success {true};
192
193
194
               #if not defined(X86 UNIT TESTING ONLY)
195
                    // write this number of bytes: The data byte(s) AND the address byte
196
                 stm32::i2c::set_numbytes(m_i2c_handle, 2);
197
198
                    // check ADG2188 is listening on 0xE0 + 1.
                 if (stm32::i2c::send_addr(m_i2c_handle, i2c_addr, stm32::i2c::MsgType::WRITE) == stm32::i2c::Status::NACK)
199
201
                        success = false:
202
203
                    // request the xline we want to read (second byte is don't care, so just repeat it)
204
                    stm32::i2c::send_byte(m_i2c_handle, static_cast<uint8_t>(line));
```

```
205
                        stm32::i2c::send byte(m i2c handle, static cast<uint8 t>(line));
206
207
208
                    // Generate the stop condition
stm32::i2c::generate_stop_condition(m_i2c_handle);
209
210
211
                    // check ADG2188 is listening on 0xE0 + 0.
if (stm32::i2c::send_addr(m_i2c_handle, i2c_addr, stm32::i2c::MsgType::READ) == stm32::i2c::Status::NACK)
212
213
214
215
                             success = false;
216
                        \ensuremath{//} receive the first byte and send back ACk to slave
217
218
219
220
                        uint8_t rx_byte1 {0};
stm32::i2c::receive_byte(m_i2c_handle, rx_byte1);
                        stm32::i2c::send_ack(m_i2c_handle);
221
222
                        // receive the second byte, send NACK and STOP to slave uint8_t rx_byte2 \{0\}\,;
223
224
                        stm32::i2c::receive_byte(m_i2c_handle, rx_byte2);
                        stm32::i2c::send_nack(m_i2c_handle);
225
226
                    stm32::i2c::generate_stop_condition(m_i2c_handle);
                   #endif
                       return success;
228
229
                   }
230
231
                   } // namespace adg2188
```

Generated by: GCOVR (Version 4.2)