

## [DATA SHEET OF MV9205]

NON REAL TIME 16 CHANNEL PCI VIDEO & AUDIO DECODER

# MV9205

4 CHANNEL VIDEO DECODER WITH PCI 8 CHANNEL AUDIO



Copyright 2010 Datagate Korea INC. All rights reserved www.datagate.co.kr Tel)+82-2-780-0378, Fax)+82-2-769-1855

## General Information

### PCI Video Decoder

The MV9205 provides the capability to display up to four analog video signals simultaneously on a single screen. It also allows ability to capture four(4) video and eight(8) audio input signals moving data a real time using a PCI bus. Also the MV9205 includes 16CH NRT Video decoder. It accepts select 4CH(RT) or 16CH(NRT) inputs from Camera. It digitizes and NTSC/PAL video signal, transfers the converted data to pc via pci bus. MV9205 also transfers PCM digital voice signals converted from analog voice input signals.

MV9205 is a multifunctional high-performance chip, which is designed to fit in DVR system. MV9205 is a multimedia device component that can be easily designed on board level along with other devices when designing DVR system. MV9205 is compliant with PCI2.2 standard which is widely used for personal computers and industrial products.

Therefore, MV9205 is ideally designed and suitable for high-performance DVR system that can record and display analog multi-channel.

### **Functional Block Diagram**



#### **General Features**

- Supports NTSC/PAL video decoding
- Supports image capture resolutions up to 768 x 576 (PAL), 720 x 480 (NTSC)
- · On-chip PCI bus mastering and bridge functionality
- Accepts real time 4 channel video input and non\_real time 16 channel video input. .
- · Accepts 8 channel audio input
- Flexible 24-bit wide GPIO
- Supports 2-wire serial bus master (I2C) via PCI bus
- Programmable multi video input select. (4 to 1)
- NTSC and PAL with automatic format detection
- · Horizontal and vertical free scaling
- Fully Programmable static gain or automatic gain control (AGC) for the video signal
- Multiple YCrCb and YUV420 planar formats supported on output
- Performs complex clipping of video source and VGA video overlay
- Permits different program control and color space/scaling for even and odd fields
- 100% PCI Rev. 2.2 compliant
- Packaged in compact 176-pin plastic LQFP

#### **Applications**

- PC based video capture
- DVR System (Digital Video Recorder)

### **Ordering Information**

| Model Number | Package      | Operating Temperature |
|--------------|--------------|-----------------------|
| MV9205       | 176 pin LQFP | -25°C to + 125 °C     |

## **Table of Contents**

| 1.0 Product overview                         |
|----------------------------------------------|
| 1.1 Functional Overview                      |
| 1.2 Detailed Features                        |
| 1.2.1 Video Capture                          |
| 1.2.2 Audio Capture                          |
| 1.2.3 Video DMA channels                     |
| 1.2.4 Audio DMA Channels                     |
| 1.2.5 PCI Bus Interface                      |
| <b>1.2.6</b> GPIO Port                       |
| 1.2.7 I2C Interface                          |
| 1.3 Pin Descriptions                         |
| 2.0 Functional Description                   |
| 2.2 Y/C Separation and Chroma Demodulation17 |
| 2.3 Video Adjustments 17                     |
| 2.4 Video Data Format Conversion             |
| 2.4.1 Pixel Data Path 18                     |
| 2.4.2 Video Control Code Status Data         |
| 2.5 Video and Control Data FIFO              |
| 2.5.1 FIFO Data Interface                    |
| 2.6 DMA Controller                           |
| <b>2.6.1</b> RISC Instructions               |

#### MV9205 - 4 channel PCI Video Decoder

| 2.7 Audio A/D                                                         | 21 |
|-----------------------------------------------------------------------|----|
| 2.7.1 Audio A/D Conversion                                            | 21 |
| 2.7.2 Audio Packets and Data Capture                                  | 22 |
| 3.0 Electrical Interfaces                                             | 23 |
| 3.1 Input Interface                                                   | 23 |
| 3.1.1 Analog Signal Selection                                         | 23 |
| 3.1.2 Crystal Input and Clock Generation                              | 23 |
| 3.2 PCI Bus Interface                                                 | 25 |
| 3.3 General Purpose I/O Port                                          | 26 |
| 3.3.1 GPIO Pin Architecture                                           |    |
| 3.3.2 GPIO Normal Mode                                                | 26 |
| 3.4 I2C Interface                                                     | 27 |
| 3.5 I2C Serial EEPROM Interface                                       | 27 |
| 3.5.1 EEPROM Address Mapping                                          | 28 |
| 3.5.2 Subsystem Vendor ID                                             | 28 |
| 4.0 Control Register Definitions                                      | 29 |
| 4.1 PCI Configuration Registers                                       | 30 |
| <b>4.1.1</b> Vendor and Device ID Register                            | 30 |
| 4.1.2 Command and Status Register                                     |    |
| <b>4.1.3</b> Revision ID and class code Register                      |    |
| <b>4.1.4</b> Header Type Register                                     |    |
| 4.1.5 Latency Time Register                                           |    |
| 4.1.6 Bass Address 0 Register                                         |    |
| 4.1.7 Subsystem ID and Subsystem Vender ID Register                   | 31 |
| <b>4.1.8</b> Interrupt Line, Interrupt Pin, Min Gnt, Max Lat Register |    |

#### MV9205 - 4 channel PCI Video Decoder

| 4.2 Local Registers 33                    |
|-------------------------------------------|
| 4.2.1 DMA Engine Register                 |
| 4.2.2 GPIO Status Register                |
| 4.2.3 I2C Status Register36               |
| 4.2.4 Video Decoder Status Register       |
| 4.2.5 Video Decoder Timing Relationship42 |
| 5.0 Parametric Information 43             |
| 5.1 DC Electrical Parameters 43           |
| 5.2 AC Electrical Parameters 45           |
| 5.3 Package Mechanical Drawing46          |

## 1.0 Product Overview

#### 1.1 Functional Overview

MV9205 is a single chip operating at 3.3 V and 1.8V, that features the capability to capture (RT) 4channel ,(NRT)16channel video input signals and 8-channel audio input signals using a PCI bus.

It uses DMA for video data and audio data processing.

MV9205 differs from other existing decoder chips in the way that it processes all analog input signals into digital mode.

Additionally, it delivers higher quality screen and easy data processing due to the use of digital filters.

Video decoder function of MV9205 allows storage for real time moving picture transmission in every single channel depending on program registers. It accepts separate 4CH(RT) or 16CH(NRT) input from camera. Also 4-channel video and 8-channel audio can be captured simultaneously or displayed on a screen.

Please refer the MV9205 Block Diagram as shown in Figure 1-1.



Figure 1-1. Block Diagram of the MV9205.

#### 1.2 Detailed Features

#### 1.2.1 Video Capture

MV9205 is constructed with four video decoders, scaler, format conversion, DMA controller, and PCI interfaces. It also provides the capability to capture 4 types of video input data with ability to directly save them in host memory. These captured video data can be overlayed onto a video card.

Video signal of each channel can operate all functions of video decoder such as video format conversion, scaler etc.

Video pixel data can be stored via FIFO, and transmitted to a PCI bus in data stream type.

With MV9205, you can process 4-channel video data simultaneously or choose a single channel to operate it.

Please refer to Figure 1-2.

Figure 1-2. Block Diagram of the decoder and scaler sections of the MV9205 54MHz SYNC. Video Line Scaler/ ADC Format Conversion Processor Active Image Data 10bit) FIFO 2D Comb Filter Color /Notch Filter /4L Adaptive Burst Filter 54MHz SYNC. Video Line Scaler/ ADC Active Image Data Format Conversion Processor 10bit) FIFO 2D Comb Filter Color /Notch Filter /4L Adaptive Burst Filter 54MHz SYNC Video Line Scaler/ ADC Format Conversion Processor Active Image Data 10bit) FIFO 2D Comb Filter /Notch Filter Color /4L Adaptive Filter Burst 54MHz SYNC. Video Line Scaler/ ADC Format Conversion Processor Active Image Data 10bit) FIFO 2D Comb Filter Color /Notch Filter /4L Adaptive Burst Filter LOCAL REGISTER

#### 1.2.2 Audio Capture

MV9205 supports 8 audio input signals. A DMA channel processes two audio signals of 8 audio channels. Each DMA channels can be chosen according to register of DMA controller. It allows to capture a single video and two audio channels. Audio data also transmitted to a PCI bus in stream form.

#### 1.2.3 Video DMA Channels

When transmitting EVEN and ODD fields to the host memory, MV900 separates them according to commands from the controller. The commands sent from the controller are created by a MV9205 device driver. They serve to set target addresses and the corresponding video pixel data are transmitted to the target addresses via each DMA.

#### 1.2.4 Audio DMA Channels

Audio channels 10-bit data samples are transmitted to one that is chosen from the four formats (16Bit Stereo, 16Bit Mono, 8Bit Stereo, 8Bit Mono). They have a total of 8 channels and selection of each channel is available via controller's commands. Data collected from sampling are transmitted by appointing target addresses, the same method to use video DMA.

#### 1.2.5 PCI Bus Interface

MV9205 is efficiently designed by using a PCI bus with 33MHz or 66MHz clock. The 32-bit DWORD transmits image data via DMA to a PCI bus.

#### 1.2.6 GPIO Port

MV9205 has a 24-bit GPIO, GPIO's normal mode port operates in a way so each bit can performs in/out control individually.

#### 1.2.7 I2C Interface

MV9205 supports I2C operation. MV9205 controls other devices such as video cards or TV tuners using an I2C interface. MV9205 reads or records other devices' data via an I2C interface.



## 1.3 Pin Descriptions

Figure 1-3 shows pin arrangements on MV9205.

Figure 1-3. pin out diagram of MV9205



Figure 1-1 shows MV9205 pin numbers with their descriptions.

| Table 1 | Table 1-1. provides a description of pin functions grouped by common function. |         |                                 |                                                                                           |  |  |
|---------|--------------------------------------------------------------------------------|---------|---------------------------------|-------------------------------------------------------------------------------------------|--|--|
| Pin#    | Pin Name                                                                       | I/O     | Signal                          | Description                                                                               |  |  |
|         | PCI Interface (50 pins)                                                        |         |                                 |                                                                                           |  |  |
| 43      | CLK                                                                            | INPUT   | Clock                           | The MV9205 supports a PCI clock up to 33.3333MHz                                          |  |  |
| 42      | RST_N                                                                          | INPUT   | Reset                           | This input three-states all PCI signals asynchronous to the CLK signal.                   |  |  |
| 45      | REQ_N                                                                          | OUTPUT  | Request                         | Agent desires bus                                                                         |  |  |
| 44      | GNT_N                                                                          | INPUT   | Grant                           | Agent granted bus                                                                         |  |  |
| 57      | IDSEL                                                                          | INPUT   | Initialization Device<br>Select | This input is used to select the MV9205 during configuration read and write transactions. |  |  |
| 46      | AD31                                                                           |         |                                 |                                                                                           |  |  |
| 47      | AD30                                                                           |         |                                 |                                                                                           |  |  |
| 48      | AD29                                                                           |         |                                 |                                                                                           |  |  |
| 51      | AD28                                                                           |         |                                 |                                                                                           |  |  |
| 52      | AD27                                                                           |         |                                 |                                                                                           |  |  |
| 53      | AD26                                                                           |         |                                 |                                                                                           |  |  |
| 54      | AD25                                                                           |         |                                 |                                                                                           |  |  |
| 55      | AD24                                                                           |         |                                 |                                                                                           |  |  |
| 64      | AD23                                                                           |         |                                 |                                                                                           |  |  |
| 65      | AD22                                                                           |         |                                 |                                                                                           |  |  |
| 66      | AD21                                                                           |         |                                 |                                                                                           |  |  |
| 67      | AD20                                                                           |         |                                 |                                                                                           |  |  |
| 70      | AD19                                                                           |         |                                 |                                                                                           |  |  |
| 71      | AD18                                                                           |         |                                 |                                                                                           |  |  |
| 72      | AD17                                                                           |         |                                 |                                                                                           |  |  |
| 73      | AD16                                                                           | IN/OUT  | Address/Data                    | These three-state, bidirectional I/O pins transfer both address                           |  |  |
| 90      | AD15                                                                           | IIN/OUT | Address/Data                    | and data information.                                                                     |  |  |
| 91      | AD14                                                                           |         |                                 | and data information.                                                                     |  |  |
| 92      | AD13                                                                           |         |                                 |                                                                                           |  |  |
| 93      | AD12                                                                           |         |                                 |                                                                                           |  |  |
| 96      | AD11                                                                           |         |                                 |                                                                                           |  |  |
| 97      | AD10                                                                           |         |                                 |                                                                                           |  |  |
| 98      | AD9                                                                            |         |                                 |                                                                                           |  |  |
| 99      | AD8                                                                            |         |                                 |                                                                                           |  |  |
| 101     | AD7                                                                            |         |                                 |                                                                                           |  |  |
| 102     | AD6                                                                            |         |                                 |                                                                                           |  |  |
| 103     | AD5                                                                            |         |                                 |                                                                                           |  |  |
| 108     | AD4                                                                            |         |                                 |                                                                                           |  |  |
| 109     | AD3                                                                            |         |                                 |                                                                                           |  |  |
| 110     | AD2                                                                            |         |                                 |                                                                                           |  |  |
| 111     | AD1                                                                            |         |                                 |                                                                                           |  |  |
| 112     | AD0                                                                            |         |                                 |                                                                                           |  |  |

| Pin#                  | Pin Name                    | I/O    | Signal                       | Description                                                                                                                                                                                |
|-----------------------|-----------------------------|--------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 56<br>74<br>87<br>100 | CBE_N3 CBE_N2 CBE_N1 CBE_N0 | IN/OUT | Bus Command<br>/ Byte Enable | These three-state, bidirectional I/O pins transfer both bus command and byte enable information.                                                                                           |
| 86                    | PAR                         | IN/OUT | Parity                       | These three-state bidirectional I/O pin provides even parity across AD[31:0] and CBE_N[3:0].                                                                                               |
| 75                    | FRAME_N                     | IN/OUT | Cycle/Frame                  | This sustained, three-state signal is driven by the current master to indicate the beginning and duration of an access. FRAME_N is asserted to signal, the beginning of a bus transaction. |
| 76                    | IRDY_N                      | IN/OUT | Initiator Ready              | This sustained three-state signal indicates the bus master's readiness to complete the current data phase. IRDY_N is used in conjunction with TRDY_N.                                      |
| 80                    | DEVSEL_N                    | IN/OUT | Device Select                | This sustained, three-state signal indicates device selection. When actively driven, DEVSEL_N indicates the driving device has decoded its address as the target of the current access.    |
| 77                    | TRDY_N                      | IN/OUT | Target Ready                 | This sustained, three-state signal indicates the target's readiness to complete the current data phase.                                                                                    |
| 81                    | STOP_N                      | IN/OUT | Stop                         | This sustained three-state signal indicates that the target is requesting the master to stop the current transaction.                                                                      |
| 82                    | PERR_N                      | IN/OUT | Parity Error                 | Report data parity error                                                                                                                                                                   |
| 83                    | SERR_N                      | OUTPUT | System Error                 | Report address parity error. Open drain.                                                                                                                                                   |
| 41                    | INTA_N                      | OUTPUT | Interrupt A                  | This signal is an open drain interrupt output.                                                                                                                                             |
|                       |                             |        | I2C Interface(2 pins)        |                                                                                                                                                                                            |
| 166                   | SCL                         | IN/OUT | Serial Clock                 | Bus clock, output open drain.                                                                                                                                                              |
| 165                   | SDA                         | IN/OUT | Serial Data                  | Bit Data or Acknowledge, output open drain.                                                                                                                                                |

| Pin# | Pin Name                     | I/O          | Signal                      | Description                                                                         |  |  |
|------|------------------------------|--------------|-----------------------------|-------------------------------------------------------------------------------------|--|--|
|      | General Purpose I/O(24 pins) |              |                             |                                                                                     |  |  |
| 158  | GPIO23                       |              |                             |                                                                                     |  |  |
| 157  | GPIO22                       |              |                             |                                                                                     |  |  |
| 156  | GPIO21                       |              |                             |                                                                                     |  |  |
| 155  | GPIO20                       |              |                             |                                                                                     |  |  |
| 154  | GPIO19                       |              |                             |                                                                                     |  |  |
| 153  | GPIO18                       |              |                             |                                                                                     |  |  |
| 152  | GPIO17                       |              |                             |                                                                                     |  |  |
| 149  | GPIO16                       |              |                             |                                                                                     |  |  |
| 148  | GPIO15                       |              |                             |                                                                                     |  |  |
| 147  | GPIO14                       |              |                             |                                                                                     |  |  |
| 146  | GPIO13                       |              |                             |                                                                                     |  |  |
| 143  | GPIO12                       | IN/OUT       | Conoral Durages 1/0         | MV9205 pin decoding in normal                                                       |  |  |
| 142  | GPIO11                       | IIN/OUT      | General Purpose I/O         | mode. Pins pulled up to VDD. For additional information.                            |  |  |
| 141  | GPIO10                       |              |                             | additional information.                                                             |  |  |
| 140  | GPIO9                        |              |                             |                                                                                     |  |  |
| 139  | GPIO8                        |              |                             |                                                                                     |  |  |
| 124  | GPIO7                        |              |                             |                                                                                     |  |  |
| 121  | GPIO6                        |              |                             |                                                                                     |  |  |
| 120  | GPIO5                        |              |                             |                                                                                     |  |  |
| 119  | GPIO4                        |              |                             |                                                                                     |  |  |
| 118  | GPIO3                        |              |                             |                                                                                     |  |  |
| 117  | GPIO2                        |              |                             |                                                                                     |  |  |
| 114  | GPIO1                        |              |                             |                                                                                     |  |  |
| 113  | GPI00                        |              |                             |                                                                                     |  |  |
|      | 1                            | Referen      | ce Timing Interface Signa   | als(2 pins)                                                                         |  |  |
| 172  | XTI                          | INPUT        |                             | A 54.000MHz crystal can be tied                                                     |  |  |
| 173  | XTO                          | OUTPUT       |                             | directly to these pins, or a single-<br>ended oscillator can be<br>connected to XTI |  |  |
|      |                              | \            | /ideo Input Signals(17 pir  |                                                                                     |  |  |
| 3    | VIN1                         |              | Maco impat orginals (17 pil |                                                                                     |  |  |
| 4    | VIN2                         | 1            |                             |                                                                                     |  |  |
| 5    | VIN3                         | 1            |                             |                                                                                     |  |  |
| 6    | VIN4                         | -            |                             |                                                                                     |  |  |
| 15   | VIN5                         | 1            |                             | Analog composite video inpute to                                                    |  |  |
| 16   | VIN6                         | ANALOG<br>IN |                             | Analog composite video inputs to the on-chip.                                       |  |  |
| 17   | VIN7                         |              | Video innut                 | 4 Channel and 16 Channel analog                                                     |  |  |
| 18   | VIN8                         |              |                             | video input.                                                                        |  |  |
| 21   | VIN9                         |              | -                           |                                                                                     |  |  |
| 22   | VIN10                        |              |                             |                                                                                     |  |  |
| 23   | VIN11                        |              |                             |                                                                                     |  |  |
| 24   | VIN12                        |              |                             |                                                                                     |  |  |
|      |                              |              |                             | - 13 -                                                                              |  |  |

| 22                                                               | VINIAO                                          | 1           |                                      | <br>                                                                  |  |
|------------------------------------------------------------------|-------------------------------------------------|-------------|--------------------------------------|-----------------------------------------------------------------------|--|
| 33<br>34                                                         | VIN13                                           |             |                                      |                                                                       |  |
| 35                                                               | VIN14<br>VIN15                                  |             |                                      |                                                                       |  |
|                                                                  |                                                 |             |                                      |                                                                       |  |
| 36                                                               | VIN16                                           |             |                                      |                                                                       |  |
| 31                                                               | V_OUT                                           | OUTPUT      | Video output of<br>Reference Signal. | reference for video channel.<br>Must connect 0.1uF capacitors to GNDA |  |
|                                                                  |                                                 |             | Audio Input Signals(9 pin            | s)                                                                    |  |
| 132                                                              | AIN0                                            |             |                                      |                                                                       |  |
| 131                                                              | AIN1                                            |             |                                      |                                                                       |  |
| 130                                                              | AIN2                                            |             |                                      |                                                                       |  |
| 129                                                              | AIN3                                            | ANALOG      | A 1' 1                               | analog audio inputs to the on-                                        |  |
| 128                                                              | AIN4                                            | IN          | Audio Input                          | chip. The ADC has multiplexed 8                                       |  |
| 127                                                              | AIN5                                            |             |                                      | input channels.                                                       |  |
| 126                                                              | AIN6                                            | -           |                                      |                                                                       |  |
| 125                                                              | AIN7                                            | -           |                                      |                                                                       |  |
| 134                                                              | AUD_Ref                                         | OUTPUT      | Audio reference output.              | reference for audio channel. Must connect 0.1uF capacitors to GNDA    |  |
| -                                                                |                                                 | 3.3V I/O    | and Core Power and Grou              | und(16pins)                                                           |  |
| 58,60,84<br>106,122,<br>137,144,<br>159                          | VDD                                             | POWER       |                                      | Digital outputs power supply.                                         |  |
| 59,61,85<br>107,123,<br>138,145,<br>160                          | GND                                             | GROUND      |                                      | Digital outputs ground.                                               |  |
|                                                                  |                                                 | Analog Vide | eo & Audio Power and Gro             | ound(16 pins)                                                         |  |
| 1,9,10,<br>19,27,28<br>,135                                      | AVDD                                            | POWER       | Video ADC<br>Audio ADC               | Analog outputs power supply.                                          |  |
| 2,11,12,<br>20,29,30<br>,37,133,<br>136                          | AGND                                            | GROUND      | Video ADC<br>Audio ADC               | Analog outputs ground.                                                |  |
|                                                                  | 1.8V Analog and Core Power and Ground (26 pins) |             |                                      |                                                                       |  |
| 39,49,62<br>,68,78,<br>88,94,<br>104,115,<br>150,167,<br>171,175 | 1.8VDD                                          | POWER       | ADC and Logic Core                   | Analog and Core Outputs power supply.                                 |  |

#### MV9205 - 4 channel PCI Video Decoder

| 40,50,63<br>,69,79,<br>89,95,<br>105,116,<br>151,168,<br>174,176 | 1.8GND | GROUND | ADC and Logic Core | Analog and Core Outputs ground. |
|------------------------------------------------------------------|--------|--------|--------------------|---------------------------------|
|                                                                  |        |        | N.C(14 pins)       |                                 |
| 161                                                              | N.C    | INPUT  | Signal             | No Connection                   |
| 162                                                              | N.C    | INPUT  |                    | No Connection                   |
| 163                                                              | N.C    | INPUT  |                    | No Connection                   |
| 164                                                              | N.C    | INPUT  |                    | No Connection                   |
| 169,170,<br>7,8,13,1<br>4,25,26,<br>32,38                        | N.C    | INPUT  |                    | No Connection                   |

## 2.0 Functional Description

## 2.1 Composite Video Input Formats

MV9205 supports various kinds of composite video input signals. Table 2-1 shows different types of videos and standards for different countries. MV9205 is compliant with corresponding video types as it has an ability to adjust programs using the register. MV9205 also has an auto detector in each video which also uses the register.

Table 2-1. Video Input Formats Supported by the MV9205

| abio 2 ii vidoo iiipati oi iiiato oappoitoa by tiio iii vozoo |      |        |          |                                     |
|---------------------------------------------------------------|------|--------|----------|-------------------------------------|
| Format                                                        | Line | Fields | Fsc      | Country                             |
| NTSC-M                                                        | 525  | 60     | 3.58MHz  | U.S., many others                   |
| NTSC-Japan                                                    | 525  | 60     | 3.58MHz  | Japan                               |
| PAL-B,G,H                                                     | 625  | 50     | 4.43MHz  | Western/Central Europe, others      |
| PAL-D                                                         | 625  | 50     | 4.43MHz  | China                               |
| PAL-I                                                         | 625  | 50     | 4.43MHz  | U.K., Ireland, South Africa         |
| PAL-M                                                         | 525  | 60     | 3.58MHz  | Brazil                              |
| PAL-Nc                                                        | 625  | 50     | 3.58MHz  | Argentina                           |
| PAL-N                                                         | 625  | 50     | 3.58MHz  | Paraguay, Uruguay                   |
| SECAM                                                         | 625  | 50     | 4.406MHz | Eastern Europe, France, Middle East |
|                                                               |      |        | 4.250MHz |                                     |

NOTE(S): (1) NTSC—Japan has 0 IRE setup.

Figure 2-1 shows the length and construction of an analog video line.

Figure 2-1. Video Line for NTSC Square Pixel Output



## 2.2 Y/C Separation and Chroma Demodulation

MV9205 can separate Y.I.Q by using a notch filter, band pass filter, and a flat filter in order to separate a Y/C from video sources being inputted. Figure 2-2 is a diagram of separation in Y/C filter showing a notch filter and band pass filter separating Y/C from the video sources.

Figure 2-2 shows the Y/C separation and chroma demodulation.

Figure 2-2. Y/C Separation and Chroma Demodulation for Composite Video

Y/C Separation and Chroma Demodulation for Composite Video



## 2.3 Video Adjustments

MV9205 can control brightness, contrast, hue, and saturation using program registers. Hue adjust register, Contrast adjust register, Saturation adjust register, Brightness register The Screen Control Register can be adjusted by a program to allow an easier control of screens.

| Adjustable brightness range | 0 – 255 |
|-----------------------------|---------|
| Adjustable saturation range | 0 – 255 |
| Adjustable contrast range   | 0 – 255 |
| Adjustable hue range        | 0 – 255 |

### 2.4 Video Data Format Conversion

#### 2.4.1 Pixel Data Path

Format Conversion offer to YUV4:2:2. YUV4:2:0 is created through Color Space Conversion. Refer to Figure 2-7 for video data format conversion.



Figure 2-7. Video Data Format Converter

#### 2.4.2 Video Control Code Status Data

MV9205 has 4 video decoders, each of which can choose its Video Mode using a corresponding 3bit csrColorFormat register.

| Bit | Video Mode       |
|-----|------------------|
| 000 | YUV2-YCrCb 4:2:2 |
| 001 | YUV4:1:1         |
| 010 | Y8               |
| 011 | YUV4:2:0         |

Table 2-2. Video Data Format

|                  |           | Pixel Data [31:0]   |     |                    |                   |
|------------------|-----------|---------------------|-----|--------------------|-------------------|
| Format           | DWORD     | Byte Line 3 [31:24] |     | Byte Line 1 [15:8] | Byte Line 0 [7:0] |
| YUY2-YCrCb 4:2:2 | dw0       | Cr0                 | Y1  | Cb0                | Y0                |
| 1012-1010 4.2.2  | dw1       | Cr2                 | Y3  | Cb2                | Y2                |
|                  | dw0       | Y1                  | Cr0 | Y0                 | Cb0               |
| YUV4:1:1         | dw1       | Y3                  | Cr4 | Y2                 | Cb4               |
|                  | dw2       | Y7                  | Y6  | Y5                 | Y4                |
| Y8               | dw0       | Y3                  | Y2  | Y1                 | Y0                |
|                  | dw0 FIFO1 | Y3                  | Y2  | Y1                 | Y0                |
| YUV4:2:0         | dw1FIFO1  | Y7                  | Y6  | Y5                 | Y4                |
|                  | dw0FIFO2  | Cb6                 | Cb4 | Cb2                | Cb0               |
|                  | dw0FIFO3  | Cr6                 | Cr4 | Cr2                | Cr0               |

### 2.5 Video and Control Data FIFO

The FIFO block receives format-converted audio/video data and VBI data to transmit them to a PCI bus. It also outputs DWORD data to the DMA Controller.

#### 2.5.1 FIFO Data Interface

Data stored on FIFO include all video data, audio data and also includes 4-bit Status as DMA control codes.

Table 2-3 shows the Status bit configuration.

Table 2-3 Status Bit

| Status[3:0] | Code | Description                                              |  |
|-------------|------|----------------------------------------------------------|--|
| 0110        | FM1  | FIFO Mode: packed data to follow                         |  |
| 0010        | SOL  | First active pixel/data DWORD of scan line               |  |
| 0001        | EOL  | Last active pixel/data DWORD of scan line, 4 Valid Bytes |  |
| 0100        | VRE  | VRESET following an even field-falling edge of FIELD     |  |
| 1100        | VRO  | VRESET following an odd field-falling edge of FIELD      |  |
| 0000        | PXV  | Valid pixel/data DWORD                                   |  |

### 2.6 DMA Controller

MV9205 uses the DMA controller to transmit data saved in FIFO to a PCI bus. All the data which are delivered to DMA controller includes all video data and audio data.

All data are transmitted to a PCI bus via the DMA controller while moving according to RISC Processor's commands.

#### 2.6.1 RISC Instructions

RISC commands are comprised of 4 functions: WRITE, SYNC, JUMP, and REG\_WRITE. For detailed descriptions, see Table 2-4 below.

Table 2-4. RISC Instructions

| Instruction | Opcode | DWORDs |                                                                                                                  | Descript                 | tion                             |
|-------------|--------|--------|------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------|
|             |        |        | Write packed mode pixels to memory from the FIFO beginning                                                       |                          |                                  |
| WRITE       | 0001   | 2      | at the specified target address.                                                                                 |                          |                                  |
|             |        |        | DWORD0                                                                                                           | :                        |                                  |
|             |        |        | [13:0]                                                                                                           | Byte Count               |                                  |
|             |        |        | [23:14]                                                                                                          | Repeat count             |                                  |
|             |        |        | [24]                                                                                                             | IRQ                      |                                  |
|             |        |        | [25]                                                                                                             | Clera command            |                                  |
|             |        |        | [26]                                                                                                             | EOL                      |                                  |
|             |        |        | [27]                                                                                                             | SOL                      |                                  |
|             |        |        | [31:28]                                                                                                          | Opcode                   |                                  |
|             |        |        | DWORD1                                                                                                           |                          |                                  |
|             |        |        | [31:0]                                                                                                           | 32bit Target Address     | Byte address of first pixel byte |
| Instruction | Opcode | DWORDs |                                                                                                                  | Descript                 | tion                             |
|             |        |        | Synchronia                                                                                                       | ze all data in FIFO unti | il the RISC instruction status   |
| SYNC        | 1000   | 2      |                                                                                                                  | the FIFO status bits.    |                                  |
|             |        |        | DWORD0                                                                                                           | :                        |                                  |
|             |        |        | [3:0]                                                                                                            | Status                   |                                  |
|             |        |        | [15:23]                                                                                                          | Reserved                 |                                  |
|             |        |        | [24]                                                                                                             | IRQ                      |                                  |
|             |        |        | [27:26]<br>[25]                                                                                                  | Reserved Clear command   |                                  |
|             |        |        | [31:28]                                                                                                          | Opcode                   |                                  |
|             |        |        | DWORD1                                                                                                           |                          | <u> </u>                         |
|             |        |        | [31:0]                                                                                                           | Reserved                 |                                  |
| Instruction | Opcode | DWORDs | [01:0]                                                                                                           | Descript                 | tion                             |
| Histraction | Opeouc | DWORDS | Jump the                                                                                                         | -                        |                                  |
| JUMP        | 0111   | 2      | Jump the RISC program counter to the jump address. This allows unconditional branching of the sequencer program. |                          |                                  |
| JOIVII      | 0111   | 2      | DWORD0                                                                                                           |                          | the sequencer program.           |
|             |        |        | [23:0]                                                                                                           | Reserved                 |                                  |
|             |        |        | [24]                                                                                                             | IRQ                      |                                  |
|             |        |        | [27:26]                                                                                                          | Reserved                 |                                  |
|             |        |        | [25]                                                                                                             | Clear command            |                                  |
|             |        |        | [31:28]                                                                                                          | Opcode                   |                                  |
|             |        |        | DWORD1                                                                                                           |                          |                                  |
|             |        |        | [31:0]                                                                                                           | Jump Address             | DWORD Aligned                    |
| Instruction | Opcode | DWORDs | []                                                                                                               | Descript                 |                                  |
|             | opode. |        | Reg_Write mode is writer to the local register                                                                   |                          |                                  |
| Reg_WRITE   | 0100   | 2      | DWORD0                                                                                                           |                          |                                  |
| 105_,,,,,,, | 0100   |        | [11:0]                                                                                                           | Register address         |                                  |
|             |        |        | [23:12]                                                                                                          | Reserved                 |                                  |
|             |        |        | [24]                                                                                                             | IRQ                      |                                  |
| 1           |        |        |                                                                                                                  |                          |                                  |

| [26]    | EOL                  |                        |
|---------|----------------------|------------------------|
| [27]    | SOL                  |                        |
| [31:28] | Opcode               |                        |
| DWORD1  | •                    |                        |
| [31:0]  | 32bit Target Address | Data value of Register |

Each RISC command consists of 2 DWORD. The 32-bit DWORD command transmits various types of information including opcode, target address, status codes, synchronization code, byte count/enables and start/end of line code.

### 2.7 Audio A/D

#### 2.7.1 Audio A/D Conversion

MV9205 has 8 audio channels input. It supports two audio channels for one video channel. Table 2-5 shows audio channels that are assigned to each video channel.

Table 2-5. Audio Channel for each Video Channel

| Pin Number | Video Channel  | Pin Number | Audio Channel  |  |  |
|------------|----------------|------------|----------------|--|--|
| 4          | VAIN0 : Ch. 0  | 132        | AIN0           |  |  |
| 4          | VAINO . Cli. 0 | 131        | AIN5 AIN1 AIN6 |  |  |
| 17         | VAIN1 : Ch. 1  | 130        | AIN1           |  |  |
| 17         | VAINT : CII. I | 129        | AIN6           |  |  |
| 22         | VADIO CL O     | 128        | AIN2           |  |  |
| 22         | VAIN2 : Ch. 2  | 127        | AIN7           |  |  |
| 35         | VAIN3 : Ch. 3  | 126        | AIN3           |  |  |
|            | VAINS : Ch. 3  | 125        | AIN8           |  |  |

Each audio channel controls the sampling speed by csrAud\_ADC\_ClkScale Register. Audio signals sampled by 10-bit data are saved in FIFO after they are set to audio stream formats. Figure 2-8 shows how audio signals are processed.

Figure 2-8. Block Diagram of the Audio A/D flow



### 2.7.2 Audio Packets and Data Capture

Audio samples are divided into ALP\_LEN(audio line packet of length) bytes by csrAudActive Register. And their audio line packets are split into AFP\_LEN(audio field packet of length) by csrAudLine Register. Therefore, the number of data bytes within audio fields is ALP\_LEN x AFP\_LEN. The following shows FIFO Status and Data flow.

| [FIFO Status]     | [FIFO Data] |                     |
|-------------------|-------------|---------------------|
| Begin Audio Field |             |                     |
| FM1               | Don't Care  |                     |
| Begin Audio Line  |             | // repeat (AFP_LEN) |
| SOL               | audio DWORD |                     |
| PXV               | audio DWORD | // repeat(AFP_LEN)  |
| EOL(1-4)          | audio D     | WORD or sub-DWORD   |
| End Audio Line    |             |                     |
| VRO               | Don't Care  |                     |
| End Audio Field   |             |                     |

## 3.0 Electrical Interfaces

## 3.1 Input Interface

#### 3.1.1 Analog Signal Selection

MV9205 supports 4 video channels and 8 audio signals input. Two audio signals are assigned to a single video channel. AGC(Automatic Gain Control) circuits compensate the amplitudes that are not up to MV9205 analog input signal standards. Figure 3-1 illustrates MV9205 outer circuits.

#### 3.1.2 Crystal Inputs and Clock Generation

The inner PLL allows MV9205 to be compliant with NTSC and PAL video types. Clock interfaces are configured by connecting two I/O pins (XTI & XTO) to 54 MHz crystal. For an oscillator, they are connected to XTI pins.

Figure 3-2. Clock Options



Figure 3-1. Typical External Circuitry



#### 3.2 PCI Bus Interface

MV9205 uses a PCI local bus interface as a host CPU interface, and it is compliant with PCI Rev. 2.2.

#### The PCI bus instruction cycle for a PCI Initiator and target is as follows;

- Memory read
- Memory write

#### The PCI bus instruction cycle only for a PCI target is as follows;

- Configuration read
- Configuration write
- Memory read multiple
- Memory read multiple
- Memory read line
- Memory write and invalidate
- "Memory write and invalidate" is processed in a similar way to "Memory write".
- "Memory read multiple" and "Memory read line" are processed in a similar way to
- "Memory read".

#### The following PCI features are not supported.

- 64-bit bus extension
- I/O transactions
- Special, interrupt acknowledge, dual address cycles
- Locked transactions
- Caching protocol
- Initiator fast back-to-back transactions to different targets

Figure 3-4. PCI Data Block Diagram



### 3.3 General Purpose I/O Port

#### 3.3.1 GPIO Pin Architecture

Each GPIO pin is set by a default I/O buffer, together with a separate GPOE register that controls output.

Figure 3-5. GPIO Pin architecture



#### 3.3.2 GPIO Normal Mode

The normal mode of a GPIO port allows the controlling of each bit unit from a 24-bit GPIO port. It also allows for GPIO BIT I/Os via a PCI interface. GPDATA can write or read via DATA signals on GPOE register. When signals are outputted via GPOE, information is recorded onto the registers within GPDATA, and it is outputted via pins. While signals are inputted via GPOE, buffer data are read directly from pins as shown in Figure 3-5. Each GPIO pin is inputted or outputted according to GPOE registers. Each bit of GPOE register corresponds to each bit of the GPIO pins. If the value of the GPOE register is 1, use of output buffer is available and that pin is outputted. If the value of the GPOE register is 0, the output buffer cannot be used, and the corresponding pin becomes an input pin. In order to prevent this error from occurring, set the GPOE register to "INPUT(0xFFFFFFFF)" when turning on the power.

#### 3.4 I2C Interface

The I2C bus is a 2-line serial interface, transmitting data between Master and Slave devices using a serial clock line(SCL) and a serial data line(SDA).

Refer to the following diagram.

Figure 3-9. Write mode in Serial Interface



Figure 3-10. Read mode in Serial Interface



### 3.5 I2C Serial EEPROM Interface

The outer EEPROM must be connected into a I2C bus(SCL, SDA). This interface supports the 24C02(A) 2kbit Serial EEPROM. The address of 7-bit slave device is 1010000, and the EEPROM can be read at any time when the I2C operates in hardware or software mode.

The following sequence is found when an I2C reads information.

- 1. START
- **2.** 0xA0
- **3.** 8-bit byte address
- 4. START
- **5.** 0xA1
- 6. 8-bit read data, followed by (master NACK &) STOP

### 3.5.1 EEPROM Address Mapping

MV9205 supports a single EEPROM(up to 256B). Table 3-3 below shows the memory structure of an external EEPROM.

Table 3-3, External EEPROM Memory Map

|                 | - <del> </del>   |             |
|-----------------|------------------|-------------|
| Logical Address | Physical Address | 24C02       |
| 251             | 0x00             |             |
| •••             | •••              | Read/Write  |
| 124             | 0x7F             |             |
| 123             | 0x80             |             |
| •••             | •••              | Read - Only |
| -4              | 0xff             |             |

### 3.5.2 Subsystem Vendor ID

PCI Configuration Header Location 0x2C specifies the Subsystem Vendor ID and the Subsystem ID. If an external EEPROM is present, the subsystem vendor ID and subsystem ID and vital product data are uploaded. If an external EEPROM is not present, the 32 bits of the header register default to 0x0000, and the register can be programmed using BIOS.

#### -- EEPROM Upload at PCI Reset

The 32-bit subsystem ID is read from the EEPROM's physical address 0xFC after a PCI is reset. For detailed information, see Table 3-4.

Table 3-4. EEPROM Upload Sequence

| Mas     | ter  | S    | Slave Master |           | Comment                                    |
|---------|------|------|--------------|-----------|--------------------------------------------|
| Control | Data | Data | Control      | Control   | Comment                                    |
| START   | 0xA0 | 1    | ACK          | 1         | Write control byte with slave chip address |
|         | 0xFC | ı    | ACK          | -         | Data bytes base address                    |
| START   | 0xA1 | -    | ACK          | -         | Read control byte with slave chip address  |
| -       | -    | 0x   | ı            | ACK       | Subsystem ID[15:8] at 0xFC                 |
| -       | -    | 0x   | -            | ACK       | Subsystem ID[7:0] at 0xFD                  |
| -       | -    | 0x   | ı            | ACK       | Subsystem Vendor ID[15:8] at 0xFE          |
| -       | -    | 0x   | -            | NACK,STOP | Subsystem Vendor ID[7:0] at 0xFF           |

## **4.0 Control Register Definitions**

## PCI Configuration Space Header

| 31   | 31 16 15                      |               |               |                |  |  |  |
|------|-------------------------------|---------------|---------------|----------------|--|--|--|
| 0x00 | Dev                           | rice ID       | Ven           | dor ID         |  |  |  |
| 0x04 | St                            | tatus         | Con           | nmand          |  |  |  |
| 0x08 |                               | Class Code    |               | Revision ID    |  |  |  |
| 0x0C | Reserved                      | Header Type 0 | Latency Timer | Reserved       |  |  |  |
| 0x10 |                               | Base Add      | ress Register |                |  |  |  |
| 0x14 |                               |               |               |                |  |  |  |
| 0x18 |                               | Res           | erved         |                |  |  |  |
| 0x1C |                               |               |               |                |  |  |  |
| 0x20 |                               |               |               |                |  |  |  |
| 0x24 |                               |               |               |                |  |  |  |
| 0x28 | Reserved                      |               |               |                |  |  |  |
| 0x2C | Subsy                         | stem ID       | Subsyster     | n Vendor ID    |  |  |  |
| 0x30 | Reserved                      |               |               |                |  |  |  |
| 0x34 | Reserved Capabilities Pointer |               |               |                |  |  |  |
| 0x38 |                               | Res           | erved         |                |  |  |  |
| 0x3C | Max_Lat                       | Min_Gnt       | Interrupt Pin | Interrupt Line |  |  |  |
|      |                               |               |               |                |  |  |  |

## 4.1 PCI Configuration Registers

#### 4.1.1 Vendor and Device ID Register

| PCI Configuration Header Location 0x00 |      |         |           |                                                        |  |  |
|----------------------------------------|------|---------|-----------|--------------------------------------------------------|--|--|
| Bits                                   | Type | Default | Name      | Description                                            |  |  |
| [31:16]                                | RO   | 9205    | Device ID | Identifies the particular device or Part ID Code.      |  |  |
| [15:0]                                 | RO   | 316     | Vendor ID | Identifies manufacturer of device, assigned by PCI SIG |  |  |

### 4.1.2 Command and Status Register

The Command [15:0] register provides control over ability to generate and respond to PCI cycles.

When a 0 is written to this register, MV9205 is logically disconnected from the PCI bus except for configuration cycles. The unused bits in this register are set to a logical 0. The Status [31:16] register is used to record status information regarding PCI bus related events.

| PCI Confi | PCI Configuration Header Location 0x04 |         |                          |                                                                                                                                                                                                                                     |  |  |
|-----------|----------------------------------------|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits      | Type                                   | Default | Name                     | Description                                                                                                                                                                                                                         |  |  |
| [31]      | RR                                     | 0       | Detected<br>Parity Error | Set when a parity error is detected, in the address or data, regardless of the Parity Error Response control bit.                                                                                                                   |  |  |
| [30]      | RR                                     | 0       | Signaled<br>System Error | Set when /SERR is asserted.                                                                                                                                                                                                         |  |  |
| [29]      | RR                                     | 0       | Received<br>Master Abort | Set when master transaction is terminated with Master Abort.                                                                                                                                                                        |  |  |
| [28]      | RR                                     | 0       | Received<br>Target Abort | Set when master transaction is terminated with Target Abort.                                                                                                                                                                        |  |  |
| [27]      | RR                                     | 0       | Signaled<br>Target Abort | Set when target terminates transaction with Target Abort. This occurs when detecting an address parity error.                                                                                                                       |  |  |
| [26:25]   | RO                                     | 01      | Address<br>Decode Time   | Responds with medium /DEVSEL timing.                                                                                                                                                                                                |  |  |
| [24]      | RR                                     | 0       | Data Parity<br>Reported  | A value of 1 indicates that the bus master asserted /PERR during a read transaction or observed /PERR asserted by target when writing data to target. The parity Error Response bit in the command register must have been enabled. |  |  |
| [23]      | RO                                     | 1       | FB2B<br>Capable          | Target capable of fast back-to-back transactions.                                                                                                                                                                                   |  |  |
| [8]       | RW                                     | 0       | /SERR enable             | A value of 1 enables the /SERR driver.                                                                                                                                                                                              |  |  |
| [6]       | RW                                     | 0       | Parity Error<br>Response | A value of 1 enables parity error reporting.                                                                                                                                                                                        |  |  |
| [3]       | RW                                     | 0       | Special cycles           | Controls a d4evice's action on Special Cycle operations.                                                                                                                                                                            |  |  |
| [2]       | RW                                     | 1       | Bus Master               | A value of 1 enables MV9205 to act as a bus initiator                                                                                                                                                                               |  |  |
| [1]       | RW                                     | 1       | Memory<br>Space          | A value of 1 enables response to memory space accesses (target decode to memory mapped registers).                                                                                                                                  |  |  |
| [0]       | RW                                     | 1       | I/O Space                | Controls a device's response to I/O Space accesses.                                                                                                                                                                                 |  |  |

### 4.1.3 Revision ID and class code Register

| PCI Confi | PCI Configuration Header Location 0x08 |          |             |                                               |  |  |  |
|-----------|----------------------------------------|----------|-------------|-----------------------------------------------|--|--|--|
| Bits      | Type                                   | Default  | Name        | Description                                   |  |  |  |
| [31:8]    | RO                                     | 0x048000 | Class Code  | MV9205 is a multimedia video device.          |  |  |  |
| [7:0]     | RO                                     | 03       | Revision ID | This register identifies the device revision. |  |  |  |

### 4.1.4 Header Type Register

| PCI Configuration Header Location 0x0C |      |                          |             |                            |  |  |
|----------------------------------------|------|--------------------------|-------------|----------------------------|--|--|
| Bits                                   | Type | Default Name Description |             |                            |  |  |
| [23:16]                                | RO   | 0x00                     | Header type | Multi-function PCI device. |  |  |

### 4.1.5 Latency Time Register

| PCI Configuration Header Location 0x0C |      |         |               |                                                                                                                                                                                   |  |  |
|----------------------------------------|------|---------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits                                   | Type | Default | Name          | Description                                                                                                                                                                       |  |  |
| [15:8]                                 | RW   | 0x64    | Latency Timer | The number of PCI bus clocks for the latency timer used by the bus master. Once the latency expires, the master must initiate transaction termination as soon as /GNT is removed. |  |  |

### 4.1.6 Bass Address Register

| PCI Confi | PCI Configuration Header Location 0x10 |                            |                               |                                                                                                                      |  |  |  |  |  |  |
|-----------|----------------------------------------|----------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bits      | Type                                   | Default                    | Name                          | Description                                                                                                          |  |  |  |  |  |  |
| [31:12]   | RW                                     | Assigned by CPU at boot-up | Relocatable<br>memory pointer | Determine the location of the registers in the 32-bit addressable memory space.                                      |  |  |  |  |  |  |
| [11:0]    | RO                                     | 0x008                      | Memory usage specification    | Reserve 4kB of memory-mapped address space for local registers. Address space is pre-fetchable without side effects. |  |  |  |  |  |  |

### 4.1.7 Subsystem ID and Subsystem Vender ID Register

| PCI Configuration Header Location 0x2C |      |                             |              |                                                                            |  |  |
|----------------------------------------|------|-----------------------------|--------------|----------------------------------------------------------------------------|--|--|
| Bits                                   | Type | Default                     | Name         | Description                                                                |  |  |
| [31:16]                                | RW   | FFFF                        | Subsystem ID | Vendor specific.                                                           |  |  |
| [15:0]                                 | RW   | FFFF Subsystem<br>Vendor ID |              | Identify the vendor of the add-on board or subsystem, assigned by PCI SIG. |  |  |

## 4.1.8 Interrupt Line, Interrupt Pin, Min\_Gnt, Max\_Lat Register

| PCI Confi | PCI Configuration Header Location 0x3C |         |                |                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-----------|----------------------------------------|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits      | Type                                   | Default | Name           | Description                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| [31:24]   | RO                                     | 0xff    | Max_Lat        | Require bus access every 10µs, at a minimum, in units of 250 ns. Affects the desired settings for the latency timer value.                                                                                                                                                                                                                                                        |  |  |  |
| [23:16]   | RO                                     | 0x04    | Min_Gnt        | Desire a minimum grant burst period of 4µs to empty data FIFO, in units of 250ns. Affects the desired settings for the latency timer value. Set for 128 DWORDs, with 0 wait states.                                                                                                                                                                                               |  |  |  |
| [15:8]    | RO                                     | 0x01    | Interrupt Pin  | MV9205 interrupt pin is connecter to /INTA, the only one usable by a single function device.                                                                                                                                                                                                                                                                                      |  |  |  |
| [7:0]     | RW                                     | 0X00    | Interrupt Line | The Interrupt Line register communicates interrupt line routing information between the POST code and the device driver. The POST code initializes this register with a value specifying to which input (IRQ) of the system interrupt controller the MV9205 interrupt pin is connected. Device drivers can use this value to determine interrupt priority and vector information. |  |  |  |

## 4.2 Local Registers

4.2.1 DMA Engine Register

| Address   | Bits     | Type | Default  | Name            | Description                                                                                                                                                                                        |
|-----------|----------|------|----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | [31:28]  | R    | Readonly | Reserved        | Reserved                                                                                                                                                                                           |
| 0050      | [27:24]  | R    | Readonly | Reg_CH_Lock     | Check to signal of the Video Which bit belongs in each ch (0=No Signal, 1=Detect Sign Bit 27: channel 3 Bit 26: channel 2 Bit 25: channel 1 Bit 24: channel 0                                      |
|           | [23:16]  | R    | Readonly | Dec_Field       | Video decoder field  1 = Odd Field, 0 = even Field Bit 23: Decoder 7 Bit 22: Decoder 6 Bit 21: Decoder 5 Bit 20: Decoder 4 Bit 19: Decoder 3 Bit 18: Decoder 2 Bit 17: Decoder 1 Bit 16: Decoder 0 |
|           | [15:12]  | R    | 0        | Reserved        | Reserved                                                                                                                                                                                           |
|           | [11]     | R/W  | 0        | csrChSel_Mode   | DMA Channel Select Mode<br>(0= sequence, 1= biggest of                                                                                                                                             |
|           | [10:9]   | R/W  | 2        | csrFifoFullMode | FiFO mode 0=Stop Writting while has be 1=Stop Writting while has be 2=write EOL after Stop to un                                                                                                   |
|           | [8]      | R    | 0        |                 | Reserved                                                                                                                                                                                           |
|           | [7:1]    | R/W  | 20       | CsrDMABURST     | Set data size transportable f                                                                                                                                                                      |
|           | [0]      | R/W  | 0        | csrDMAPaused    | DMA operation stops when s                                                                                                                                                                         |
| DMA CHANN | FI 0 -15 |      |          |                 |                                                                                                                                                                                                    |

### DMA CHANNEL 0 -15

| Address      | Bits    | Type | Default | Name           | Description                                                                                                                            |
|--------------|---------|------|---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|
|              | [31:23] | R    | 1FF     | Reserved       |                                                                                                                                        |
|              | [22]    | R/W  | 0       | int_src_DMA    | It interrupts when DMA operation is set to OF While occurring.                                                                         |
| 0060         | [21]    | R/W  | 0       | int_src_OP     | Error in OPCode                                                                                                                        |
| 0074         | [20]    | R/W  | 0       | int_src_ERR    | Error during DMA operation                                                                                                             |
| 0088<br>009C | [19:17] | R/W  | 0       | ch_csr_INTmask | Bit2: use interrupt in case of DMA Error Bit1: use interrupt in case error occurs in Of Bit0: use interrupt in case interrupt occurs a |
| 00B0<br>00C4 | [16]    | R    | 0       | Reserved       |                                                                                                                                        |
| 00C4<br>00D8 | [15:13] | R/W  | 0       | ch_csr_pri     | Priority given to DMA                                                                                                                  |
| 00EC         | [12:11] | R    | 0       | Reserved       |                                                                                                                                        |
| OOLO         | [10]    | R    | 0       | ch_busy        | DMA channel in use                                                                                                                     |
|              | [9]     | R    | 0       | Ch_stop        | Stop to DMA channel                                                                                                                    |
|              | [8:1]   | R    | 0       | Reserved       |                                                                                                                                        |
|              | [0]     | R/W  | 0       | ch_enable      | If sets to 1, use DMA channel                                                                                                          |

| Each cha                                     | Each channel Transmit data with DMA (0 -15) |      |         |               |                                                          |  |  |  |  |
|----------------------------------------------|---------------------------------------------|------|---------|---------------|----------------------------------------------------------|--|--|--|--|
| Address                                      | Bits                                        | Type | Default | Name          | Description                                              |  |  |  |  |
| 0064                                         | [31:14]                                     | R    | 0       | Reserved      |                                                          |  |  |  |  |
| 0078<br>008C<br>00A0<br>00B4<br>00C8<br>00DC | [13:0]                                      | R/W  | 0       | Ch(0-15)_txsx | Remaining size after transmitting (transmit size: 32bit) |  |  |  |  |

| Opcode i     | Opcode instruction in DMA (0 - 15) |      |            |                                                                       |                                                     |  |  |  |
|--------------|------------------------------------|------|------------|-----------------------------------------------------------------------|-----------------------------------------------------|--|--|--|
| Address      | Bits                               | Туре | Default    | Name                                                                  | Description                                         |  |  |  |
| 0000         | [31:28] R/W 0 Opcode_CMD           |      | Opcode_CMD | DMA instruction in OPCode (1:Write, 4:Register write, 7:Jump, 8:Sync) |                                                     |  |  |  |
| 0068<br>007C | [27]                               | R/W  | 0          | Opcode_SOL                                                            | When it write "SOL" to be start.                    |  |  |  |
| 0070         | [26]                               | R/W  | 0          | Opcode_EOL                                                            | "EOL" is the end                                    |  |  |  |
| 0090<br>00A4 | [25]                               | R/W  | 0          | Opcode_IRQ                                                            | When it set to register then occur "INT"            |  |  |  |
| 00A4<br>00B8 | [24]                               | R/W  | 0          | Opcode_CLR                                                            | It clear saved "OPCode"                             |  |  |  |
| 00CC<br>00E0 | [23:14]                            | R/W  | 0          | Opcode_Repea<br>t_Count                                               | Repeat the number of times                          |  |  |  |
| 00E0<br>00F4 | [13:0]                             | R/W  | 0          | Opcode_DWRD<br>_Count                                                 | To be write at "DWORD" (32bit) size.                |  |  |  |
|              | [3:0]                              | R/W  | 0          | Opcode_Status                                                         | Sync code (FM:6, SOL:2, EOL:1, VRE:4, VRO:C, PXV:0) |  |  |  |

| Destination                                                  | Destination address in DMA instruction (0 −15) |      |         |                |                                                                                                                                                |  |  |  |  |
|--------------------------------------------------------------|------------------------------------------------|------|---------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Address                                                      | Bits                                           | Type | Default | Name           | Description                                                                                                                                    |  |  |  |  |
| 006C<br>0080<br>0094<br>00A8<br>00BC<br>00D0<br>00E4<br>00F8 | [31:0]                                         | R/W  | 0       | Ch(0-15)_taddr | Destination address in DMA instruction (JUMP = jump address, RWRITE = write data, SYNC = ignore) When opcode is wirte, that is Target address. |  |  |  |  |

Err\_Ch6

Err\_Ch5

Err\_Ch4

Err\_Ch3

Err\_Ch2

Err\_Ch1

Err\_Ch0

0

0

0

0

0

0

0

| OPCODE                                                       | OPCODE in DMA instruction (0 -15) |      |         |          |             |                                               |  |  |  |
|--------------------------------------------------------------|-----------------------------------|------|---------|----------|-------------|-----------------------------------------------|--|--|--|
| Address                                                      | Bits                              | Type | Default | Name     |             | Description                                   |  |  |  |
| 0070<br>0084<br>0098<br>00AC<br>00C0<br>00D4<br>00E8<br>00FC | [31:0]                            | R/W  | 0       | Ch(0-15  | 5)_pointer  | The address of next opcode that will be read. |  |  |  |
|                                                              | ROM DMA                           |      |         |          |             |                                               |  |  |  |
| Address                                                      | Bits                              | Type | Default | Name     | Description | on                                            |  |  |  |
|                                                              | [31:16]                           | R    | 0       | Reserved | Reserved    |                                               |  |  |  |
|                                                              | [15:14]                           | R    | 0       | Err_Ch7  |             |                                               |  |  |  |

4.2.2 GPIO Status Register

[13:12]

[11:10]

[9:8]

[7:6]

[5:4]

[3:2]

[1:0]

01B4

R

R

R

R

R

R

| Address | Bits    | Type | Default | Name          | Description                                                                               |
|---------|---------|------|---------|---------------|-------------------------------------------------------------------------------------------|
| 0x1C0   | [31:26] | R/W  | 0       | GPIO_INT_ctrl | 1:Rising Edge Bit0=GPIO[3:0] Bit1=GPIO[7:4] GPIO interrupts when its input value changes. |
|         | [25:24] | R    | 0       | Reserved      |                                                                                           |
|         | [23:0]  | R/W  | 0       | GP_INT_MASK   | If set to 1, INT occurs. It performs command from GPIO_INT_ctrl.                          |
| Address | Bits    | Type | Default | Name          | Description                                                                               |
|         | [31:24] | R    | 0       | Reserved      |                                                                                           |
| 0x1C4   | [23:0]  | R/W  | FFFFFFF | GPIO_Data_in  | If Written, output from GPIO, If Read, input to GPIO data                                 |
| Address | Bits    | Type | Default | Name          | Description                                                                               |
|         | [31:24] | R    | 0       | Reserved      |                                                                                           |
| 0x1C8   | [23:0]  | R/W  | FFFFFFF | GPIO_oe       | If set to 1, GPIO is output If set to 0, GPIO is input.                                   |

4.2.3 I2C Status Register

| Address       | Bits    | Туре  | Default | Name          | Description                            |  |  |
|---------------|---------|-------|---------|---------------|----------------------------------------|--|--|
| 0x1D0 [31:16] |         | R     | FFFF    | Reserved      |                                        |  |  |
| UXIDU         | [15:0]  | R/W   | D540    | csrl2C_ClkCnt | I2C Clock=PCI CLK / (I2C_ClkCnt*2)     |  |  |
| Address       | Bits    | Type  | Default | Name          | Description                            |  |  |
|               | [31]    | R/W   | 0       | I2C_SWMode    | 1=SWMode                               |  |  |
|               | [30]    | R/W   | 1       | I2C_SData     | I2C SData                              |  |  |
|               | [29]    | R/W   | 1       | I2C_SCLK      | I2C SCIk                               |  |  |
|               | [28:27] | R     | 0       | Reserved      |                                        |  |  |
| 0x1D4         | [26:24] | R/W   | 0       | I2C_State     | Bit2=ACK, bit1=busy, bit0=transmitting |  |  |
| 0.004         | [23:16] | R/W   | 0       | I2C_Read      | I2C Read data                          |  |  |
|               | [15:11] | R/W   | 0       | I2C_Control   | bit4:start, bit3:stop, bit2:read,      |  |  |
|               | [13.11] | □/ VV | U       | 120_00111101  | bit1:write, bit0:ack                   |  |  |
|               | [10:8]  | R     | 0       | Reserved      |                                        |  |  |
|               | [7:0]   | R/W   | FF      | I2C_Write     | I2C Write data                         |  |  |

#### **I2C Write User manual**

- 1. In 12C\_Control make bit4 and Bit1 into 1, and make Bit0 into 0 (Start, Write, ACK), Write 12C address in 12C\_Write.
- 2. In 12C\_Control make bit1 into 1 and make bit0 into 0 (Write, ACK), Write 12C address in 12C\_Write.
- 3. After occurring number 2, in 12C\_Control make bit3 into 1(Stop,Wite,ACK) after writing the last data in 12C\_Write, command is finished.
- 4. Through 12C\_Control used in number 1,2,3, insert ACK that is wanted by bit0(ACK)

#### I2C Read user manual

- 1. In 12C\_Control make bit4 and bit1 into 1 and bit0 to 0(start, write, ACK) then, write 12C write address(IC Addr) in 12C\_Write.
- 2. In 12C\_Control make bit1 into 1 and bit0 into 0(write, ACK) then write 12C Data (Register number in IC) in 12C\_Write. If Register in IC is not required, number 1,2 is not needed.
- 3. In 12C\_Control make bit4 and bit1 into 1 and bit0 into 0(start, write, ACK) then write 12C Read address (IC Addr) in 12\_C write)
- 4. In 12C\_Control make bit2 into 1 and bit0 into 0(write, ACK). If you read number HID4, there is a data read and used by 12C in 12C\_Read.
- 5. After reading 12C repeat number4
- 6. If you read number HID4 after making bit3, bit2 and bit0 into 1 in 12C\_Control, there is last data in 12C\_Read.

data GATE

## 4.2.4 VIDEO DECODER Status Register (each channel)

| Video De       | coder Sta | tus Reg         | gister(eac | ch Channel)          |                                                                     |  |  |
|----------------|-----------|-----------------|------------|----------------------|---------------------------------------------------------------------|--|--|
| Address        | Bits      | Type            | Default    | Name                 | Description                                                         |  |  |
|                | [31]      | R/W             | 0          | Reg_DecEn            | decoder enable(1=enable)                                            |  |  |
|                | [30]      | R/W             | 0          | Reg_StandardSet      | Video input format select(1:PAL, 0:NTSC)                            |  |  |
|                | [29]      | R/W             | 1          | Reg_StandardAuto     | 1= AUTO selecter                                                    |  |  |
|                | [20]      | ,               |            | Trog_orarradra/ tato | 0=setting up "reg_StandardSet"                                      |  |  |
|                |           |                 | _          |                      | 0= check Lock in VB period<br>1= active video image region          |  |  |
| 0x200          | [28:27]   | R/W             | 0          | Reg_LockMode         | 2= start line of the video image                                    |  |  |
| 0x280<br>0x300 | [00]      | <b>-</b> // • / |            |                      | 3= end line of the video image                                      |  |  |
| 0x300<br>0x380 | [26]      | R/W             | 1          | Reg_UnlockSCR        | 1= unlock (Blue Screen),                                            |  |  |
| 0,000          | [25]      | R/W             | 1          | Reg_SyncAuto         | 1= auto detect HSync.                                               |  |  |
|                | [24]      | R/W             | 1          | Reg_AGCOn            | 1= AGC enable                                                       |  |  |
|                | [23]      | R/W             | 0          | Reg_AGCBlkOffMod     | 1= Black Level Value, 0=1/8 of the total                            |  |  |
|                | [22:15]   | R/W             | 20         | Reg_AGCBlkOffSet     | black level value 0:YUV2, 1:BTYUV, 2:Y8, 3:YUV420, 4:RGB8           |  |  |
|                | [14:12]   | R/W             | 0          | Reg_ColorFormat      | 5:RGB15, 6:RGB16, 7:RGB24                                           |  |  |
|                | [11:0]    | R/W             | 2500       | Reg_27M_HTotal       | Clock Number of One line(27MHz)                                     |  |  |
| Address        | Bits      | Type            | Default    | Name                 | Description                                                         |  |  |
|                | [31:30]   | R/W             | 0          | Reg_Ch_MinMode       | Mode of MIN's value.                                                |  |  |
| 0x204<br>0x284 | [29:24]   | R/W             | 20         | Reg_PalSwHuel        | If PalSwHue =1 then turn on set value                               |  |  |
| 0x304          | [23:16]   | R/W             | 5          | Reg_AGCMargin        | When the input signal is in minimum range that is researching point |  |  |
| 0x384          | [15:8]    | R/W             | 30         | Reg_AGCMargin_EnT    | When the Compare value more big then change to Min value.           |  |  |
|                | [7:0]     | R/W             | 40         | Reg_AGCColor         | The basic rate of the Color Range.                                  |  |  |
| Address        | Bits      | Type            | Default    | Name                 | Description                                                         |  |  |
| 0x208          | [31:30]   | R/W             | 0          | Reg_UVOffset         | UV Offset(90°)value                                                 |  |  |
| 0x288          | [29;24]   | R/W             | 20         | Reg_PalSwRange       | PAL Switch Range                                                    |  |  |
| 0x308          | [23:16]   | R/W             | 20         | Reg_YRate            | Y's amplitude rate                                                  |  |  |
| 0x388          | [15:8]    | R/W             | 20         | Reg_URate            | U's amplitude rate                                                  |  |  |
|                | [7:0]     | R/W             | 20         | Reg_VRate            | V's amplitude rate                                                  |  |  |
| Address        | Bits      | Type            | Default    | Name                 | Description                                                         |  |  |
| 0x20C          | [31:24]   | R/W             | 80         | Reg_Bright           | Brightness                                                          |  |  |
| 0x28C<br>0x30C | [23;16]   | R/W             | 80         | Reg_Contrast         | Contrast                                                            |  |  |
| 0x30C<br>0x38C | [15:8]    | R/W             | 80         | Reg_Saturation       | Saturation                                                          |  |  |
|                | [7:0]     | R/W             | 80         | Reg_Hue              | Hue                                                                 |  |  |

| Address        | Bits    | Type | Default | Name           | Description                                                                          |
|----------------|---------|------|---------|----------------|--------------------------------------------------------------------------------------|
|                | [31:24] | R/W  | 127     | Reg_UPos       | The basic rate of the U Position.                                                    |
| 0x210          | [23:22] | R/W  | 0       | Reserved       |                                                                                      |
| 0x290<br>0x310 | [21:11] | R/W  | 352     | Reg_HOScale    | If odd then it is Horizontal output size of image                                    |
| 0x390          | [10:0]  | R/W  | 352     | Reg_HEScale    | If even then it is Horizontal output size of image                                   |
| Address        | Bits    | Type | Default | Name           | Description                                                                          |
| 0x214          | [31:24] | R/W  | 131     | Reg_VPos       | The basic rate of the V Position.                                                    |
| 0x294          | [23:22] | R    | 0       | Reserved       |                                                                                      |
| 0x314          | [21:11] | R/W  | 288     | Reg_VOScale    | If odd then it is Vertical output size of image                                      |
| 0x394          | [10:1]  | R/W  | 288     | Reg_VEScale    | If even then it is Vertical output size of image                                     |
| Address        | Bits    | Туре | Default | Name           | Description                                                                          |
|                | [31]    | R    | 0       | Reserved       |                                                                                      |
|                | [30]    | RW   | 1       | Reg_LineMode   | 0=set to line number in VB Down 1=set to line number in VB UP                        |
| 0x218          | [29:26] | RW   | 3       | Reg_AGCIREatj  | Set to changed maximum value in AGC IRE.                                             |
| 0x298          | [25]    | R/W  | 2       | Reg_ComFltSel1 | 0= used "Y" Peaking                                                                  |
| 0x318<br>0x398 | [24]    | R/W  | 0       | Reg_ComFltSel0 | 0=used "C" average value                                                             |
|                | [23:16] | R/W  | 0       | Reg_Peaking    | Stress Peaking edge                                                                  |
|                | [15:8]  | R/W  | 02      | Reg_ComFltT1   | Comb Filter Select 1                                                                 |
|                | [7:0]   | R/W  | 04      | Reg_ComFltT2   | Comb Filter Select 2                                                                 |
| Address        | Bits    | Type | Default | Name           | Description                                                                          |
|                | [31]    | R/W  | 1       | Reg_MultiOn    | Multi channel use time deley. 0=not use, 1=use reg_multidelay                        |
| 0x21C          | [30;29] | R/W  | 0       | Reg_MultiSel   | Select external video input signal                                                   |
| 0x29C<br>0x31C | [28]    | R/W  | 0       | Reg_FieldMode  | 0=not use overlap field<br>1=use pertinent field                                     |
| 0x39C          | [27]    | R/W  | 0       | Reg_VBMode     | VB Selector if set to "1" = immediate output<br>Set to "0" = according to HB Signal. |
|                | [26:24] | R    | 0       | Reserved       |                                                                                      |
|                | [23:0]  | R/W  | 300     | Reg_MultiDelay | After selecting channel it is used for value of clock delay.                         |
| Address        | Bits    | Туре | Default | Name           | Description                                                                          |
| 0,,000         | [31]    | R    | 0       | Reserved       |                                                                                      |
| 0x220<br>0x2A0 | [30;16] | R/W  | 21F0    | Reg_NCLKRate   | NTSC clock rate (54Mhz*reg_NCLKRate)                                                 |
| 0x320<br>0x3A0 | [15]    | R    | 0       | Reserved       |                                                                                      |
|                | [14:0]  | R/W  | 2A09    | Reg_PCLKRate   | PAL clock rate ((54Mhz*reg_PCLKRate)                                                 |

#### MV9205 - 4 channel PCI Video Decoder

| Address | Bits    | Type | Default | Name         | Description       |
|---------|---------|------|---------|--------------|-------------------|
| 0x240   | [15:12] | R    | 4       | AGCDebug_Min | Min value         |
| 0x2C0   | [11:8]  | R    | 4       | AGCDebug_Blk | Black Level value |
| 0x340   | [7:4]   | R    | 4       | AGCDebug_Ran | Range value       |
| 0x3C0   | [3:0]   | R    | 4       | AGCDebug_Col | Color Range value |

| NTSC VIDE      | EO SOURC | CE   |         |              |                                                         |
|----------------|----------|------|---------|--------------|---------------------------------------------------------|
| Address        | Bits     | Type | Default | Name         | Description                                             |
|                | [31:24]  | R/W  | 68      | Reg_NHSync   | Clock size of NTSC horizontal sync                      |
| 0x244<br>0x2C4 | [23]     | R    | 0       | Reserved     |                                                         |
| 0x2C4          | [22:12]  | R/W  | 910     | Reg_NHTotal  | Total number of horizontal period(NTSC)                 |
| 0x3C4          | [11]     | R    | 0       | Reserved     |                                                         |
|                | [10:0]   | R/W  | 525     | Reg_NVTotal  | Total line number of video signal(NTSC)                 |
| Address        | Bits     | Type | Default | Name         | Description                                             |
|                | [31:24]  | R/W  | 12      | Reg_NHBurst  | Start position of color burst(NTSC)                     |
| 0x248          | [23]     | R    | 0       | Reserved     |                                                         |
| 0x2C8<br>0x348 | [22:12]  | R/W  | 112     | Reg_NHDelay  | Start position of horizontal image(NTSC)                |
| 0x3C8          | [11]     | R    | 0       | Reserved     |                                                         |
|                | [10:0]   | R/W  | 768     | Reg_NHActive | Pixel number of horizontal period(NTSC)                 |
| Address        | Bits     | Type | Default | Name         | Description                                             |
|                | [31:22]  | R/W  | 4       | Reg_NOStart  | Start line number of odd field(NTSC)                    |
| 0x24C          | [21]     | R    | 0       | Reserved     |                                                         |
| 0x2CC<br>0x34C | [20:11]  | R/W  | 22      | Reg_NODelay  | Start line number for image display in odd field(NTSC)  |
| 0x3CC          | [10]     | R    | 0       | Reserved     |                                                         |
|                | [9:0]    | R/W  | 240     | Reg_NOActive | Line number of image period in odd field(NTSC)          |
| Address        | Bits     | Type | Default | Name         | Description                                             |
|                | [31:22]  | R/W  | 266     | Reg_NEStart  | Start line number of even field(NTSC)                   |
| 0x250          | [21]     | R    | 0       | Reserved     |                                                         |
| 0x2D0<br>0x350 | [20:11]  | R/W  | 285     | Reg_NEDelay  | Start line number for image display in even field(NTSC) |
| 0x350<br>0x3D0 | [10]     | R    | 0       | Reserved     |                                                         |
| 3,000          | [9:0]    | R/W  | 240     | Reg_NEActive | Line number of image period in even field(NTSC)         |

| PAL VIDEO      | ) SOURCE |      |         |              |                                                        |
|----------------|----------|------|---------|--------------|--------------------------------------------------------|
| Address        | Bits     | Type | Default | Name         | Description                                            |
|                | [31:24]  | R/W  | 82      | Reg_PHSync   | Clock size of PAL horizontal sync                      |
| 0x254          | [23]     | R    | 0       | Reserved     |                                                        |
| 0x2D4<br>0x354 | [22:12]  | R/W  | 1118    | Reg_PHTotal  | Total number of horizontal period(PAL)                 |
| 0x3D4          | [11]     | R    | 0       | Reserved     |                                                        |
| ones i         | [10:0]   | R/W  | 625     | Reg_PVTotal  | Total line number of video signal(PAL)                 |
| Address        | Bits     | Type | Default | Name         | Description                                            |
|                | [31:24]  | R/W  | 16      | Reg_PHBurst  | Start position of color burst(PAL)                     |
| 0x258          | [23]     | R    | 0       | Reserved     |                                                        |
| 0x2D8<br>0x358 | [22:12]  | R/W  | 150     | Reg_PHDelay  | Start position of horizontal image(PAL)                |
| 0x3D8          | [11]     | R    | 0       | Reserved     |                                                        |
|                | [10:0]   | R/W  | 910     | Reg_PHActive | Pixel number of horizontal period(PAL)                 |
| Address        | Bits     | Type | Default | Name         | Description                                            |
|                | [31:22]  | R/W  | 1       | Reg_POStart  | Start line number of odd field(PAL)                    |
| 0x25C          | [21]     | R    | 0       | Reserved     |                                                        |
| 0x2DC<br>0x35C | [20:11]  | R/W  | 23      | Reg_PODelay  | Start line number for image display in odd field(PAL)  |
| 0x3DC          | [10]     | R    | 0       | Reserved     |                                                        |
|                | [9:0]    | R/W  | 288     | Reg_POActive | Line number of image period in odd field(PAL)          |
| Address        | Bits     | Type | Default | Name         | Description                                            |
|                | [31:22]  | R/W  | 313     | Reg_PEStart  | Start line number of even field(PAL)                   |
| 0x260          | [21]     | R    | 0       | Reserved     |                                                        |
| 0x2E0<br>0x360 | [20:11]  | R/W  | 336     | Reg_PEDelay  | Start line number for image display in even field(PAL) |
| 0x3E0          | [10]     | R    | 0       | Reserved     |                                                        |
|                | [9:0]    | R/W  | 288     | Reg_PEActive | Line number of image period in even field(PAL)         |
| Address        | Bits     | Type | Default | Name         | Description                                            |
| 0x26C          | [31:27]  | R    |         | Reserved     |                                                        |
| 0x2EC          | [26:16]  | R    |         | Debug_HTotal | Available counter number of total horizontal line      |
| 0x36C          | [15]     | R    |         | Standard_Sel | NTSC, PAL select                                       |
| 0x3EC          | [14:8]   | R    |         | Reserved     |                                                        |
|                | [7:0]    | R    |         | Debug_HSync  | Available counter number of horizontal sync            |

#### MV9205 - 4 channel PCI Video Decoder

| Audio Cha               | nnel Regis                                                                                     | ter  |         |                 |                                  |
|-------------------------|------------------------------------------------------------------------------------------------|------|---------|-----------------|----------------------------------|
| Address                 | Bits                                                                                           | Type | Default | Name            | Description                      |
|                         | [31]                                                                                           | R/W  | 0       | Reg_AudEn       | 1= Audio Decoder Enable          |
| 0x270                   | [30:29] R/W 1 Reg_AudMode Audio Format 0:8bit Mono,1:8bit Stereo, 2:16bit Mono, 3:16bit Stereo |      |         |                 | 0:8bit Mono,1:8bit Stereo,       |
| 0x2F0<br>0x370<br>0x3F0 | [28:25]                                                                                        | R/W  | 2       | Reg_AudLine     | Be Transmit line number with DMA |
|                         | [24:12]                                                                                        | R/W  | 1024    | Reg_AudActive   | Data number of one line with DMA |
|                         | [11:0]                                                                                         | R/W  | 451     | Reg_AudClkScale | Audio sampling rate              |

### 4.2.5 Video Decoder Timing Relationship





## **5.0 Parametric Information**

## 5.1 DC Electrical Parameters

**Recommended operating conditions** 

| Symbol                                     | Parameter                                |      | Min    | Norm   | Max     |
|--------------------------------------------|------------------------------------------|------|--------|--------|---------|
| VDD                                        | Pre-driver supply voltage                |      | 1,62V  | 1.8V   | 1.98V   |
| VDD33                                      | I/O supply voltage                       |      | 2.97V  | 3.3V   | 3.63V   |
| VIH                                        | Input High Voltage                       |      | 2.0V   |        | 5.5V    |
| VIL                                        | Input Low Voltage                        |      | -0.3V  |        | 0.8V    |
| VT                                         | Threshold point                          |      | 1.45V  | 1.58V  | 1.74V   |
| V <sub>T+</sub>                            | Schmitt trig Low to High threshold point |      | 1.44V  | 1.50V  | 1.56V   |
| V <sub>T</sub> -                           | Schmitt trig High to Low threshold point |      | 0.89V  | 0.94V  | 0.99V   |
| TJ                                         | Junction Temperature                     |      | 0℃     | 25℃    | 125℃    |
| IL                                         | Input Leakage Current                    |      |        |        | ±10uA   |
| loz                                        | Tri-State output leakage current         |      |        |        | ±10uA   |
| Rpu                                        | Pull-up Resistor                         |      | 39kohm | 65kohm | 116kohm |
| R <sub>PD</sub>                            | Pull-down Resistor                       |      | 40kohm | 56kohm | 108kohm |
| Vol                                        | Output low voltage @ loL=2.424mA         |      |        |        | 0.4V    |
| Vон                                        | Output high voltage @ Іон=2.4<br>…24mA   |      | 2.4V   |        |         |
|                                            |                                          | 2mA  | 2.4mA  | 4.0mA  | 5.0mA   |
|                                            |                                          | 4mA  | 4.7mA  | 8.0mA  | 10mA    |
| ١,                                         | Low level output current @ VoL=0.4V      | 8mA  | 9.4mA  | 15.9mA | 19.8mA  |
| IOL                                        | Low level output current @ vol-0.4v      | 12mA | 14.2mA | 23.9mA | 29.8mA  |
|                                            |                                          | 16mA | 18.9mA | 31.8mA | 39.8mA  |
|                                            |                                          | 24mA | 28.3mA | 47.8mA | 59.7mA  |
|                                            |                                          | 2mA  | 2.8mA  | 5.9mA  | 9.5mA   |
|                                            |                                          | 4mA  | 5.6mA  | 11.9mA | 19mA    |
|                                            | High level outpur ourrent @ V =2.4V      | 8mA  | 11.2mA | 23.8mA | 38.3mA  |
| IOH                                        | High level outpur current @ VoH=2.4V     | 12mA | 16.8mA | 35.7mA | 57mA    |
| VIL VT VT+  VT-  TJ IL IOZ RPU RPD VOL VOH |                                          | 16mA | 22mA   | 47.7mA | 76mA    |
|                                            |                                          | 24mA | 33.7mA | 71.5mA | 115mA   |

#### Absolute Maximum Ratings

| Parameters                            | Value        |
|---------------------------------------|--------------|
| Input Voltage, V                      | -0.5V~6V     |
| Output Voltage, Vo                    | -0.5V~6V     |
| Pre-driver power supply voltage       | -0.5V~6V     |
| Post-driver Power supply voltage      | -0.5V~6V     |
| Operation Temperature, Topt           | -40°C∼+125°C |
| Storage Temperature, T <sub>STG</sub> | -65℃~+150℃   |

**Recommended operating conditions** 

| Symbol      | Description                                | Min  | Тур | Max  | Unit                 |
|-------------|--------------------------------------------|------|-----|------|----------------------|
| VCCK        | Core power supply                          | 1.62 | 1.8 | 1.98 | V                    |
| VCC3IO      | Power supply of 3.3V I/O                   | 2.97 | 3.3 | 3.63 | V                    |
| VCC18IO     | Power supply of 1.8V I/O                   | 1.62 | 1.8 | 1.98 | V                    |
| VCC3A_ADC   | Power supply of 3.3V<br>Audio ADC Analog   | 3.0  | 3.3 | 3.6  | V                    |
| VCC3D_ADC   | Power supply of 3.3V<br>Audio ADC Digital  | 3.0  | 3.3 | 3.6  | V                    |
| VCC3K_ADCA  | Power supply of 3.3V<br>Video ADC1 Digital | 3.0  | 3.3 | 3.6  | V                    |
| VCC3A_ADCA  | Power supply of 3.3V<br>Video ADC1 Analog  | 3.0  | 3.3 | 3.6  | V                    |
| VCC3K_ADCB  | Power supply of 3.3V<br>Video ADC2 Digital | 3.0  | 3.3 | 3.6  | V                    |
| VCC3A_ADCB  | Power supply of 3.3V<br>Video ADC2 Analog  | 3.0  | 3.3 | 3.6  | V                    |
| $T_{\rm J}$ | Junction operating temperature             | -40  | 25  | 125  | $^{\circ}\mathbb{C}$ |

#### Leakage current and capacitance

Leakage current and capacitance

| Symbol | Parameter                          | Condition               | Min | Тур | Max | Unit |
|--------|------------------------------------|-------------------------|-----|-----|-----|------|
| Iin    | Input current                      | No pull-up or pull-down | -10 | ?   | 10  | uA   |
| Ioz    | Tri-state<br>leakage current       |                         | -10 | ?   | 10  | uA   |
| Cin    | Input capacitance                  |                         |     | 2.2 |     | рF   |
| Cout   | Output capacitance                 |                         |     | 2.2 |     | рF   |
| Cbid   | Bi-direction<br>buffer capacitance |                         |     | 2.2 |     | pF   |

#### I/O Cells (3.3V buffer)

[ I/O Cells (3.3V buffer) ]

| Symbol          | Description              | Condition  | Min | Тур  | Max | Unit         |
|-----------------|--------------------------|------------|-----|------|-----|--------------|
| Temp            | Junction temperature     |            | -40 | 25   | 125 | $^{\circ}$ C |
| V <sub>il</sub> | Input low voltage        | 3.3V LVTTL |     |      | 0.8 | V            |
| V <sub>ih</sub> | Input high voltage       |            | 2.0 |      |     | V            |
| $V_{t-}$        | Schmitt trigger negative | 3.3V LVTTL | 0.8 | 1.15 |     | V            |
|                 | going                    |            |     |      |     |              |
|                 | threshold voltage        |            |     |      |     |              |

- 44 -

| $V_{t+}$        | Schmitt trigger positive |                                  |     | 1.65 | 2.0 | V         |
|-----------------|--------------------------|----------------------------------|-----|------|-----|-----------|
|                 | going                    |                                  |     |      |     |           |
|                 | threshold voltage        |                                  |     |      |     |           |
| Vol             | Output low voltage       | $ I_{ol}  = 2 \sim 16 \text{mA}$ |     |      | 0.4 | V         |
| V <sub>oh</sub> | Output high voltage      | $ I_{oh}  = 2 \sim 16 \text{mA}$ | 2.4 |      |     | V         |
| R <sub>pu</sub> | Input pull-up resistance | $V_{in} = 0$                     | 40  | 75   | 190 | $K\Omega$ |
| $R_{pd}$        | Input pull-down          | $V_{in} = VCC3I$                 | 40  | 75   | 190 | $K\Omega$ |
|                 | resistance               |                                  |     |      |     |           |
| I <sub>in</sub> | Input leakage current    | $V_{in}$ = VCC3IO or             | -10 | ±1   | 10  | $\mu$ A   |
|                 |                          | OV                               |     |      |     |           |
| C <sub>in</sub> | Input capacitance        | 3.3V I/O                         |     | 2.17 |     | pF        |

### I/O Cells (PCI 33/66 with 5V Tolerant buffer)

| Symbol          | Description           | Condition                                                                               | Min      | Тур | Max       | Unit                 |
|-----------------|-----------------------|-----------------------------------------------------------------------------------------|----------|-----|-----------|----------------------|
| Temp            | Junction temperature  |                                                                                         | -40      | 25  | 125       | $^{\circ}\mathbb{C}$ |
| VCC3V           | I/O Supply Voltage    |                                                                                         | 2.97     | 3.3 | 3.63      | V                    |
| V <sub>il</sub> | Input low voltage     |                                                                                         | -0.5     |     | 0.3Vcc3v  | V                    |
| V <sub>ih</sub> | Input high voltage    |                                                                                         | 0.5Vcc3v |     | Vcc3v+0.5 | V                    |
| Vol             | Output low voltage    | $I_{out} = 1500 \mu A$                                                                  |          |     | 0.1Vcc3v  | V                    |
| V <sub>oh</sub> | Output high voltage   | $I_{out} = -500\mu A$                                                                   | 0.9Vcc3v |     |           | V                    |
| $I_{il}$        | Input leakage current | 0 <vin<vcc< td=""><td></td><td>·</td><td>±10</td><td><math>\mu</math> A</td></vin<vcc<> |          | ·   | ±10       | $\mu$ A              |

## 5.2 AC Electrical Parameters

#### AC Characterization Condition

| Type         | Condition                                                 |
|--------------|-----------------------------------------------------------|
| Typical case | VDD33=3.3V, VDD=1.8V temperature=25℃ Process=Typical-     |
| Typical case | Typical                                                   |
| Best case    | VDD33=3.63V, VDD=1.98V temperature=0℃ Process=Fast-Fast   |
| Wordt agag   | VDD33=2.97V, VDD=1.62V temperature=125℃ Process=Slow-     |
| Worst case   | Slow                                                      |
| Low          | VDD33=3.63V, VDD=1.98V temperature=-40℃ Process=Fast-Fast |
| temperature  | vDD33-3.03v, vDD-1.96v temperature40 C                    |

## 5.3 Package Mechanical Drawing

176-pin LQFP Package Mechanical Drawing

