## Rev 7, 11/2014

## VF3xxR, VF5xxR

#### **Features**

- Operating characteristics
  - Voltage range 3 V to 3.6 V
  - Temperature range(ambient) -40 °C to 85 °C
- ARM® Cortex® A5 Core features
  - Up to 400 MHz ARM® Cortex® A5 core
  - 32 KB/32 KB I/D L1 Cache
  - 1.6 DMIPS/MHz based on ARMv7 architecture
  - NEON<sup>TM</sup> MPE (Media Processing Engine) Coprocessor
  - Double Precision Floating Point Unit
  - 512 KB L2 cache (on selected part numbers only)
- ARM Cortex M4 Core features
  - Up to 133 MHz ARM Cortex M4
  - Integrated DSP capability
  - 64 KB Tightly Coupled Memory (TCM)
  - 16 KB/16 KB I/D L1 Cache
  - 1.25 DMIPS/MHz based on ARMv7 architecture

#### Clocks

- 24 MHz crystal oscillator
- 32 kHz crystal oscillator
- Internal reference clocks (128 KHz and 24 MHz)
- Phase Locked Loops (PLLs)
- Low Jitter Digital PLLs
- System debug, protection, and power management
  - Various stop, wait, and run modes to provide low power based on application needs
  - Peripheral clock enable register can disable clocks to unused modules, thereby reducing currents
  - Low voltage warning and detect with selectable trip points
  - Illegal opcode and illegal address detection with programmable reset or processor exception response
  - Hardware CRC module to support fast cyclic redundancy checks (CRC)
  - 128-bit unique chip identifier
  - Hardware watchdog
  - External Watchdog Monitor (EWM)
  - Dual DMA controller with 32 channels (with DMAMUX)

## **VYBRIDRSERIESEC**

- Debug
  - Standard JTAG
  - 16-bit Trace port
- Timers
  - Motor control/general purpose timer (FTM)
  - Periodic Interrupt Timers (PITs)
  - Low-power timer (LPTMR0)
  - IEEE 1588 Timer per MAC interface (part of Ethernet Subsystem)
- · Communications
  - Six Universal asynchronous receivers/transmitters (UART)/Serial communications interface (SCI) with LIN, ISO7816, IrDA, and hardware flow control
  - Four Deserial Serial peripheral interface (DSPI)
  - Four Inter-Integrated Circuit (I2C) with SMBUS support
  - Dual USB OTG Controller + PHY
  - Dual 4/8 bit Secure Digital Host controller
  - Local Media Bus (MLB50)
  - Dual 10/100 Ethernet (IEEE 1588)
  - Dual FlexCAN3
- Security
  - ARM TrustZone including the TZ architecture
  - Secure Non-Volatile Storage (SNVS)
  - Real Time Clock
  - Real Time Integrity Checker (RTIC)
  - TrustZone Watchdog (TZ WDOG)
  - Trust Zone Address Space Controller
  - Random Number Generator
  - Hashing
  - Secure JTAG
- Memory Interfaces
  - 8/16-bit DRAM Controller with support for LPDDR2/DDR3 - Up to 400 MHz (ECC supported for 8-bit only and not 16-bit)
  - 8/16-bit NAND Flash controller with ECC (ECC supported for 8-bit only and not 16-bit)
  - Dual Quad SPI with XIP (Execute-In-Place)
  - 8/16/32-bit External bus (Flexbus)



- Display and Video
  - Dual Display Control Unit (DCU) with support for color TFT display up to WVGA
  - Segmented LCD (3V Glass only) configurable as 40x4, 38x8, and 36x6
  - Video Interface Unit (VIU) for camera
  - Open VG Graphics Processing Unit (GPU)
  - VideoADC
- Analog
  - Dual 12-bit SAR ADC with 1MS/s
  - Dual 12-bit DAC
- Audio
  - Four Synchronous Audio Interface (SAI)
  - Enhanced Serial Audio Interface (ESAI)
  - Sony Philips Digital Interface (SPDIF), Rx and Tx
  - Asynchronous Sample Rate Converter (ASRC)
- Human-Machine Interface (HMI)
  - GPIO pins with interrupt support, DMA request capability, digital glitch filter.
  - Hysteresis and configurable pull up/down device on all input pins
  - Configurable slew rate and drive strength on all output pins
- On-Chip Memory
  - 512 KB On-chip SRAM with ECC
  - 1 MB On-chip graphics SRAM (no ECC). This depends on the part selected. Alternate configuration could be 512 KB graphics and 512 KB L2 cache.
  - 96 KB Boot ROM

## **Table of Contents**

| 1 | Orde   | ring parts |               |                                              | 5  |   |       | 6.2.5      | USB PHY       | Y current consumption                    | 21 |
|---|--------|------------|---------------|----------------------------------------------|----|---|-------|------------|---------------|------------------------------------------|----|
|   | 1.1    | Determi    | ining valid c | rderable parts                               | 5  |   |       |            | 6.2.5.1       | Power Down Mode                          | 21 |
| 2 | Part i | dentificat | tion          |                                              | 5  |   |       | 6.2.6      | EMC rad       | iated emissions operating behaviors      | 21 |
|   | 2.1    | Descrip    | tion          |                                              | 5  |   |       | 6.2.7      | EMC Rac       | diated Emissions Web Search Procedur     | e  |
|   | 2.2    | Part Nu    | mber Forma    | t                                            | 5  |   |       |            | boilerplat    | e                                        | 22 |
|   | 2.3    | Fields     |               |                                              | 6  |   |       | 6.2.8      | Capacitar     | nce attributes                           | 22 |
|   | 2.4    | Part Nu    | mbers         |                                              | 7  | 7 | I/O j | parameter  | S             |                                          | 22 |
| 3 | Term   | inology a  | and guideline | es                                           | 8  |   | 7.1   | GPIO p     | parameters    |                                          | 22 |
|   | 3.1    | Definiti   | on: Operatir  | g requirement                                | 8  |   |       | 7.1.1      | Output B      | uffer Impedance measurement              | 24 |
|   | 3.2    | Definiti   | on: Operatir  | g behavior                                   | 8  |   | 7.2   | DDR pa     | arameters     |                                          | 25 |
|   | 3.3    | Definiti   | on: Attribut  | 2                                            | 8  | 8 | Pow   | er supplie | s and sequer  | ncing                                    | 28 |
|   | 3.4    | Definiti   | on: Rating    |                                              | 9  |   | 8.1   | Power      | sequencing.   |                                          | 28 |
|   | 3.5    | Result o   | of exceeding  | a rating                                     | 9  |   | 8.2   | Power      | supply        |                                          | 30 |
|   | 3.6    | Relation   | nship betwee  | en ratings and operating requirements.       | 10 |   | 8.3   |            |               | ratings                                  |    |
|   | 3.7    |            |               | gs and operating requirements                |    |   | 8.4   | Recom      | mended oper   | rating conditions                        | 32 |
|   | 3.8    | Definiti   | on: Typical   | value                                        | 10 |   | 8.5   | Recom      | mended Con    | nections for Unused Analog Interfaces    | 33 |
|   | 3.9    |            |               | itions                                       |    | 9 | Perij | pheral ope | erating requi | rements and behaviours                   | 34 |
| 4 | Hand   | _          | _             |                                              |    |   | 9.1   | Analog     |               |                                          | 34 |
|   | 4.1    |            |               | gs                                           |    |   |       | 9.1.1      | 12-bit AI     | OC electrical characteristics            |    |
|   | 4.2    |            | _             | tings                                        |    |   |       |            | 9.1.1.1       | 12-bit ADC operating conditions          |    |
|   | 4.3    |            | _             | atings                                       |    |   |       |            | 9.1.1.2       | 12-bit ADC characteristics               |    |
| 5 | _      |            |               |                                              |    |   |       | 9.1.2      |               | AC electrical characteristics            |    |
|   | 5.1    |            |               | equirements                                  |    |   |       |            | 9.1.2.1       | 12-bit DAC operating requirements.       |    |
| 6 |        |            |               |                                              |    |   |       |            | 9.1.2.2       | 12-bit DAC operating behaviors           |    |
|   | 6.1    |            |               | eteristics                                   |    |   |       | 9.1.3      |               | PC Specifications                        |    |
|   | 6.2    |            | _             | ical specifications                          |    |   | 9.2   |            |               | interfaces                               |    |
|   |        | 6.2.1      |               | ectrical specifications                      |    |   |       | 9.2.1      |               | itching Specifications                   |    |
|   |        |            | 6.2.1.1       | HPREG electrical characteristics             |    |   |       |            | 9.2.1.1       | Interface to TFT panels (DCU0/1)         |    |
|   |        |            |               | LPREG electrical characteristics             |    |   |       |            | 9.2.1.2       | Interface to TFT LCD Panels—Pixe         |    |
|   |        |            | 6.2.1.3       | ULPREG electrical characteristics.           |    |   |       |            | 0.2.1.2       | Level Timings                            |    |
|   |        |            | 6.2.1.4       | WBREG electrical characteristics             |    |   |       |            | 9.2.1.3       | Interface to TFT LCD panels—acce         |    |
|   |        | 600        | 6.2.1.5       | External NPN Ballast                         |    |   |       | 0.2.2      | 37' 1 T       | level                                    |    |
|   |        | 6.2.2      |               | Main Symply electrical characterist          |    |   |       | 9.2.2      |               | out Unit timing                          |    |
|   |        |            | 6.2.2.1       | Main Supply electrical characterist          |    |   | 0.2   | 9.2.3      |               |                                          |    |
|   |        | 6.2.3      | 6.2.2.2       | LVD DIG characteristicstrical specifications |    |   | 9.3   | 9.3.1      | •             | onsSwitching Specifications              |    |
|   |        | 0.2.3      | 6.2.3.1       | LDO_1P1                                      |    |   |       | 9.3.1      |               | and Transmit signal timing specification |    |
|   |        |            | 6.2.3.2       | LDO_2P5                                      |    |   |       | 9.3.2      |               | and Transmit signal timing specification |    |
|   |        |            | 6.2.3.3       | LDO_3P0                                      |    |   |       | 7.3.3      |               | nterfaces                                |    |
|   |        | 6.2.4      |               | nsumption operating behaviors                |    |   | 9.4   | Andio :    |               | nerraces                                 |    |
|   |        | 0.2.4      | 1 OWEL CO.    | isumption operating behaviors                | 20 |   | 2.4   | Audio I    | incitaces     |                                          | 55 |

|     | 9.4.1    | Enhanced Serial Audio Interface (ESAI) Timing   | 9.7.4 Slow internal RC oscillator (1) | 28 KHz) electrical |
|-----|----------|-------------------------------------------------|---------------------------------------|--------------------|
|     |          | Parameters53                                    | characteristics                       | 84                 |
|     | 9.4.2    | SPDIF Timing Parameters55                       | 9.7.5 PLL1 and PLL2 (528 MHz Sy       | stem PLL)          |
|     | 9.4.3    | SAI/I2S Switching Specifications                | Electrical Parameters                 | 84                 |
| 9.5 | Memory   | interfaces                                      | 9.7.6 PLL3 and PLL7 (480 MHz US       | SB PLL) Electrical |
|     | 9.5.1    | QuadSPI timing58                                | Parameters                            | 84                 |
|     | 9.5.2    | NFC specifications61                            | 9.7.7 PLL5 (Ethernet PLL) Electrica   | al Parameters85    |
|     | 9.5.3    | FlexBus timing specifications64                 | 9.7.8 PLL4 (Audio PLL) Electrical     | Parameters85       |
|     | 9.5.4    | DDR controller specifications                   | 9.7.9 PLL6 (Video PLL) Electrical 1   | Parameters85       |
|     |          | 9.5.4.1 DDR3 Timing Parameters66                | 9.8 Debug specifications              | 86                 |
|     |          | 9.5.4.2 DDR3 Read Cycle68                       | 9.8.1 JTAG electricals                | 86                 |
|     |          | 9.5.4.3 DDR3 Write cycle69                      | 9.8.2 Debug trace timing specificati  | ons88              |
|     |          | 9.5.4.4 LPDDR2 Timing Parameter70               | 10 Thermal attributes                 | 89                 |
|     |          | 9.5.4.5 LPDDR2 Read Cycle71                     | 10.1 Thermal attributes               | 89                 |
|     |          | 9.5.4.6 LPDDR2 Write Cycle72                    | 11 Dimensions                         | 90                 |
| 9.6 | Commu    | nication interfaces                             | 11.1 Obtaining package dimensions     | 90                 |
|     | 9.6.1    | MediaLB (MLB) DC Characteristics73              | 12 Pinouts                            | 91                 |
|     | 9.6.2    | MediaLB (MLB) Controller AC Timing Electrical   | 12.1 Pinouts                          | 91                 |
|     |          | Specifications73                                | 12.2 Pinout diagrams                  | 103                |
|     | 9.6.3    | DSPI timing specifications                      | 12.2.1 GPIO Mapping                   | 105                |
|     | 9.6.4    | I2C timing                                      | 12.2.2 Special Signal                 | 109                |
|     | 9.6.5    | SDHC specifications80                           | 13 Power Supply Pins                  | 111                |
|     | 9.6.6    | USB PHY specifications81                        | 13.1 Power Supply Pins                | 111                |
| 9.7 | Clocks a | nd PLL Specifications                           | 14 Functional Assignment Pins         | 112                |
|     | 9.7.1    | 24 MHz Oscillator Specifications81              | 14.1 Functional Assignment Pins       | 112                |
|     | 9.7.2    | 32 KHz Oscillator Specifications                | 15 Revision History                   | 121                |
|     | 9.7.3    | Fast internal RC oscillator (24 MHz) electrical |                                       |                    |
|     |          | characteristics83                               |                                       |                    |

## 1 Ordering parts

#### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web.

1. To determine the orderable part numbers for this device, go to www.freescale.com and search the required part number. The part numbering format is described in the section that follows.

#### 2 Part identification

#### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Part Number Format

The figure below represents the format of part number of this device.



**Figure 1. Part Number Format** 

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                |
|-------|----------------------|---------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul><li>P = engineering samples</li><li>S = automotive qualified</li></ul>            |
| В     | Brand                | • V = Vybrid                                                                          |
| S     | Series               | • F = current                                                                         |
| F     | Family               | <ul><li>3 = Standard</li><li>5 = Advanced</li></ul>                                   |
| С     | Core                 | <ul> <li>1 = Cortex A5</li> <li>2 = Cortex A5 + M4</li> <li>3 = M4 Primary</li> </ul> |
| G     | Graphics             | <ul><li>1 = No Open VG</li><li>2 = OpenVG</li></ul>                                   |
| V     | Version              | • R = Auto                                                                            |

| Field | Description      | Values                                                                                               |
|-------|------------------|------------------------------------------------------------------------------------------------------|
| М     | Memory option    | <ul> <li>3 = Standard (1.5MB SRAM)</li> <li>2 = Optional (1MB SRAM and<br/>512K L2 Cache)</li> </ul> |
| Т     | Temperature spec | • $C = -40  ^{\circ}C$ to $+85  ^{\circ}C$ $T_a$                                                     |
| Р     | Package          | <ul><li>KU = 176LQFP</li><li>MK = 364BGA</li></ul>                                                   |
| S     | Speed (A5 core)  | <ul><li>2 = 266MHz</li><li>4 = 400MHz</li></ul>                                                      |

## 2.4 Part Numbers

This table lists the part numbers on the device.

| Part Number    | Package                | Description                                     |
|----------------|------------------------|-------------------------------------------------|
| SVF311R3K1CKU2 | LQFP-EP 176 24*24*1.6  | A5-266, 176LQFP-EP                              |
| SVF312R3K1CKU2 | LQFP-EP 176 24*24*1.6  | A5-266, OpenVG GPU, 176LQFP-EP                  |
| SVF321R3K1CKU2 | LQFP-EP 176 24*24*1.6  | A5-266, M4, 176LQFP-EP                          |
| SVF322R3K1CKU2 | LQFP-EP 176 24*24*1.6  | A5-266, M4, OpenVG GPU, 176LQFP-<br>EP          |
| SVF331R3K1CKU2 | LQFP-EP 176 24*24*1.6  | A5-266, M4 Primary, 176LQFP-EP                  |
| SVF332R3K1CKU2 | LQFP-EP 176 24*24*1.6  | A5-266, M4 Primary, OpenVG GPU, 176LQFP-EP      |
| SVF511R3K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, 364BGA                                  |
| SVF512R3K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, OpenVG GPU, 364BGA                      |
| SVF521R3K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, M4, 364BGA                              |
| SVF522R2K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, M4, L2 Cache, OpenVG GPU, 364BGA        |
| SVF522R3K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, M4, OpenVG GPU, 364BGA                  |
| SVF531R3K1CMK4 | MAP 364 17*171.5 P0.8  | A5-400, M4 Primary, 364BGA                      |
| SVF532R2K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, M4 Primary, L2 Cache OpenVG GPU, 364BGA |
| SVF532R3K1CMK4 | MAP 364 17*17*1.5 P0.8 | A5-400, M4 Primary, OpenVG GPU, 364BGA          |

## 3 Terminology and guidelines

#### 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

#### **3.1.1 Example**

This is an example of an operating requirement:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

#### 3.2 Definition: Operating behavior

Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

#### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

## 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 3.5 Result of exceeding a rating



#### 3.6 Relationship between ratings and operating requirements



## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 3.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                              | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

#### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



## 3.9 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

## 4 Handling ratings

### 4.1 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max. | Unit | Notes |
|------------------|-------------------------------------------------------|-------|------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | 2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | 500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up Current at ambient temperature of 85 °C      | -100  | 100  | mA   |       |

- 1. Determined according to the AEC spec AEC-Q100-002 for HBM
- 2. Determined according to AEC spec AEC-Q100-011

## 4.2 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |
|                  | Solder temperature, leaded    | _           | 245  |      |       |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 5 Operating Requirements

## 5.1 Thermal operating requirements

Table 1. Thermal operating requirements

| Symbol         | Description          | Min. | Max. | Unit |
|----------------|----------------------|------|------|------|
| T <sub>A</sub> | Ambient temperature  | -40  | 85   | °C   |
| T <sub>J</sub> | Junction temperature |      | 105  | °C   |

#### 6 General

#### 6.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 2. Input signal measurement reference

## 6.2 Nonswitching electrical specifications

## 6.2.1 VREG electrical specifications

# 6.2.1.1 HPREG electrical characteristics Table 2. HPREG electrical characteristics

| Parameters                 | Min  | Тур  | Max               | Unit  | Comments                                        |
|----------------------------|------|------|-------------------|-------|-------------------------------------------------|
| Power supply               | 3.0  | 3.3  | 3.6               | V     | -                                               |
| Current Consumption        | -    | 1.2  | 1.5               | mA    | @ no load                                       |
|                            | -    | 2.0  | 2.5               | mA    | @ full load                                     |
| Output current capacity    | -    | 600  | 1200 <sup>1</sup> | mA    | DC load current                                 |
| Output voltage @ no load   |      | 1.23 | 1.26              | V     |                                                 |
| Output voltage @ full load | 1.20 | 1.21 |                   | V     |                                                 |
| External decoupling cap    | 4.7  |      | -                 | μF    | -                                               |
|                            | 0.05 |      | 0.1               | Ohms  | ESR of external cap                             |
|                            |      |      | 20                | mOhms | Total effective<br>PAD+PCB trace<br>resistances |
| PSRR with 4.7uF output cap |      |      |                   |       |                                                 |
| @ DC @noload               |      |      | -48               | dB    |                                                 |
| @ DC @full load            |      |      | -40               |       |                                                 |
| @ worst case any frequency |      |      | -20               |       |                                                 |

<sup>1.</sup> This is peak and not continuous maximum value.

# 6.2.1.2 LPREG electrical characteristics Table 3. LPREG electrical characteristics

| Parameters                 | Min   | Тур  | Max   | Unit  | Comments                       |
|----------------------------|-------|------|-------|-------|--------------------------------|
| Power supply               | 3.0   | 3.3  | 3.6   | V     |                                |
| Current Consumption        | 350   | 400  |       | μΑ    | @ no load                      |
|                            | -     | 500  | 650   | μA    | @ full load                    |
| Output current capacity    |       | 100  | 200   | mA    | DC load current                |
| Output voltage @ no load   |       | 1.22 | 1.240 | V     |                                |
| Output voltage @ full load | 1.180 |      |       | V     |                                |
| External decoupling cap    | 4.7   |      |       | μF    |                                |
|                            | 0.05  |      | 0.1   | Ohms  | ESR of external cap            |
|                            |       |      | 20    | mOhms | Total PAD+PCB trace resistance |

Table 3. LPREG electrical characteristics (continued)

| Parameters                 | Min | Тур | Max | Unit | Comments |
|----------------------------|-----|-----|-----|------|----------|
| PSRR with 4.7uF output cap |     |     |     |      |          |
| @ DC @noload               |     |     | -40 | dB   |          |
| @ DC @full load            |     |     | -35 |      |          |
| Worst case @ any frequency |     |     | -12 |      |          |

# 6.2.1.3 ULPREG electrical characteristics Table 4. ULPREG electrical characteristics

| Parameters                            | Min   | Тур | Max   | Unit | Comments                                   |
|---------------------------------------|-------|-----|-------|------|--------------------------------------------|
| Power supply                          | 3.0   | 3.3 | 3.6   | V    |                                            |
| Current Consumption                   | 1.88  | 2.3 | 2.86  | μA   | @ no load                                  |
|                                       | -     | 610 | 670   | μΑ   | @ full load                                |
| Output current capacity               |       |     | 20    | mA   | DC load current                            |
| Output voltage @ no load              |       |     | 1.175 | V    |                                            |
| Output voltage @ full load            | 1.125 |     |       | V    |                                            |
| PSRR with 500 pF output cap           | -20   |     |       | dB   | Worst case at any frequency across corners |
| @ DC @noload                          |       |     | -50   | dB   |                                            |
| @200KHz @noload                       |       |     | -37   |      |                                            |
| @ DC @full load                       |       |     | -42   |      |                                            |
| @200KHz @full load                    |       |     | -37   |      |                                            |
| Worst case @ any frequency @ any load |       |     | -15   |      |                                            |

# 6.2.1.4 WBREG electrical characteristics Table 5. WBREG electrical characteristics

| Parameters                     | Min   | Тур   | Max   | Unit | Comments                  |
|--------------------------------|-------|-------|-------|------|---------------------------|
| Power supply                   | 3     | 3.3   | 3.6   | V    | -                         |
| Current Consumption            | -     | 2     | 5     | μA   | @ no load                 |
|                                | -     | 2     | 5     | μA   | @ full load               |
| Output current capacity        | -     | 1     | 2     | mA   | DC load current           |
| Output voltage @ no load       |       | 1.4   | 1.425 | V    |                           |
| Output voltage @ full load     | 1.375 | 1.398 |       | V    |                           |
| Output voltage programmability | 1.4   | 1.4   | 1.7   | V    | 16 steps of 25<br>mV each |

#### 6.2.1.5 External NPN Ballast

The internal main regulator requires an external NPN ballast transistor to be connected as shown in the following figure as well as an external capacitance to be connected to the device in order to provide a stable 1.2V digital supply to the device. The HPREG design allows for collector voltage lower than VDDREG value. See AN4807 at www.freescale.com.

#### NOTE

To not overload BCTRL output, collector voltage should appear no later than VDDREG / VDD33 (3.3V).



Figure 3. External NPN Ballast connections

Table 6. BCTRL OUTPUT specification

| Parameter                  | Value | Comments                                                |
|----------------------------|-------|---------------------------------------------------------|
| BCTRL OUTPUT specification |       | BCTRL driver can not drive more than 20mA current       |
| Maximum pin voltage        |       | For Example, VDDREG =3.0V BCTRL should not exceed 2.5V. |

**Table 7. Assumptions For calculations** 

| Parameter                | Value                                   |  |  |
|--------------------------|-----------------------------------------|--|--|
| VDDREG                   | 3.0V to 3.6V with typical value of 3.3V |  |  |
| Max DC Collector current | 0.85A @85 °C                            |  |  |
| Emitter voltage          | 1.2V to 1.25V                           |  |  |
| Collector voltage        | Equal to VDDREG                         |  |  |

Table 8. General guidelines for selection of NPN ballast

| Symbol                   | Parameters                                     | Value                      | Unit | Comments                                                                                                                                                                                                                                                                                   |
|--------------------------|------------------------------------------------|----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hfe                      | Minimum DC<br>current gain (Beta)              | 42.5                       |      | As BCTRL pin can not drive more than 20mA Minimum value of beta for a collector current of 0.85A comes out to be 42.5.                                                                                                                                                                     |
| PD (Junction to ambient) | Minimum power<br>dissipation @<br>TA=85 °C     | 2.04                       | W    | Assuming 0.85A collector current with Collector voltage of Ballast 3.6V(max) we get VCE= 3.6V-1.2V=2.4V So power dissipated is 2.4V*0.85A=2.04W . This should be met for junction to ambient power dissipation spec of ballast                                                             |
| IcmaxDC peak             | Maximum peak DC collector current              | 0.85                       | А    | 1.2A and above capacity device preferable                                                                                                                                                                                                                                                  |
| VBE                      | Maximum voltage<br>that BCTRL pin can<br>drive | 1.25V for 0.85A @<br>85 °C | V    | For a VDDREG of 3.0 V (min.), BCTRL pin can drive voltage up to VDDREG - 0.5 V = 2.5 V. Since emitter of ballast is fixed at 1.25 V (max) if chosen ballast can supply 0.85 A collector current @ 85 °C with a base-to-emitter voltage of 1.25 V or lower, it is suitable for application. |
| Ft                       | Unity current gain<br>Frequency of<br>Ballast  | 50                         | MHz  |                                                                                                                                                                                                                                                                                            |

Reducing the collector-to-emitter voltage drop lowers the ballast transistor heat dissipation. This can be implemented in two ways:

- 1. By introducing series resistor or diode(s) between the collector and VDDREG (placed far enough from the transistor for proper cooling)
- 2. By connecting the collector to a separate lower-voltage supply

In both of the above cases the transistor has to stay away from the deep saturation region; otherwise, due to significant Hfe degradation, its base current exceeds the BCTRL output maximum value.

In general, the transistor must be selected such that its Vce saturation voltage is lower than the expected minimum Collector-Emitter voltage, and at the same time, the base current is less than 20 mA for the maximum expected collector current. More information can be found in collateral documentation at http://www.freescale.com

#### 6.2.2 LVD electrical specifications

# 6.2.2.1 Main Supply electrical characteristics Table 9. LVD\_MAIN supply electrical characteristics

| Main Supply LVD<br>Parameters                     | Min   | Тур  | Max   | Unit | Comments                                      |
|---------------------------------------------------|-------|------|-------|------|-----------------------------------------------|
| Power supply                                      | 3.0   | 3.3  | 3.6   | V    |                                               |
| Upper voltage threshold (value @27°C)             |       | 2.76 | 2.915 | V    |                                               |
| Lower voltage threshold (value @27°C)             | 2.656 | 2.73 |       | V    |                                               |
| Time constant of RC filter at LVD input (0.69*RC) | 3.3   |      |       | μs   | 3.3 V noise rejection at LVD comparator input |

#### 6.2.2.2 LVD DIG characteristics

# Table 10. LVD DIG electrical specifications [HPREG(RUN MODE) and LPREG(STOP MODE)]

| LVD DIG<br>Parameters                   | Min   | Тур  | Max   | Unit | Comments                                            |
|-----------------------------------------|-------|------|-------|------|-----------------------------------------------------|
| Power supply                            | 3.0   | 3.3  | 3.6   | V    |                                                     |
| Upper voltage threshold                 | 1.135 | 1.16 | 1.185 | V    |                                                     |
| Lower voltage threshold                 | 1.105 | 1.13 | 1.155 | V    |                                                     |
| Time constant of RC filter at LVD input | 200   |      |       | ns   | 1.2V noise rejection at the input of LVD comparator |

Table 11. LVD DIG electrical specifications [ULPREG(STANDBY MODE)]

| LVD DIG Parameters                      | Min   | Тур  | Max   | Unit | Comments                                            |
|-----------------------------------------|-------|------|-------|------|-----------------------------------------------------|
| Power supply                            | 3.0   | 3.3  | 3.6   | V    |                                                     |
| Upper voltage threshold                 | 1.105 | 1.13 | 1.155 | V    |                                                     |
| Lower voltage threshold                 | 1.075 | 1.10 | 1.125 | V    |                                                     |
| Time constant of RC filter at LVD input | 200   |      |       | ns   | 1.2V noise rejection at the input of LVD comparator |

#### 6.2.3 LDO electrical specifications

#### 6.2.3.1 LDO\_1P1

Table 12. LDO\_1P1 parameters

| Specification                         | Min  | Тур  | Max | Unit | Comments                   |
|---------------------------------------|------|------|-----|------|----------------------------|
| VDDIO                                 | 3    | 3.3  | 3.6 | V    | IO supply                  |
| VDD1P1_OUT                            | 0.9  | 1.1  | 1.2 | V    | Regulator output           |
| I_out                                 | -    |      | 150 | mA   | >= 300mV drop out          |
| Regulator output programming range    | 0.8  | 1.1  | 1.4 | V    | Programmable in 25mV steps |
| Brownout Voltage                      | 0.85 | 0.94 |     | V    |                            |
| Brownout offset step                  | 0    | -    | 175 | mV   | Programmable in 25mV steps |
| Minimum external decoupling capacitor | 1    | -    | -   | μF   | low ESR                    |

For additional information, see the device reference manual.

#### 6.2.3.2 LDO\_2P5

Table 13. LDO\_2P5 parameters

| Specification                         | Min  | Тур  | Max  | Unit | Comments                   |
|---------------------------------------|------|------|------|------|----------------------------|
| VDDIO                                 | 3    | 3.3  | 3.6  | V    | IO supply                  |
| VDD2P5_OUT                            | 2.3  | 2.5  | 2.6  | V    | Regulator output           |
| I_out                                 | -    |      | 350  | mA   | @500mV drop out            |
| Regulator output programming range    | 2.0  | 2.5  | 2.75 | V    | Programmable in 25mV steps |
| [P:][C:] Brownout<br>Voltage          | 2.25 | 2.33 |      | V    |                            |
| Brownout offset step                  | 0    | -    | 175  | mV   | Programmable in 25mV steps |
| Minimum external decoupling capacitor | 1    | -    | -    | μF   | low ESR                    |

For additional information, see the reference manual.

#### 6.2.3.3 LDO\_3P0

Table 14. LDO\_3P0 parameters

| Specification                         | Min   | Тур  | Max  | Unit | Comments                            |
|---------------------------------------|-------|------|------|------|-------------------------------------|
| Input OTG VBUS<br>Supply              | 4.4   |      | 5.25 | V    |                                     |
| Input HOST VBUS<br>Supply             | 4.4   |      | 5.25 | V    |                                     |
| VDD3P0_OUT                            | 2.9   | 3.0  | 3.1  | V    | Regulator output at default setting |
| I_out                                 | -     |      | 50   | mA   | 500 mV drop-out voltage             |
| Regulator output programming range    | 2.625 |      | 3.4  | V    | Programmable in 25mV steps          |
| [P:][C:] Brownout<br>Voltage          | 2.75  | 2.85 |      | V    |                                     |
| Brownout offset step                  | 0     | -    | 175  | mV   | Programmable in 25mV steps          |
| Minimum external decoupling capacitor | 1     | -    | -    | μF   | low ESR                             |

#### **NOTE**

These values are with Anadig\_REG\_3P0[ENABLE\_ILIMIT]= 0 and Anadig\_REG\_3P0[ENABLE\_LINREG]= 1. It is required to set these values before using USB.

#### 6.2.4 Power consumption operating behaviors

Table 15. Power consumption operating behaviors

| Symbol                 | Description                                                                 | Typ. <sup>1</sup> | Max. <sup>2</sup> | Unit | Notes |
|------------------------|-----------------------------------------------------------------------------|-------------------|-------------------|------|-------|
| I <sub>DD_RUN</sub>    | Run mode current — All functionalities of the chip available                | 400               | 850               | mA   |       |
| I <sub>DD_WAIT</sub>   | Wait mode high frequency current at 3.3 V ± 10%                             | 80                | 500               | mA   | 3     |
| I <sub>DD_LPRUN</sub>  | Low-power run mode current at 3.3 V $\pm$ 10%, 24MHz operation, PLL Bypass. | 13                | 325               | mA   | 4     |
| I <sub>DD_ULPRUN</sub> | Ultra-low-power run mode current at 3.3 V ± 10%                             | 12                | 395               | mA   | 5     |
| I <sub>DD_STOP</sub>   | Stop mode current at 3.3 V ± 10%                                            | 7                 | 300               | mA   | 6     |
| I <sub>DD_LPS3</sub>   | Low-power stop3 mode current at 3.3 V ± 10%                                 | 300               | 1300              | uA   | 7     |
| I <sub>DD_LPS2</sub>   | Low-power stop 2 mode current at 3.3 V ± 10%                                | 50                | 875               | uA   | 8     |
| I <sub>DD_VBAT</sub>   | Battery backup mode                                                         | 5                 | 45                | uA   | 9     |

<sup>1.</sup> The Typ numbers represent the average value taken from a matrix lot of parts across normal process variation at ambient temperature.

- 2. The Max numbers represent the single worst case value taken from a matrix lot of parts across normal process variation at maximum temperature.
- 3. CA5, CM4 cores halted
- 4. 24MHz operation, PLL Bypass
- 5. 32 kHz /128 kHz operation, PLL Off
- 6. Lowest power mode with all power retained, RAM retention and LVD protection.
- 7. Standby Mode. 64K RAM retention. I/O states held. ADCs/DACs optionally power-gated. RTC functional. Wakeup from interrupts. Fast IRC enabled.
- 8. Standby Mode 16K RAM retention. I/O states held. ADCs/DACs optionally power-gated. RTC functional. Wakeup from interrupts. Fast IRC enabled.
- 9. All supplies OFF, SRTC, 32kXOSC ON, tampers and monitors ON. 128k IRC optionally ON.

#### 6.2.5 USB PHY current consumption

#### 6.2.5.1 Power Down Mode

Everything powered down, including the VBUS valid detectors, typ condition.

**Table 16. USB PHY Current Consumption in Normal Mode** 

|         | USBx_VBUS | VDD33_LDOIN | VDD33_LDOIN |
|---------|-----------|-------------|-------------|
|         | (3.0V)    | (2.5V)      | (1.1V)      |
|         | Avg       | Avg         | Avg         |
| Current | 5.1 μΑ    | 1.7 μΑ      | <0.5 μΑ     |

#### NOTE

The currents on the 2.5 voltage regulator and 3.0 voltage regulator were identified to be the voltage divider circuits in the USB-specific level shifters.

#### 6.2.6 EMC radiated emissions operating behaviors

Table 17. EMC radiated emissions operating behaviors

| Symbol           | Condition <sup>1</sup>                                                                                   | Clocks                               | Frequency band <sup>2</sup> | Level<br>(Typ) <sup>3</sup> | Unit |
|------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------|-----------------------------|------|
| V <sub>EME</sub> | Device Configuration, test conditions and EM testing per standard IEC 61967-2; Supply voltages: VDD= 5.0 | FCPU = 396<br>MHz FBUS               | 150 KHz –<br>50 MHz         | 22                          | dΒμV |
|                  | V VDD33 = 3.3 V VDD15 = 1.5 V VDD12 = 1.2 V<br>Temp = 25°C                                               | = 66 MHz<br>External<br>Crystal = 24 | 50 MHz –<br>150 MHz         | 24                          |      |
|                  |                                                                                                          | MHz                                  | 150 MHz –<br>500 MHz        | 25                          |      |
|                  |                                                                                                          |                                      | 500-1000                    | 20                          |      |
|                  |                                                                                                          |                                      | IEC level <sup>4</sup>      | К                           | _    |

- 1. Measurements were made per IEC 61967-2 while the device was running basic application code.
- 2. Measurements were performed on the BGA364 version of the device

#### I/O parameters

- 3. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 4. IEC Level Maximums: N ≤ 12dBmV, M ≤ 18dBmV, L ≤ 24dBmV, K ≤ 30dBmV, I ≤ 36dBmV, H ≤ 42dBmV

#### 6.2.7 EMC Radiated Emissions Web Search Procedure boilerplate

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 6.2.8 Capacitance attributes

Table 18. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
|                   | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins |      | 7    | pF   |

## 7 I/O parameters

#### 7.1 GPIO parameters

Table 19. GPIO DC operating conditions

| Symbol            | Parameter                    | Min | Тур | Max | Unit |
|-------------------|------------------------------|-----|-----|-----|------|
| vddi <sup>1</sup> | Core internal supply voltage |     | 1.2 |     | V    |
| ovdd              | I/O output<br>supply voltage | 3   | 3.3 | 3.6 | V    |

1. This is internally controlled.

Table 20. GPIO DC Electrical characteristics

| Symbol | Parameter      | Test condition | Min       | Тур | Max | Unit |
|--------|----------------|----------------|-----------|-----|-----|------|
| Voh    | High-level     | Ioh= -1mA      | ovdd-0.15 |     |     | V    |
|        | output voltage |                |           |     |     |      |

#### Table 20. GPIO DC Electrical characteristics (continued)

| Symbol                          | Parameter                                   | Test condition                                                   | Min      | Тур | Max      | Unit |
|---------------------------------|---------------------------------------------|------------------------------------------------------------------|----------|-----|----------|------|
|                                 |                                             | VOH/VOL<br>values are with<br>respect to<br>DSE=001 <sup>1</sup> |          |     |          |      |
| Vol                             | Low-level output voltage                    | Iol= 1mA                                                         |          |     | 0.15     | V    |
| Vih                             | High-Level DC input voltage                 |                                                                  | 0.7*ovdd |     | ovdd     | V    |
| Vil <sup>2</sup>                | Low-Level DC input voltage                  |                                                                  | 0        |     | 0.3*ovdd | V    |
| Vhys                            | Input Hysteresis                            | ovdd=3.3 V                                                       | 250      |     |          | mV   |
| Vt+ <sup>2</sup>                | Schmitt trigger<br>VT+                      |                                                                  | 0.5*ovdd |     |          | V    |
| Vt- <sup>2</sup> , <sup>3</sup> | Schmitt trigger<br>VT-                      |                                                                  |          |     | 0.5*ovdd | V    |
| lin <sup>4</sup>                | Input current (no pull-up/down)             | Vin = ovdd or 0                                                  | -1       |     | 1        | uA   |
| lin_22pu                        | Input current                               | Vin = 0                                                          |          |     | 212      | uA   |
|                                 | (22KOhm PU)                                 | Vin = ovdd                                                       |          |     | 1        |      |
| lin_47pu                        | Input current                               | Vin = 0                                                          |          |     | 100      |      |
|                                 | (47KOhm PU)                                 | Vin = ovdd                                                       |          |     | 1        |      |
| lin_100pu                       | Input current                               | Vin = 0                                                          |          |     | 50       |      |
|                                 | (100KOhm PU)                                | Vin = ovdd                                                       |          |     | 1        |      |
| lin_100pd                       | Input current                               | Vin = 0                                                          |          |     | 1        |      |
|                                 | (100KOhm PD)                                | Vin = ovdd                                                       |          |     | 50       |      |
| R_Keeper                        | Keeper Circuit<br>Resistance                | Vin = 0.3 x<br>OVDD VI = 0.7 x<br>OVDD                           | 105      |     | 175      | Ohm  |
| Issod                           | Sink current in open drain mode             | Vin = ovdd                                                       |          |     | 7        | mA   |
| Issop                           | Sink/source<br>current in Push<br>Pull mode | Vin = ovdd                                                       |          |     | 7        | mA   |

- For details about Software MUX Pad Control Register DSE bit, see IOMUX Controller chapter of the device reference manual.
- 2. To maintain a valid level, the transitioning edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, VIL or VIH. Monotonic input transition time is from 0.1ns to 1s. Vil and Vih do not apply when hysteresis is enabled.
- 3. Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled.
- 4. Typ condition: typ model, 3.3V, and 25°C. Max condition: bcs model, 3.6V, and -40°C. Min condition: wcs model, 3.0V and 85 °C. These values are for digital IO buffer cells.

Table 21. GPIO AC Electrical Characteristics (3.3V power mode)

| Symbol | Parameter                                          | Drive strength <sup>1</sup> | Slew rate | Test conditions                      | Min  | Max  | Unit |
|--------|----------------------------------------------------|-----------------------------|-----------|--------------------------------------|------|------|------|
| tpr    | IO Output Transition                               | Max 1 1 1                   | slow      | 15pF Cload on pad,                   | 1.70 | 1.81 | ns   |
|        | Times (PA1), rise/fall                             |                             | fast      | input edge rate 200ps                | 1.04 | 1.18 |      |
|        |                                                    | High 1 0 1                  | slow      |                                      | 2.30 | 2.44 |      |
|        |                                                    |                             | fast      |                                      | 1.69 | 1.79 |      |
|        |                                                    | Medium 1 0 0                | slow      |                                      | 3.07 | 3.31 |      |
|        |                                                    |                             | fast      |                                      | 2.45 | 2.61 |      |
|        |                                                    | Low 0 1 1                   | slow      |                                      | 5.13 | 5.44 |      |
|        |                                                    | fast                        |           | 4.79                                 | 5.18 |      |      |
| tpo    | IO Output<br>Propagation Delay<br>(PA2), rise/fall | Max 1 1 1                   | slow      | 15pF Cload on pad,                   | 5.01 | 5.04 | ns   |
|        |                                                    |                             | fast      | input edge rate 200ps                | 3.06 | 3.10 |      |
|        |                                                    | High 1 0 1                  | slow      |                                      | 5.55 | 5.68 |      |
|        |                                                    |                             | fast      |                                      | 3.52 | 3.55 |      |
|        |                                                    | Medium 1 0 0                | slow      |                                      | 6.37 | 6.67 |      |
|        |                                                    |                             | fast      |                                      | 4.04 | 4.11 |      |
|        |                                                    | Low 0 1 1                   | slow      |                                      | 7.39 | 7.60 |      |
|        |                                                    |                             | fast      |                                      | 5.54 | 6.10 |      |
| tpv    | Output Enable to                                   | Max 1 1 1                   | slow      | 15pF Cload on pad,                   | 5.12 | 5.21 | ns   |
|        | Output Valid Delay, rise/fall                      |                             | fast      | input edge rate<br>200ps, 0->1, 1->0 | 3.18 | 3.28 |      |
|        | 1100/1all                                          | High 1 0 1                  | slow      | pad transitions                      | 5.72 | 5.80 |      |
|        |                                                    |                             | fast      |                                      | 3.67 | 3.71 |      |
|        |                                                    | Medium 1 0 0                | slow      |                                      | 6.55 | 6.80 |      |
|        |                                                    |                             | fast      |                                      | 4.06 | 4.09 |      |
|        |                                                    | Low 0 1 1                   | slow      |                                      | 7.80 | 8.19 |      |
|        |                                                    |                             | fast      |                                      | 5.72 | 6.22 |      |
| tpi    | Input Pad                                          | without hysteresis          | -         | 150f Cload on, input                 | 1.06 | 1.31 | ns   |
|        | Propagation Delay rise/fall                        | with hysteresis             | -         | edge rate from pad<br>=1.2ns         | 1.22 | 1.41 |      |

<sup>1.</sup> The drive strengths are controlled by the DSE bit of the Software MUX Pad Control Register. For details, see IOMUX Controller chapter of the device reference manual.

## 7.1.1 Output Buffer Impedance measurement

Table 22. Output Buffer Average Impedance (3.3V power mode)

| Symbol | Parameter | Drive strength <sup>1</sup> | Min | Тур | Max | Unit |
|--------|-----------|-----------------------------|-----|-----|-----|------|
| Rdrv   |           | 0 0 1                       | 116 | 150 | 220 | Ohm  |
|        | impedance | 0 1 0                       | 58  | 75  | 110 |      |
|        |           | 0 1 1                       | 39  | 50  | 73  |      |

Table 22. Output Buffer Average Impedance (3.3V power mode) (continued)

| Symbol | Parameter | Drive strength <sup>1</sup> | Min | Тур | Max | Unit |
|--------|-----------|-----------------------------|-----|-----|-----|------|
|        |           | 1 0 0                       | 30  | 37  | 58  |      |
|        |           | 1 0 1                       | 24  | 30  | 46  |      |
|        |           | 1 1 0                       | 20  | 25  | 38  |      |
|        |           | Extra drive strength        |     |     |     |      |
|        |           | 1 1 1                       | 17  | 20  | 32  |      |

<sup>1.</sup> The drive strengths are controlled by the DSE bit of the Software MUX Pad Control Register. For details, see IOMUX Controller chapter of the device reference manual.

## 7.2 DDR parameters

Table 23. DDR operating conditions

| Symbol | Parameter                                          | Min   | Тур  | Max   | Unit |
|--------|----------------------------------------------------|-------|------|-------|------|
| vddi   | Core internal supply voltage                       | 1.16  | 1.23 | 1.26  | V    |
| ovdd   | I/O output supply voltage (DDR3 mode)              | 1.425 | 1.5  | 1.575 | V    |
| ovdd   | I/O output supply voltage<br>(LPDDR2 mode)         | 1.14  | 1.2  | 1.26  | V    |
| vdd2p5 | I/O PD predriver and level shifters supply voltage | 2.25  | 2.5  | 2.75  | V    |

Table 24. LPDDR2 mode DC Electrical characteristics

| Symbol    | Parameter                        | Test condition | Min       | Тур      | Max               | Unit | Notes                                  |
|-----------|----------------------------------|----------------|-----------|----------|-------------------|------|----------------------------------------|
| Voh       | High-level output voltage        |                | 0.9*ovdd  |          |                   | V    | Note that the JEDEC                    |
| Vol       | Low-level output voltage         |                |           |          | 0.1*ovdd          | V    | LPDDR2<br>specification<br>(JESD209_2B |
| Vref      | Input<br>reference<br>voltage    |                | 0.49*ovdd | 0.5*ovdd | 0.51*ovdd         | V    | ) supersedes<br>any<br>specification   |
| Vih(dc)   | DC input high voltage            |                | Vref+0.13 |          | ovdd              | V    | in this document.                      |
| Vil(dc)   | DC input low voltage             |                | ovss      |          | Vref-0.13         | V    |                                        |
| Vih(diff) | DC differential input logic high |                | 0.26      |          | Note <sup>1</sup> | V    |                                        |
| Vil(diff) | DC differential input logic low  |                | Note      |          | -0.26             | V    |                                        |

Table 24. LPDDR2 mode DC Electrical characteristics (continued)

| Symbol                                                | Parameter                              | Test condition     | Min | Тур | Max | Unit | Notes |
|-------------------------------------------------------|----------------------------------------|--------------------|-----|-----|-----|------|-------|
| lin                                                   | Input current<br>(no pull-up/<br>down) | Vin = ovdd or<br>0 |     |     | 2.5 | uA   |       |
| Tri-state I/O<br>supply<br>current <sup>2</sup>       | lcc-ovdd                               | Vin = ovdd or<br>0 |     |     | 4   |      |       |
| Tri-state<br>vdd2p5 supply<br>current <sup>2</sup>    | lcc-vdd2p5                             | Vi = vddi or 0     |     |     | 1.5 |      |       |
| Tri-state core supply current <sup>2</sup>            | lcc-vddi                               |                    |     |     | 1   |      |       |
| Driver unit<br>(240 Ohm)<br>calibration<br>resolution | Rres                                   |                    |     |     | 10  | Ohm  |       |

<sup>1.</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot.

Table 25. DDR3 mode DC Electrical characteristics

| Symbol           | Parameter                                 | Test condition      | Min       | Тур      | Max               | Unit | Notes                                    |
|------------------|-------------------------------------------|---------------------|-----------|----------|-------------------|------|------------------------------------------|
| Voh              | High-level output voltage                 |                     | 0.8*ovdd  |          |                   | V    | Note that the JEDEC                      |
| Vol              | Low-level output voltage                  | Iol= 1mA            |           |          | 0.2*ovdd          | V    | JESD79_3E<br>specification<br>supersedes |
| Vref             | Input<br>reference<br>voltage             |                     | 0.49*ovdd | 0.5*ovdd | 0.51*ovdd         | V    | any<br>specification<br>in this          |
| Vih(dc)          | DC input high voltage                     |                     | Vref+0.1  |          | ovdd              | V    | document                                 |
| Vil(dc)          | DC input low voltage                      |                     | ovss      |          | Vref-0.1          | V    |                                          |
| Vih(diff)        | DC differential input logic high          |                     | 0.2       |          | Note <sup>1</sup> | V    |                                          |
| Vil(diff)        | DC differential input logic low           |                     | Note      |          | -0.2              | V    |                                          |
| Vtt <sup>2</sup> | Termination voltage                       | Vin = ovdd or<br>0  | 0.49*ovdd | 0.5*ovdd | 0.51*ovdd         |      |                                          |
| lin              | Input current<br>(no pullup/<br>pulldown) | Vi = 0 Vi =<br>ovdd |           |          | 3                 | uA   |                                          |

<sup>2.</sup> Typ condition: typ model, 1.2 V, and 25 °C junction. Max condition: bcs model, 1.26V, and -40 °C. Min condition: wcs model, 1.14V, and Tj 125 °C.

Table 25. DDR3 mode DC Electrical characteristics (continued)

| Symbol                                                | Parameter  | Test condition     | Min | Тур | Max | Unit | Notes |
|-------------------------------------------------------|------------|--------------------|-----|-----|-----|------|-------|
| Tri-state I/O supply current <sup>3</sup>             | lcc-ovdd   | Vin = ovdd or<br>0 |     |     | 5   |      |       |
| Tri-state<br>vdd2p5 supply<br>current <sup>3</sup>    | lcc-vdd2p5 | Vi = vddi or 0     |     |     | 1.5 |      |       |
| Tri-state core supply current <sup>3</sup>            | Icc-vddi   |                    |     |     | 1   |      |       |
| Driver unit<br>(240 Ohm)<br>calibration<br>resolution | Rres       |                    |     |     | 10  | Ohm  |       |

- 1. The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot.
- 2. Vtt is expected to track ovdd/2.
- 3. Typ condition: typ model, 1.5 V, and 25 °C. Max condition: bcs model, 1.575V, and -40 °C. Min condition: wcs model, 1.425V, and max Tj °C 125 °C junction

Table 26. LPDDR2 mode AC Electrical characteristics

| Symbol                | Parameter                                                            | Test condition         | Min       | Max       | Unit | Notes                                           |
|-----------------------|----------------------------------------------------------------------|------------------------|-----------|-----------|------|-------------------------------------------------|
| Vih(ac)               | AC input logic high                                                  |                        | Vref+0.22 | ovdd      | V    | Note that the Jedec LPDDR2                      |
| Vil(ac)               | AC input logic low                                                   |                        |           | Vref-0.22 | V    | specification<br>(JESD209-2B)<br>supersedes any |
| Vidh(ac)              | AC differential input high voltage                                   |                        | 0.44      | -         | V    | specification in this document.                 |
| Vidl(ac) <sup>1</sup> | AC differential input low voltage                                    |                        |           | 0.44      | V    |                                                 |
| Vix(ac) <sup>2</sup>  | AC differential input crosspoint voltage                             | Relative to ovdd/2     | -0.12     | 0.12      | V    |                                                 |
| Vpeak                 | Over/undershoot peak                                                 |                        |           | 0.35      | V    |                                                 |
| Varea                 | Over/undershoot<br>area (above<br>ovdd or below<br>ovss)             | at 800MHz data<br>rate |           | 0.3       | V*ns |                                                 |
| tsr                   | Single output slew rate                                              |                        | 0.4       | 2         | V/ns |                                                 |
| tskd                  | Skew between<br>pad rise/fall<br>asymmetry +<br>skew cased by<br>SSN |                        |           | 0.2       | ns   |                                                 |

#### Power supplies and sequencing

- 1. Vid(ac) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac)-Vil(ac).
- 2. The typical value of Vix(ac) is expected to be about 0.5\*ovdd, and Vix(ac) is expected to track variation of ovdd. Vix(ac) indicates the voltage at which differential input signal must cross.

Table 27. DDR3 mode AC Electrical characteristics

| Symbol                | Parameter                                                            | Test condition          | Min        | Max        | Unit | Notes                                        |
|-----------------------|----------------------------------------------------------------------|-------------------------|------------|------------|------|----------------------------------------------|
| Vih(ac)               | AC input logic high                                                  |                         | Vref+0.175 | ovdd       | V    | Note that the JEDEC                          |
| Vil(ac)               | AC input logic low                                                   |                         | ovss       | Vref-0.175 | V    | JESD79_3E<br>specification<br>supersedes any |
| Vidh(ac)              | AC differential input high voltage                                   |                         | 0.35       | -          | V    | specification in this document               |
| Vidl(ac) <sup>1</sup> | AC differential input low voltage                                    |                         | 0.35       |            | V    |                                              |
| Vix(ac) <sup>2</sup>  | AC differential input crosspoint voltage                             | relative to ovdd/2      | Vref-0.15  | Vref+0.15  | V    | -                                            |
| Vpeak                 | Over/undershoot peak                                                 |                         |            | 0.4        | V    |                                              |
| Varea                 | Over/undershoot<br>area (above<br>ovdd or below<br>ovss)             | at 800 MHz data<br>rate |            | 0.5        | V*ns |                                              |
| tsr                   | Single output slew rate                                              |                         | 0.4        | 2          | V/ns |                                              |
| tskd                  | Skew between<br>pad rise/fall<br>asymmetry +<br>skew cased by<br>SSN |                         |            | 0.2        | ns   |                                              |

- 1. Vid(ac) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac)-Vil(ac).
- 2. The typical value of Vix(ac) is expected to be about 0.5\*ovdd, and Vix(ac) is expected to track variation of ovdd. Vix(ac) indicates the voltage at which differential input signal must cross.

## 8 Power supplies and sequencing

## 8.1 Power sequencing

Table 28. Power sequencing

| Power Supply (PKG Level) | Board Level<br>Power Nets | Parameters                            | Power<br>Order | Comment |
|--------------------------|---------------------------|---------------------------------------|----------------|---------|
| VBAT                     | VBAT                      | Battery supply in case of LDOIN fails | NA             |         |

**Table 28. Power sequencing (continued)** 

| Power Supply (PKG Level) | Board Level<br>Power Nets | Parameters                                                | Power<br>Order | Comment                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD33_LDOIN              | VDD33                     | LDO input supply (LDO1P1,<br>LDO2P5, LDO1P1_RTC)          | 1              | VDD33_LDOIN,VDDREG and VDD33 should come from a                                                                                                                    |
| VDDREG                   | VDD33                     | Device PMU regulator and External ballast supply          | 1              | common supply source<br>(represented as 3.3V SMPS in<br>the Figure 4)                                                                                              |
| VDD33                    | VDD33                     | GPIO 3.3V IO supply, LCD Supply                           | 1              | - the riguite +/                                                                                                                                                   |
| SDRAMC_VDD1P5            | SDRAMC_VDD1P5             | 1.2/1.5 DDR Main IO supply                                | NA             | In case the Ballast transistor's collector is connected to the 1.5V DRAM supply (instead of the 3.3V supply), turn this 1.5V supply on before turning on the 3.3V. |
| VDDA33_ADC               | VDDA33_ADC                | 3.3V supply for ADC, DAC and IO segment                   | 1              |                                                                                                                                                                    |
| VREFH_ADC                | VREFH_ADC                 | High Reference of ADC, DAC                                | 1              |                                                                                                                                                                    |
| VDDA33_AFE               | VDDA33_AFE                | 3.3V supply of AFE (Video ADC)                            | 1              |                                                                                                                                                                    |
| VDD12_AFE                | VDD                       | 1.2V supply for AFE (Video ADC)                           | 2              |                                                                                                                                                                    |
| FA_VDD                   | VDD                       | Shorted with VDD at Board Level in 364BGA (Test pin only) | NA             |                                                                                                                                                                    |
| VDD                      | VDD                       | 1.2V core supply from External ballast                    | 2              |                                                                                                                                                                    |
| USB0_VBUS                | USB_VBUS                  | VBUS supply for USB                                       | NA             |                                                                                                                                                                    |
| USB1_VBUS                | USB_VBUS                  | VBUS supply for USB                                       | NA             |                                                                                                                                                                    |

#### **NOTE**

NA stands for no sequencing needs, for example, the supply can come in any order.

#### NOTE

All supplies grouped together e.g. 1,2, others. These have no power sequencing restriction in between them.

#### NOTE

If none of the SDRAMC pins are connected on the board, the SDRAMC supply could be left floating.

#### NOTE

At power up, 1.2V supply will follow 3.3V supply. At power down, it should be checked that 1.2V falls before 3.3V.

#### NOTE

The standby current on USBx\_VBUS is 300 - 500 uA. This is well below the 2.5 mA limit set by the USB 2.0 specification. This supply will be ON for applications that need to monitor the

VF3xxR, VF5xxR, Rev7, 11/2014.

#### Power supplies and sequencing

USB bus during standby. This supply can be turned-off during standby in applications that cannot tolerate the standby current and do not monitor the USB bus.

#### 8.2 Power supply



Figure 4. Power supply

#### **NOTE**

VBAT is the backup battery supply. If not required, then VBAT should be tied to VDDREG.

#### **NOTE**

WBREG is the Well Bias Regulator. Supplies PD1 WELL during well bias modes.

#### 8.3 Absolute maximum ratings

#### **NOTE**

These are the values above which device can get damaged. Refer to the recommended operating conditions table for intended use case values

Table 29. Absolute maximum ratings

| Symbol                                                | Parameters                                          | Min  | Max   | Unit |
|-------------------------------------------------------|-----------------------------------------------------|------|-------|------|
| USB0_VBUS                                             | VBUS supply for USB                                 | -    | 5.25  | V    |
| USB1_VBUS                                             | VBUS supply for USB                                 | -    | 5.25  | V    |
| USB_DCAP                                              | USB LDO 5V->3.3V Outpu                              | -0.3 | 3.6   | V    |
| VBAT                                                  | Battery supply in case of LDOIN fails               | -0.3 | 3.6   | V    |
| VDD33_LDOIN                                           | LDO input supply                                    | -0.3 | 3.6   | V    |
| DECAP_V11_LDO_OUT                                     | LDO 3.3V -> 1.1V Output                             | -0.3 | 1.3   | V    |
| DECAP_V25_LDO_OUT                                     | LDO 3.3V -> 2.5 Output for PLL,<br>DDR, EFUSE       | -0.3 | 3.6   | V    |
| VDD33                                                 | GPIO 3.3V IO supply                                 | -0.3 | 3.6   | V    |
| VDDREG                                                | Device PMU regulator and<br>External ballast supply | -0.3 | 3.6   | V    |
| VDDA33_ADC                                            | 3.3V supply for ADC, DAC and IO segment             | -0.3 | 3.6   | V    |
| VREFH_ADC                                             | 3.3V supply of AFE (Video ADC)                      | -0.3 | 3.6   | V    |
| VDDA33_AFE                                            | 3.3V supply of AFE (Video ADC)                      | -0.3 | 3.6   | V    |
| VDD12_AFE                                             | 1.2V supply for AFE (Video ADC)                     | -0.3 | 1.3   | V    |
| FA_VDD                                                | Test purpose only                                   | -0.3 | 1.3   | V    |
| VDD                                                   | 1.2V core supply                                    | -0.3 | 1.3   | V    |
| SDRAMC_VDD1P5                                         | 1.2/1.5 DDR Main IO supply                          | -0.3 | 1.975 | V    |
| SDRAMC_VDD2P5 2.5V DDR pre-drive supply DD2P5_LDO_OUT |                                                     | -0.3 | 3.6   | V    |

## 8.4 Recommended operating conditions

Table 30. Recommended operating conditions

| Symbol                | Parameters                                                   | Conditions                                           | Min                  | Тур  | Max            | Unit |
|-----------------------|--------------------------------------------------------------|------------------------------------------------------|----------------------|------|----------------|------|
| USB0_VBUS             | VBUS supply for USB<br>w.r.t USB0_GND                        |                                                      | 4.4                  | 5    | 5.25           | V    |
| USB1_VBUS             | VBUS supply for USB<br>w.r.t USB1_GND                        |                                                      | 4.4                  | 5    | 5.25           | V    |
| USB_DCAP              | USB LDO 5V->3 V<br>Output                                    | External DCAP (10uF termination for USBREG)          |                      | 3    |                | V    |
| VBAT                  | Battery supply in case of LDOIN fails                        | External CAP 0.1uF                                   | 2.4                  | 3.3  | 3.6            | V    |
| VDD33_LDOIN           | LDO input supply                                             |                                                      | 3                    | 3.3  | 3.6            | V    |
| DECAP_V11_LDO_OU<br>T | LDO 3.3V -> 1.1V<br>Output                                   | Recommended<br>External DCAP:<br>1uF(Min) 10uF (Max) |                      | 1.1  |                | V    |
| DECAP_V25_LDO_OU<br>T | LDO 3.3V -> 2.5 Output<br>for PLL, DDR pre-<br>driver, EFUSE | Recommended<br>External DCAP:<br>1uF(Min) 10uF (Max) |                      | 2.5  |                | V    |
| VDD33                 | GPIO 3.3V IO supply                                          | External CAP (10uF)                                  | 3                    | 3.3  | 3.6            | V    |
| VDDREG                | Device PMU regulator<br>and External ballast<br>supply       | External CAP (10uF)                                  | xternal CAP (10uF) 3 |      | 3.6            | V    |
| VDDA33_ADC            | 3.3V supply for ADC,<br>DAC and IO segment                   | External CAP (10uF)                                  | 3                    | 3.3  | 3.6            | V    |
| VREFH_ADC             | High reference voltage for ADC and DAC                       | Relation with VDDDA33_ADC (1uF)                      | 2.5                  | 3.3  | VDDA33_<br>ADC | V    |
| VREFL_ADC             | Low reference voltage for ADC and DAC                        | External CAP (10uF)                                  |                      | 0    |                | V    |
| VDDA33_AFE            | 3.3V supply of AFE (Video ADC)                               | External CAP 10uF                                    | 3                    | 3.3  | 3.6            | V    |
| VDD12_AFE             | 1.2V supply for AFE (Video ADC)                              |                                                      | 1.16                 | 1.23 | 1.26           | V    |
| FA_VDD                | For testing purpose only should be shorted to VDD on board.  |                                                      | 1.16                 | 1.23 | 1.26           | V    |
| VDD <sup>1</sup>      | 1.2V core supply                                             | 4.7uF with a low ESR value (100 milliohms)           | 1.16                 | 1.23 | 1.26           | V    |
| USB0_GND              | Ground supply for USB                                        |                                                      |                      | 0    |                | V    |
| USB1_GND              | Ground supply for USB                                        |                                                      |                      | 0    |                | V    |
| VSS_KEL0              | USB LDO ground output                                        |                                                      |                      | 0    |                | V    |
| VSS                   | VSS ground                                                   |                                                      |                      | 0    |                | V    |
| VSSA33_ADC            | Ground supply for ADC, DAC and IO segment                    |                                                      |                      | 0    |                | V    |

Table 30. Recommended operating conditions (continued)

| Symbol        | Parameters                                               | Conditions        | Min   | Тур | Max   | Unit |
|---------------|----------------------------------------------------------|-------------------|-------|-----|-------|------|
| VSSA33_AFE    | Ground supply of AFE (Video ADC)                         |                   |       | 0   |       | V    |
| VSS12_AFE     | Ground supply for AFE (Video ADC)                        |                   |       | 0   |       | V    |
| SDRAMC_VDD1P5 | LPDDR2                                                   | External CAP 10uF | 1.142 | 1.2 | 1.26  | V    |
| SDRAMC_VDD1P5 | DDR3                                                     | External CAP 10uF | 1.425 | 1.5 | 1.575 | V    |
| SDRAMC_VDD2P5 | 2.5V DDR pre-drive<br>supply<br>DD2P5_LDO_OUT            | External CAP 10uF | 2.25  | 2.5 | 2.75  | V    |
| -             | Maximum power supply ramp rate (Slew limit for power-up) |                   | -     |     | 0.1   | V/us |

For customer applications, this is governed by ballast output which is controlled by the device and appropriate voltage ranges are maintained.

# 8.5 Recommended Connections for Unused Analog Interfaces NOTE

There are two options to handle unused power pins:

- 1. Connect all unused supplies to their respective voltage. To save the power, do not enable the module and/or do not enable clock gate to the module.
- 2. Keep all unused supplies floating.

If pin is shared by several peripheral, then all peripherals connected to multiplexer have to be powered. For example: if pin is shared by GPIO and ADC input and GPIO functionality is used, then ADC has to be powered due to internal structure of the multiplexer. Keep unused input signals grounded if power pins are powered. Keep unused input signals floating if power pins are floating. Keep unused output signals floating.

| Module | Name                                  | Recommendation if Unused                                  |
|--------|---------------------------------------|-----------------------------------------------------------|
| ADC    | VDDA33_ADC                            | 3.3V or float (Note: Powers both ADC and DAC)             |
|        | VREFH_ADC, VREFL_ADC                  | VREFH_ADC same as VDDA33_ADC<br>VREFL_ADC ground or float |
|        | ADC0SE8, ADC0SE9, ADC1SE8,<br>ADC1SE9 | Ground or float                                           |
| ССМ    | LVDS0P, LVDS0N                        | Float                                                     |
| DAC    | DACO0, DACO1                          | Float                                                     |

Table continues on the next page...

VF3xxR, VF5xxR, Rev7, 11/2014.

#### Peripheral operating requirements and behaviours

| Module    | Name                                  | Recommendation if Unused                                                                                                            |
|-----------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| USB       | USB_DCAP, USB0_VBUS,<br>USB1_VBUS     | Connect USBx_VBUS and USB_DCAP together and tie to ground through a 10K ohm resistor. Do NOT tie directly to ground, latch-up risk. |
|           | USB0_GND, USB1_GND                    | Ground                                                                                                                              |
|           | USB0_VBUS_DETECT,<br>USB1_VBUS_DETECT | Float                                                                                                                               |
|           | USB0_DM, USB0_DP, USB1_DM,<br>USB1_DP | Float                                                                                                                               |
| Video ADC | VDDA33_AFE                            | 3.3V or Float                                                                                                                       |
|           | VDD12_AFE                             | 1.2V or Float                                                                                                                       |
|           | VADC_AFE_BANDGAP                      | Float                                                                                                                               |
|           | VADCSE0, VADCSE1, VADCSE2,<br>VADCSE3 | Ground or Float                                                                                                                     |

## 9 Peripheral operating requirements and behaviours

## 9.1 Analog

#### 9.1.1 12-bit ADC electrical characteristics

# 9.1.1.1 12-bit ADC operating conditions Table 31. 12-bit ADC Operating Conditions

| Characteristic    | Conditions                                              | Symb              | Min               | Тур               | Max               | Unit  | Comment |
|-------------------|---------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------|---------|
|                   |                                                         |                   |                   | 1                 |                   |       |         |
| Supply voltage    | Absolute                                                | $V_{DDAD}$        | 2.5               | -                 | 3.6               | V     | -       |
|                   | Delta to V <sub>DDAD</sub> (VDD-<br>VDDAD)              | ΔVDDAD            | -100              | 0                 | 100               | mV    | -       |
| Ground voltage    | Delta to V <sub>SSAD</sub> (VSS-<br>VSSAD) <sup>2</sup> | ΔVSSAD            | -100              | 0                 | 100               | mV    | -       |
| Ref Voltage High  | -                                                       | V <sub>REFH</sub> | 1.5               | $V_{DDAD}$        | $V_{DDAD}$        | V     | -       |
| Ref Voltage Low   | -                                                       | V <sub>REFL</sub> | V <sub>SSAD</sub> | V <sub>SSAD</sub> | V <sub>SSAD</sub> | V     | -       |
| Input Voltage     | -                                                       | V <sub>ADIN</sub> | V <sub>REFL</sub> | -                 | V <sub>REFH</sub> | V     | -       |
| Input Capacitance | 8/10/12 bit modes                                       | C <sub>ADIN</sub> | -                 | 1.5               | 2                 | pF    | -       |
| Input Resistance  | ADLPC=0, ADHSC=1                                        | R <sub>ADIN</sub> | -                 | 5                 | 7                 | kohms | -       |
|                   | ADLPC=0, ADHSC=0                                        |                   | -                 | 12.5              | 15                | kohms | -       |
|                   | ADLPC=1, ADHSC=0                                        |                   | -                 | 25                | 30                | kohms | -       |

Table 31. 12-bit ADC Operating Conditions (continued)

| Characteristic                    | Conditions                                                              | Symb              | Min                                | Тур       | Max        | Unit       | Comment                      |
|-----------------------------------|-------------------------------------------------------------------------|-------------------|------------------------------------|-----------|------------|------------|------------------------------|
|                                   |                                                                         |                   |                                    | 1         |            |            |                              |
| Analog Source<br>Resistance       | 12 bit mode f <sub>ADCK</sub> =<br>40MHz ADLSMP=0,<br>ADSTS=10, ADHSC=1 | R <sub>AS</sub>   | -                                  | -         | 1          | kohms      | T <sub>samp</sub> =150<br>ns |
| R <sub>AS</sub> depends on Sample | Time Setting (ADLSMP,                                                   | •                 | ADC Power<br>me vs R <sub>AS</sub> | Mode (ADH | SC, ADLPC) | See charts | for Minimum                  |
| ADC Conversion Clock<br>Frequency | ADLPC=0, ADHSC=1<br>12 bit mode                                         | f <sub>ADCK</sub> | 4                                  | -         | 40         | MHz        | -                            |
|                                   | ADLPC=0, ADHSC=0<br>12 bit mode                                         |                   | 4                                  | -         | 30         | MHz        | -                            |
|                                   | ADLPC=1, ADHSC=0<br>12 bit mode                                         |                   | 4                                  | -         | 20         | MHz        | -                            |

- 1. Typical values assume VDDAD = 3.3 V, Temp = 25°C, f<sub>ADCK</sub>=20 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference



Figure 5. 12-bit ADC Input Impedance Equivalency Diagram

#### 9.1.1.2 12-bit ADC characteristics

## Table 32. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ , $V_{REFL} = V_{SSAD}$ )

| Characteristic    | Conditions                 | Symb               | Min | Тур  | Max | Unit   | Comment                   |
|-------------------|----------------------------|--------------------|-----|------|-----|--------|---------------------------|
| Supply Current    | ADLPC=1, ADHSC=0           | I <sub>DDAD</sub>  |     | 250  |     | μΑ     | ADLSMP=0                  |
|                   | ADLPC=0, ADHSC=0           |                    |     | 350  |     |        | ADSTS=10 ADCO=1           |
|                   | ADLPC=0, ADHSC=1           |                    |     | 400  |     |        |                           |
| Supply Current    | Stop, Reset, Module<br>Off | I <sub>DDAD</sub>  |     | 0.01 | 0.8 | μА     |                           |
| ADC Asynchronous  | ADHSC=0                    | f <sub>ADACK</sub> |     | 10   |     | MHz    | $t_{ADACK} = 1/f_{ADACK}$ |
| Clock Source      | ADHSC=1                    |                    |     | 20   |     |        |                           |
| Sample Cycles     | ADLSMP=0,<br>ADSTS=00      | Csamp              |     | 2    |     | cycles |                           |
|                   | ADLSMP=0,<br>ADSTS=01      |                    |     | 4    |     |        |                           |
|                   | ADLSMP=0,<br>ADSTS=10      |                    |     | 6    |     |        |                           |
|                   | ADLSMP=0,<br>ADSTS=11      |                    |     | 8    |     |        |                           |
|                   | ADLSMP=1,<br>ADSTS=00      |                    |     | 12   |     |        |                           |
|                   | ADLSMP=1,<br>ADSTS=01      |                    |     | 16   |     |        |                           |
|                   | ADLSMP=1,<br>ADSTS=10      |                    |     | 20   |     |        |                           |
|                   | ADLSMP=1,<br>ADSTS=11      |                    |     | 24   |     |        |                           |
| Conversion Cycles | ADLSMP=0<br>ADSTS=00       | Cconv              |     | 28   |     | cycles |                           |
|                   | ADLSMP=0<br>ADSTS=01       |                    |     | 30   |     |        |                           |
|                   | ADLSMP=0<br>ADSTS=10       |                    |     | 32   |     |        |                           |
|                   | ADLSMP=0<br>ADSTS=11       |                    |     | 34   |     |        |                           |
|                   | ADLSMP=1<br>ADSTS=00       |                    |     | 38   |     |        |                           |
|                   | ADLSMP=1<br>ADSTS=01       |                    |     | 42   |     |        |                           |
|                   | ADLSMP=1<br>ADSTS=10       |                    |     | 46   |     |        |                           |
|                   | ADLSMP=1,<br>ADSTS=11      |                    |     | 50   |     |        |                           |
| Conversion Time   | ADLSMP=0<br>ADSTS=00       | Tconv              |     | 0.7  |     | μs     | Fadc=40 MHz               |
|                   | ADLSMP=0<br>ADSTS=01       |                    |     | 0.75 |     |        |                           |

Table 32. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ ,  $V_{REFL} = V_{SSAD}$ ) (continued)

| Characteristic                     | Conditions                                      | Symb            | Min                        | Тур     | Max   | Unit                                     | Comment                        |                     |
|------------------------------------|-------------------------------------------------|-----------------|----------------------------|---------|-------|------------------------------------------|--------------------------------|---------------------|
|                                    | ADLSMP=0<br>ADSTS=10                            |                 |                            | 0.8     |       |                                          |                                |                     |
|                                    | ADLSMP=0<br>ADSTS=11                            |                 |                            | 0.85    |       |                                          |                                |                     |
|                                    | ADLSMP=1<br>ADSTS=00                            |                 |                            | 0.95    |       |                                          |                                |                     |
|                                    | ADLSMP=1<br>ADSTS=01                            |                 |                            | 1.05    |       |                                          |                                |                     |
|                                    | ADLSMP=1<br>ADSTS=10                            |                 |                            | 1.15    |       |                                          |                                |                     |
|                                    | ADLSMP=1,<br>ADSTS=11                           |                 |                            | 1.25    |       |                                          |                                |                     |
| Total Unadjusted                   | 12 bit mode                                     | TUE             | -2                         | -       | +5    | LSB                                      | With Max Averaging             |                     |
| Error                              | 10 bit mode                                     |                 | -0.5                       | -       | +2    |                                          |                                |                     |
|                                    | 8 bit mode                                      |                 | -0.25                      | -       | +1.5  |                                          |                                |                     |
| Differential Non-                  | 12 bit mode                                     | DNL             | -                          | ±0.6    | ±1.5  | LSB <sup>1</sup>                         | Waiting for histogram          |                     |
| Linearity                          | 10bit mode                                      |                 | -                          | ±0.5    | ±1    |                                          |                                | method confirmation |
|                                    | 8 bit mode                                      |                 | -                          | ±0.25   | ±0.5  |                                          |                                |                     |
| Integral Non-Linearity             | 12 bit mode                                     | INL             | -                          | ±2      | ±4    | LSB <sup>1</sup>                         | Waiting for histogran          |                     |
|                                    | 10bit mode                                      |                 | -                          | ±1      | ±2    | 1                                        | method confirmation            |                     |
|                                    | 8 bit mode                                      |                 | -                          | ±0.5    | ±1    |                                          |                                |                     |
| Zero-Scale Error                   | 12 bit mode                                     | E <sub>ZS</sub> | -                          | +1.0    | ±1.6  | LSB <sup>1</sup>                         | VADIN = V <sub>REFL</sub> With |                     |
|                                    | 10bit mode                                      |                 | -                          | ±0.4    | ±0.8  |                                          | Max Averaging                  |                     |
|                                    | 8 bit mode                                      |                 | -                          | ±0.1    | ±0.4  |                                          |                                |                     |
| Full-Scale Error                   | 12 bit mode                                     | E <sub>FS</sub> | -                          | ±2      | ±3.5  | LSB <sup>1</sup>                         | VADIN = V <sub>REFH</sub> With |                     |
|                                    | 10bit mode                                      |                 | -                          | ±0.5    | ±1    |                                          | Max Averaging                  |                     |
|                                    | 8 bit mode                                      |                 | -                          | ±0.25   | ±0.75 |                                          |                                |                     |
| Quantization Error                 | 12 bit mode                                     | EQ              | -                          | ±1 to 0 |       | LSB <sup>1</sup>                         |                                |                     |
|                                    | 10bit mode                                      |                 | -                          | ±0.5    |       |                                          |                                |                     |
|                                    | 8 bit mode                                      |                 | -                          | ±0.5    |       |                                          |                                |                     |
| Effective Number of Bits           | 12 bit mode                                     | ENOB            | 10.1                       | 10.7    | -     | Bits                                     | Fin = 100Hz                    |                     |
| Signal to Noise plus<br>Distortion | See ENOB                                        | SINAD           | SINAD = 6.02 x ENOB + 1.76 |         | dB    |                                          |                                |                     |
| Input Leakage Error                | all modes                                       | EIL             | I <sub>In</sub> x RAS      |         | mV    | I <sub>In</sub> = 400 nA leakage current |                                |                     |
| Temp Sensor Slope                  | Across the full temperature range of the device | m               |                            | 1.84    |       | mV/°C                                    |                                |                     |
| Temp Sensor Voltage                | 25°C                                            | $V_{TEMP25}$    | -                          | 696     | -     | mV                                       |                                |                     |

<sup>1.</sup>  $1 LSB = (V_{REFH} - V_{REFL})/2N$ 

The ADC electrical spec would be met with the calibration enabled configuration.



Figure 6. Minimum Sample Time Vs Ras (Cas = 2pF)



Figure 7. Minimum Sample Time Vs Ras (Cas = 5pF)



Figure 8. Minimum Sample Time Vs Ras (Cas = 10pF)

### 9.1.2 12-bit DAC electrical characteristics

# 9.1.2.1 12-bit DAC operating requirements Table 33. 12-bit DAC operating requirements

| Symbol         | Desciption              | Min. | Тур | Max.           | Unit | Notes |
|----------------|-------------------------|------|-----|----------------|------|-------|
| VDDA33_ADC     | Supply voltage          | 3.0  | 3.3 | 3.6            | V    |       |
| VREFH_ADC      | Reference voltage       | 2.5  | 3.3 | VDDA33_<br>ADC | V    | 1     |
| C <sub>L</sub> | Output load capacitance | _    |     | 100            | pF   | 2     |
| Ι <sub>L</sub> | Output load current     | _    |     | 1              | mA   |       |

<sup>1.</sup> User will need to set up DACx\_STATCTRL [DACRFS]=1 to select the valid VREFH\_ADC reference. When DACx\_STATCTRL [DACRFS]=0, the DAC reference is connected to an internal ground node and is not a valid voltage reference. Note that the DAC and ADC share the VREFH\_ADC reference simultaneously.)

# 9.1.2.2 12-bit DAC operating behaviors Table 34. 12-bit DAC operating behaviors

| Symbol                | Description                                                | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                            | _    | _    | 100  | μΑ   |       |
| I <sub>DDA_DACH</sub> | Supply current — high-power mode                           | _    | _    | 500  | μΑ   |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) — low-power mode | _    | 10   | 15   | μs   |       |

Table continues on the next page...

<sup>2.</sup> A small load capacitance (47 pF) can improve the bandwidth performance of the DAC

#### **Analog**

Table 34. 12-bit DAC operating behaviors (continued)

| Symbol               | Description                                                                    | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------|--------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| t <sub>DACHP</sub>   | Full-scale settling time (0x080 to 0xF7F) — high-power mode                    | _                         | 3        | 5                 | μs     | 1     |
| t <sub>CCDACLP</sub> | Code-to-code settling time (0xBF8 to 0xC08)                                    |                           |          |                   | μs     | 1     |
|                      | low-power mode                                                                 | _                         | 5        | _                 |        |       |
|                      | high-power mode                                                                | _                         | 1        | _                 |        |       |
| V <sub>dacoutl</sub> | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000      | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub> | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF | V <sub>DACR</sub><br>-100 | _        | V <sub>DACR</sub> | mV     |       |
| INL                  | Integral non-linearity error — high speed mode                                 |                           | _        | ±8                | LSB    | 2     |
| DNL                  | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                | _                         | _        | ±1                | LSB    | 3     |
| V <sub>OFFSET</sub>  | Offset error                                                                   | _                         | ±0.4     | ±0.8              | %FSR   |       |
| E <sub>G</sub>       | Gain error                                                                     | _                         | ±0.1     | ±0.6              | %FSR   | 4     |
| PSRR                 | Power supply rejection ratio, V <sub>DDA</sub> =3 V, T = 25 C                  |                           | 70       |                   | dB     |       |
| T <sub>CO</sub>      | Temperature coefficient offset voltage                                         | _                         | 3.7      | _                 | μV/C   |       |
| T <sub>GE</sub>      | Temperature coefficient gain error                                             | _                         | 0.000421 | _                 | %FSR/C |       |
| A <sub>C</sub>       | Offset aging coefficient                                                       | _                         | _        | 100               | μV/yr  |       |
| Rop                  | Output resistance load = 3 kΩ                                                  | _                         | _        | 250               | Ω      |       |
| SR                   | Slew rate -80h→ F7Fh→ 80h                                                      |                           |          |                   | V/µs   |       |
|                      | High power (SP <sub>HP</sub> )                                                 |                           | 1.7      | 3                 |        |       |
|                      | Low power (SP <sub>LP</sub> )                                                  |                           | 0.3      | 0.6               |        |       |
| СТ                   | Channel to channel cross talk                                                  | _                         | 70       |                   | dB     |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0+100mV to  $V_{DACR}$ -100 mV
- 3. The DNL is measured for 0+100mV to  $\ensuremath{V_{DACR}}\xspace-100\ mV$
- 4. Calculated by a best fit curve from  $V_{SS}$ +100 mV to  $V_{DACR}$ -100 mV

# DAC12 INL vs Digital Code



Figure 9. INL error vs. digital code

### **Analog**

# DAC12 DNL vs Digital Code



Figure 10. DNL error vs. digital code



### Figure 11. Offset at half scale vs. temperature

# 9.1.3 VideoADC Specifications

This section describes the electrical specification and characteristics of the VideoADC Analog Front End.

**Description** Unit **Notes Symbol** Min. Typ. Max. VDDA33\_AFE ٧ 3.0 3.3 3.6 Supply voltage 41 Supply current mΑ ٧ VDDA12\_AFE 1.26 Supply voltage 1.1 1.2 14 Supply current mΑ  $V_{in}$ Input signal voltage range 0.5 0 1.4 ٧ 10 nF External AC coupling 47 The external AC coupling capacitance cannot be too large.

Table 35. VideoADC Specifications

Table continues on the next page...

Table 35. VideoADC Specifications (continued)

| Symbol   | Description     | Min. | Тур. | Max. | Unit | Notes                                                                                            |
|----------|-----------------|------|------|------|------|--------------------------------------------------------------------------------------------------|
| $V_{BG}$ | Bandgap voltage | _    | 0.6  | _    |      | Bandgap voltage on<br>VADC_AFE_BANDGAP pin. Pin<br>should be decoupled with a 100nF<br>capacitor |



Figure 12. VideoADC supply scheme



Figure 13. VideoADC supply decoupling

VideoADC 3.3V and 1.2V power supply pins should be decoupled to their respective grounds using low-ESR 100nF capacitors

### NOTE

If possible, avoid using switched voltage regulators for the AFE power domains. Use linear voltage regulators instead.

### **NOTE**

The 3.3V and 1.2V power domains should be separated from other circuitry on the board by inductors/beads to filter out high frequency noise.

# 9.2 Display and Video interfaces

### 9.2.1 DCU Switching Specifications

### 9.2.1.1 Interface to TFT panels (DCU0/1)

This section provides the LCD interface timing for a generic active matrix color TFT panel. In the figure below, signals are shown with positive polarity. The sequence of events for active matrix interface timing:

- PCLK latches data into the panel on its positive edge (when positive polarity is selected). In active mode, PCLK runs continuously. This signal frequency could be from 5 to 66 MHz depending on the panel type.
- HSYNC causes the panel to start a new line. It always encompasses at least one PCLK pulse.
- VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse.
- DE acts like an output enable signal to the LCD panel. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off.

Figure 14. TFT LCD interface timing overview1

<sup>1.</sup> In the figure, LD[23:0]" signal is "line data," an aggregation of the DCU's RGB signals—R[0:7], G[0:7] and B[0:7].



### 9.2.1.2 Interface to TFT LCD Panels—Pixel Level Timings

This section provides the horizontal timing (timing of one line), including both the horizontal sync pulse and data. All parameters shown in the figure below are programmable. This timing diagram corresponds to positive polarity of the PCLK signal (meaning the data and sync signals change on the rising edge) and active-high polarity of the HSYNC, VSYNC and DE signals. The user can select the polarity of the HSYNC and VSYNC signals via the SYN\_POL register, whether active-high or active-low. The default is active-high. The DE signal is always active-high. Pixel clock inversion and a flexible programmable pixel clock delay are also supported. They are programmed via the clock divide . The DELTA\_X and DELTA\_Y parameters are programmed via the DISP\_SIZE register. The PW\_H, BP\_H and FP\_H parameters are programmed via the HSYN PARA register. The PW\_V, BP\_V and FP\_V parameters are programmed via the VSYN\_PARA register.

| Symbol           | Characteristic             |                                                    | Unit |
|------------------|----------------------------|----------------------------------------------------|------|
| t <sub>PCP</sub> | Display pixel clock period | 11.2                                               | ns   |
| t <sub>PWH</sub> | HSYNC pulse width          | PW_H * t <sub>PCP</sub>                            | ns   |
| t <sub>BPH</sub> | HSYNC back porch width     | BP_H * t <sub>PCP</sub>                            | ns   |
| t <sub>FPH</sub> | HSYNC front porch width    | FP_H * t <sub>PCP</sub>                            | ns   |
| t <sub>SW</sub>  | Screen width               | DELTA_X * t <sub>PCP</sub>                         | ns   |
| t <sub>HSP</sub> | HSYNC (line) period        | (PW_H + BP_H + FP_H + DELTA_X ) * t <sub>PCP</sub> | ns   |
| t <sub>PWV</sub> | VSYNC pulse width          | PWV * t <sub>HSP</sub>                             | ns   |
| t <sub>BPV</sub> | VSYNC back porch width     | BP_V * t <sub>HSP</sub>                            | ns   |
| t <sub>FPV</sub> | VSYNC front porch width    | FP_V * t <sub>HSP</sub>                            | ns   |
| t <sub>SH</sub>  | Screen height              | DELTA_Y * t <sub>HSP</sub>                         | ns   |
| t <sub>VSP</sub> | VSYNC (frame) period       | (PW_V + BP_V + FP_V + DELTA_Y ) * t <sub>HSP</sub> | ns   |



Figure 15. Horizontal sync timing



Figure 16. Vertical sync pulse

# 9.2.1.3 Interface to TFT LCD panels—access level

This section provides the access level timing parameters of the LCD interface.

Table 37. LCD Interface Timing Parameters1, 2, 3—Access Level

| Symbol           | Description                                              | Min  | Max | Unit |
|------------------|----------------------------------------------------------|------|-----|------|
| t <sub>CKP</sub> | Pixel Clock Period                                       | 11.2 | _   | ns   |
| t <sup>DV</sup>  | TFT interface data valid after pixel clock               | _    | 4.4 | ns   |
| t <sup>DV</sup>  | TFT interface HSYNC valid after pixel clock              | _    | 4.4 | ns   |
| t <sup>DV</sup>  | TFT interface VSYNC valid after pixel clock              | _    | 4.4 | ns   |
| t <sup>DV</sup>  | TFT interface DE valid after pixel clock                 | _    | 4.4 | ns   |
| t <sup>HO</sup>  | TFT interface output hold time for data and control bits | 0    | _   | ns   |
|                  | Relative skew between the data bits                      | _    | 4.4 | ns   |

<sup>1.</sup> The characteristics in this table are based on the assumption that data is output at +ve edge and displays latch data on -ve edg6

### **DCU Switching Specifications**

- 2. Intra bit skew is less than 2 ns
- 3. Load CL = 50 pf



Figure 17. LCD Interface Timing Parameters—Access Level

# 9.2.2 Video Input Unit timing

This section provides the timing parameters of the Video Input Unit (VIU) interface.



Figure 18. VIU Timing Parameters

**Table 38. VIU Timing Parameters** 

| Symbol              | Characteristic            | Min Value | Max Value | Unit |
|---------------------|---------------------------|-----------|-----------|------|
| f <sub>PIX_CK</sub> | VIU pixel clock frequency | _         | 64        | MHz  |
| t <sub>DSU</sub>    | VIU data setup time       | 4         | _         | ns   |
| t <sub>DHD</sub>    | VIU data hold time        | 1         | _         | ns   |

### 9.2.3 LCD driver electrical characteristics

This section provides LCD driver electrical specification at  $V_{DD33} = 3.3 \text{ V} \pm 10\%$ .

Table 39. LCD driver specifications

| Symbol             | Parameter                                                                                                                   | Min | Typical | Max            | Unit |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|---------|----------------|------|
| VLCD               | Voltage on VLCD (LCD supply) pin with respect to VSS                                                                        | 0   |         | VDD33 +<br>0.3 | V    |
| Z <sub>BP/FP</sub> | LCD output impedance<br>(BP[n-1:0],FP[m-1:0]) for output levels<br>VDDE, VSS                                                | _   | _       | 5.0            | ΚΩ   |
| I <sub>BP/FP</sub> | LCD output current (BP[n-1:0],FP[m-1:0]) for outputs charge/discharge voltage levels VDDE2/3, VDDE1/2, VDDE/3) <sup>1</sup> | _   | 25      | -              | μΑ   |

<sup>1.</sup> With PWR=10, BSTEN=0, and BSTAO=0

# 9.3 Ethernet specifications

# 9.3.1 Ethernet Switching Specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. All Ethernet signals use pad type pad\_fsr. The timing specifications described i the section assume a pad slew rate setting of 11 and a load of 50 pF<sup>2</sup>.

# 9.3.2 Receive and Transmit signal timing specifications

This section provides timing specs that meet the requirements for RMII interfaces for a range of transceiver devices.

Table 40. Receive signal timing for RMII interfaces

|        | Characteristic                              | RMII Mode |     | RMII Mode       |  | Unit |
|--------|---------------------------------------------|-----------|-----|-----------------|--|------|
|        |                                             | Min       | Max |                 |  |      |
| _      | EXTAL frequency (RMII input clock RMII_CLK) | _         | 50  | MHz             |  |      |
| E3, E7 | RMII_CLK pulse width high                   | 35%       | 65% | RMII_CLK period |  |      |

Table continues on the next page...

These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11).
 When operating this interface at lower frequencies, increase the slew rate by using the 10, 01, or 00 setting to increase edge rise and fall times, thus reducing EMI.

Table 40. Receive signal timing for RMII interfaces (continued)

|        | Characteristic                           | RM  | III Mode | Unit            |
|--------|------------------------------------------|-----|----------|-----------------|
|        |                                          | Min | Max      |                 |
| E4, E8 | RMII_CLK pulse width low                 | 35% | 65%      | RMII_CLK period |
| E1     | RXD[1:0], CVS_DV, RXER to RMII_CLK setup | 4   | _        | ns              |
| E2     | RMII_CLK to RXD[1:0], CRS_DV, RXER hold  | 2   | _        | ns              |
| E6     | RMII_CLK to TXD[1:0], TXEN valid         | _   | 14       | ns              |
| E5     | RMII_CLK to TXD[1:0], TXEN invalid       | 4   |          | ns              |



Figure 19. RMII receive signal timing diagram



Figure 20. RMII transmit signal timing diagram

See the most current device errata document when using the internally generated RXCLK and TXCLK clocks.



Figure 21. MII receive signal timing diagram

Table 41. Receive signal timing for MII interfaces

| Characteristic                                        |                | MII Mode |        | Unit |    |
|-------------------------------------------------------|----------------|----------|--------|------|----|
|                                                       |                | Min      | Тур    | Max  |    |
| RX_CLK clock period (100/10 MBPS)                     | teye           |          | 40/400 |      | ns |
| RX_CLK duty cycle, t <sub>PWH</sub> /t <sub>CYC</sub> |                | 45       | 50     | 55   | %  |
| Input setup time before RX_CLK                        | t <sub>S</sub> | 5        |        |      | ns |
| Input setup time after RX_CLK                         | t <sub>H</sub> | 5        |        |      | ns |

# 9.3.3 Receive and Transmit signal timing specifications for MII interfaces

This section provides timing specs that meet the requirements for MII interfaces for a range of transceiver devices.

### **Ethernet specifications**



Figure 22. MII receive signal timing diagram

Table 42. Receive signal timing for MII interfaces

| Characteristic                                        |                | MII Mode |        | Unit |    |
|-------------------------------------------------------|----------------|----------|--------|------|----|
|                                                       |                | Min      | Тур    | Max  |    |
| RX_CLK clock period (100/10 MBPS)                     | teye           |          | 40/400 |      | ns |
| RX_CLK duty cycle, t <sub>PWH</sub> /t <sub>CYC</sub> |                | 45       | 50     | 55   | %  |
| Input setup time before RX_CLK                        | t <sub>s</sub> | 5        |        |      | ns |
| Input hold time after RX_CLK                          | t <sub>h</sub> | 5        |        |      | ns |



Figure 23. MII transmit signal timing diagram

Table 43. Transmit signal timing for MII interfaces

| Characteristic                                        |                | MII Mode |        | Unit |    |
|-------------------------------------------------------|----------------|----------|--------|------|----|
|                                                       |                | Min      | Тур    | Max  |    |
| TX_CLK clock period (100/10 MBPS)                     | tcyc           |          | 40/400 |      | ns |
| TX_CLK duty cycle, t <sub>PWH</sub> /t <sub>CYC</sub> |                | 45       | 50     | 55   | %  |
| Out delay from TX_CLK                                 | t <sub>D</sub> | 2        |        | 25   | ns |

### 9.4 Audio interfaces

# 9.4.1 Enhanced Serial Audio Interface (ESAI) Timing Parameters

The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. The following table shows the interface timing values.

Table 44. Enhanced Serial Audio Interface (ESAI) Timing

| No | Characteristics                                 | Symbol             | Min                           | Max  | Condition <sup>1</sup> | Unit |
|----|-------------------------------------------------|--------------------|-------------------------------|------|------------------------|------|
| 1  | Clock cycle <sup>2</sup>                        | t <sub>SSICC</sub> | 30.0                          | _    | master                 | ns   |
|    |                                                 |                    | (4 × T <sub>c</sub> )         | _    |                        |      |
| 2  | Clock high period:                              | _                  | 6                             | _    |                        | ns   |
|    | master     slave                                | _                  |                               | _    | _                      |      |
|    | Siave                                           |                    | (2 × T <sub>c</sub> –<br>9.0) |      |                        |      |
|    |                                                 |                    | 15                            |      |                        |      |
|    |                                                 |                    | (2 × T <sub>c</sub> )         |      |                        |      |
| 3  | Clock low period:                               | _                  | 6 (2 × T <sub>c</sub> –       | _    | _                      | ns   |
|    | master     slave                                | _                  | 9.0)                          | _    | _                      |      |
|    | - Slave                                         |                    | 15 (2 × T <sub>c</sub> )      |      |                        |      |
| 4  | FSR Input and Data Input setup time before SCKR | _                  | 6                             | _    | Slave                  | ns   |
|    | (SCK in synchronous mode) falling edge          | _                  | 15                            | _    | Master                 |      |
| 5  | FSR Input and Data Input hold time after SCKR   | _                  | 2                             | _    | Slave                  | ns   |
|    | falling edge                                    | _                  | 0                             | _    | Master                 |      |
| 6  | SCKT rising edge to FST out and Data out valid  | _                  | _                             | 15   | Slave                  | ns   |
|    |                                                 | _                  | _                             | 6    | Master                 |      |
| 7  | SCKT rising edge to FST out and Data out hold   | _                  | _                             | 0    | Slave                  | ns   |
|    |                                                 | _                  | _                             | 0    | Master                 |      |
| 8  | FST input setup time before SCKT falling edge   | _                  | 6                             | _    | Slave                  | ns   |
|    |                                                 | _                  | 15                            | _    | Master                 |      |
| 9  | FST input hold time after SCKT falling edge     | _                  | 2                             | _    | Slave                  | ns   |
|    |                                                 | _                  | 0                             | _    | Master                 |      |
| 10 | HCKR/HCKT clock cycle                           | _                  | 15                            | _    | _                      | ns   |
|    |                                                 |                    | (2 x T <sub>C</sub> )         |      |                        |      |
| 11 | HCKT input rising edge to SCKT output           | _                  | _                             | 18.0 | _                      | ns   |
| 12 | HCKR input rising edge to SCKR output           | _                  | _                             | 18.0 | _                      | ns   |

<sup>1.</sup> SCKT(SCKT pin) = transmit clock SCKR(SCKR pin) = receive clock FST(FST pin) = transmit frame sync FSR(FSR pin) = receive frame sync HCKT(HCKT pin) = transmit high frequency clock HCKR(HCKR pin) = receive high frequency clock

<sup>2.</sup> For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register.



Figure 24. ESAI Transmitter Timing



Figure 25. ESAI Receiver Timing

### 9.4.2 SPDIF Timing Parameters

The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal. Table and Figure below show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SRCK) for SPDIF in Rx mode and the timing of the modulating Tx clock (STCLK) for SPDIF in Tx mode.

| Characteristic                                                                   | Symbol  | Timing Pa   | Unit                      |    |
|----------------------------------------------------------------------------------|---------|-------------|---------------------------|----|
|                                                                                  |         | Min         | Max                       | 1  |
| SPDIFIN Skew: asynchronous inputs, no specs apply                                |         |             | 0.7                       | ns |
| SPDIFOUT output (Load = 50pf)  • Skew  • Transition rising  • Transition falling |         |             | • 1.5<br>• 24.2<br>• 31.3 | ns |
| SPDIFOUT1 output (Load = 30pf) - Skew                                            |         |             | 1.5                       | ns |
| <ul><li>Transition rising</li><li>Transition falling</li></ul>                   |         | Refer Table | 21                        |    |
| Modulating Rx clock (SRCK) period                                                | srckp   | 40          |                           | ns |
| SRCK high period                                                                 | srckph  | 16          |                           | ns |
| SRCK low period                                                                  | srckpl  | 16          |                           | ns |
| Modulating Tx clock (STCLK) period                                               | stclkp  | 40          |                           | ns |
| STCLK high period                                                                | stclkph | 16          |                           | ns |
| STCLK low period                                                                 | stclkpl | 16          |                           | ns |

**Table 45. SPDIF Timing Parameters** 



Figure 26. SRCK Timing Diagram



Figure 27. STCLK Timing Diagram

# 9.4.3 SAI/I<sup>2</sup>S Switching Specifications

This section provides the AC timings for the SAI in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (SAI\_TCR[TSCKP] = 0, SAI\_RCR[RSCKP] = 0) and a non-inverted frame sync (SAI\_TCR[TFSI] = 0, SAI\_RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SAI\_BCLK) and/or the frame sync (SAI\_FS) shown in the figures below.

Table 46. Master Mode SAI Timing

| Num | Characteristic                             | Min                  | Max | Unit        |
|-----|--------------------------------------------|----------------------|-----|-------------|
| S1  | SAI_MCLK cycle time                        | 2 x t <sub>SYS</sub> | _   | ns          |
| S2  | SAI_MCLK pulse width high/low              | 40%                  | 60% | MCLK period |
| S3  | SAI_BCLK cycle time                        | 4 x t <sub>SYS</sub> | _   | ns          |
| S4  | SAI_BCLK pulse width high/low              | 40%                  | 60% | BCLK period |
| S5  | SAI_BCLK to SAI_FS output valid            | _                    | 15  | ns          |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0                    | _   | ns          |
| S7  | SAI_BCLK to SAI_TXD valid                  | _                    | 15  | ns          |
| S8  | SAI_BCLK to SAI_TXD invalid                | 0                    | _   | ns          |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 15                   | _   | ns          |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0                    | _   | ns          |



Figure 28. SAI Timing — Master Modes

| Table 47. | Slave | Mode SA | l Timing |
|-----------|-------|---------|----------|
|-----------|-------|---------|----------|

| Num | Characteristic                            | Min                  | Max | Unit        |
|-----|-------------------------------------------|----------------------|-----|-------------|
| S11 | SAI_BCLK cycle time (input)               | 4 x t <sub>SYS</sub> | _   | ns          |
| S12 | SAI_BCLK pulse width high/low (input)     | 40%                  | 60% | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK        | 10                   | _   | ns          |
| S14 | SAI_FS input hold after SAI_BCLK          | 2                    | _   | ns          |
| S15 | SAI_BCLK to SAI_TXD/SAI_FS output valid   | _                    | 20  | ns          |
| S16 | SAI_BCLK to SAI_TXD/SAI_FS output invalid | 0                    | _   | ns          |
| S17 | SAI_RXD setup before SAI_BCLK             | 10                   | _   | ns          |
| S18 | SAI_RXD hold after SAI_BCLK               | 2                    | _   | ns          |



Figure 29. SAI Timing — Slave Modes

VF3xxR, VF5xxR, Rev7, 11/2014.

# 9.5 Memory interfaces

# 9.5.1 QuadSPI timing

- All data is based on a negative edge data launch from the device and a negative edge data capture, as shown in the timing diagrams in this section. This corresponds to the N/1 sample point as shown in the reference manual QSPI section "Internal Sampling of Serial Flash Input Data."
- Measurements are with a load of 35 pF on output pins. I/P Slew: 1ns
- Timings assume a setting of 0x0000\_000x for QSPI\_SMPR register (see the reference manual for details).

### SDR mode



Figure 30. QuadSPI Input/Read timing (SDR mode)

Table 48. QuadSPI Input/Read timing (SDR mode)

| Symbol          | Parameter                               | Value |     | Value |  | Unit |
|-----------------|-----------------------------------------|-------|-----|-------|--|------|
|                 |                                         | Min   | Max |       |  |      |
| T <sub>is</sub> | Setup time for incoming data            | 4.5   | _   | ns    |  |      |
| T <sub>ih</sub> | Hold time requirement for incoming data | 0     | _   | ns    |  |      |



Figure 31. QuadSPI Output/Write timing (SDR mode)

Table 49. QuadSPI Output/Write timing (SDR mode)

| Symbol           | Parameter                     | Value |     | Unit             |
|------------------|-------------------------------|-------|-----|------------------|
|                  |                               | Min   | Max | ]                |
| T <sub>ov</sub>  | Output Data Valid             | -     | 3.2 | ns               |
| T <sub>oh</sub>  | Output Data Hold              | 0     | -   | ns               |
| T <sub>ck</sub>  | SCK clock period              | -     | 80  | MHz              |
| T <sub>css</sub> | Chip select output setup time | 3     | -   | SCK clock cycles |
| T <sub>csh</sub> | Chip select output hold time  | 3     | -   | SCK clock cycles |

- Tcss and Tcsh are set by QuadSPI\_FLSCH register, the minimum values of 3 shown are the register default values, refer to Reference Manual for further details.
- The timing in the datasheet is based on default values for the QuadSPI-SMPR register and is the recommended setting for highest SCK frequency in SDR mode.
- A negative time indicates the actual capture edge inside the device is earlier than clock appearing at pad.
- Frequency calculator guideline (Max read frequency): SCK > (Flash access time)max + (Tis)max
- A negative input hold time has no bearing on the maximum achievable operating frequency.

### **DDR Mode**

#### **Memory interfaces**



Figure 32. QuadSPI Input/Read timing (DDR mode)

#### **NOTE**

- The numbers are for a setting of 0x1 in regiater QuadSPI\_SMPR[DDRSMP]
- Read frequency calculations should be: SCK/2 > (flash access time) + Setup (Tis) (QuadSPI\_SMPR[DDRSMP])x SCK/4
- Frequency calculator guideline (Max read frequency):
   SCK/2 > (Flash access time)max + (Tis)max (QuadSPI\_SMPR[DDRSMP]) xSCK/4
- Hold timing: flash\_access (min) + flash\_data\_valid (min) > SCK/2 + HOLD(Tih) + (QuadSPI\_SMPR[DDRSMP])SCK/4
- A negative time indicates the actual capture edge inside the device is earlier than clock appearing at pad.

Table 50. QuadSPI Input/Read timing (DDR mode)

| Symbol          | Parameter                               | Value |     | Unit |
|-----------------|-----------------------------------------|-------|-----|------|
|                 |                                         | Min   | Max |      |
| T <sub>is</sub> | Setup time for incoming data            | 6.4   | _   | ns   |
| T <sub>ih</sub> | Hold time requirement for incoming data | -3.0  | _   | ns   |

#### NOTE



Figure 33. QuadSPI Output/Write timing (DDR mode)

Table 51. QuadSPI Output/Write timing (DDR mode)

| Symbol           | Parameter                     | Value |     | Unit     |
|------------------|-------------------------------|-------|-----|----------|
|                  |                               | Min   | Max |          |
| T <sub>ov</sub>  | Output Data Valid             | _     | 3.2 | ns       |
| T <sub>oh</sub>  | Output Data Hold              | 0     | _   | ns       |
| T <sub>ck</sub>  | SCK clock period              | -     | 45  | MHz      |
| T <sub>css</sub> | Chip select output setup time | 3     | -   | Clk(sck) |
| T <sub>csh</sub> | Chip select output hold time  | 3     | -   | Clk(sck) |

# 9.5.2 NFC specifications

The NAND flash controller (NFC) implements the interface to standard NAND flash memory devices. This section describes the timing parameters of the NFC.

In the following table:

- T<sub>H</sub> is the flash clock high time and
- T<sub>L</sub> is flash clock low time,

which are defined as:

$$T_{NFC} = T_H + T_L$$

### NOTE

Refer to the Reference Manual for further details on setting up the NFC clocks (CCM\_CSCDR2[NFC\_FRAC\_DIV\_EN + NFC FRAC\_DIV] and CCM\_CSCDR3[NFC\_PRE\_DIV]).

Table 52. NFC specifications

| Num              | Description           | Min.                                   | Max. | Unit |
|------------------|-----------------------|----------------------------------------|------|------|
| t <sub>CLS</sub> | NFC_CLE setup time    | 2T <sub>H</sub> + T <sub>L</sub> – 1   | _    | ns   |
| t <sub>CLH</sub> | NFC_CLE hold time     | T <sub>H</sub> + T <sub>L</sub> - 1    | _    | ns   |
| t <sub>CS</sub>  | NFC_CEn setup time    | 2T <sub>H</sub> + T <sub>L</sub> – 1   | _    | ns   |
| t <sub>CH</sub>  | NFC_CEn hold time     | T <sub>H</sub> + T <sub>L</sub>        | _    | ns   |
| t <sub>WP</sub>  | NFC_WP pulse width    | T <sub>L</sub> – 1                     | _    | ns   |
| t <sub>ALS</sub> | NFC_ALE setup time    | 2T <sub>H</sub> + T <sub>L</sub>       | _    | ns   |
| t <sub>ALH</sub> | NFC_ALE hold time     | T <sub>H</sub> + T <sub>L</sub>        | _    | ns   |
| t <sub>DS</sub>  | Data setup time       | T <sub>L</sub> – 1                     | _    | ns   |
| t <sub>DH</sub>  | Data hold time        | T <sub>H</sub> – 1                     | _    | ns   |
| t <sub>WC</sub>  | Write cycle time      | T <sub>H</sub> + T <sub>L</sub> - 1    | _    | ns   |
| t <sub>WH</sub>  | NFC_WE hold time      | T <sub>H</sub> – 1                     | _    | ns   |
| t <sub>RR</sub>  | Ready to NFC_RE low   | 4T <sub>H</sub> + 3T <sub>L</sub> + 90 | _    | ns   |
| t <sub>RP</sub>  | NFC_RE pulse width    | T <sub>L</sub> + 1                     | _    | ns   |
| t <sub>RC</sub>  | Read cycle time       | T <sub>L</sub> + T <sub>H</sub> – 1    | _    | ns   |
| t <sub>REH</sub> | NFC_RE high hold time | T <sub>H</sub> – 1                     | _    | ns   |
| t <sub>IS</sub>  | Data input setup time | 11                                     | _    | ns   |



Figure 34. Command latch cycle timing



Figure 35. Address latch cycle timing



Figure 36. Write data latch cycle timing



Figure 37. Read data latch cycle timing in non-fast mode

#### Memory interfaces



Figure 38. Read data latch cycle timing in fast mode

# 9.5.3 FlexBus timing specifications

This section provides FlexBus timing parameters. All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency.

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the FlexBus output clock (FB\_CLK). All other timing relationships can be derived from these values.

All FlexBus signals use pad type pad\_fsr. The following timing specifications assume a pad slew rate setting of 11 and a load of 50 pF<sup>3</sup>

| Num | Characteristic         | Min  | Max                                   | Unit |
|-----|------------------------|------|---------------------------------------|------|
|     | Frequency of operation | _    | 83 <sup>1</sup> (with<br>Wait state)  | MHz  |
|     |                        |      | 57 <sup>2</sup> without<br>Wait state |      |
| FB1 | Clock Period           | 12   | _                                     | ns   |
| FB4 | Input setup            | 10.6 | _                                     | ns   |
| FB5 | Input hold             | 0    | _                                     | ns   |
| FB2 | Output valid           | _    | 6.4                                   | ns   |
| FB3 | Output hold            | 0    |                                       | ns   |

Table 53. FlexBus timing specifications

<sup>1.</sup> Freq = 1000/(11+ access time of external memory+ trace delay for clk and data)

<sup>2.</sup> Freq = 1000/(17+access time of external memory)

<sup>3.</sup> These timing parameters are specified assuming maximum operating frequency and the fastest pad slew rate setting (11).



Figure 39. FlexBus read timing



Figure 40. FlexBus write timing

# 9.5.4 DDR controller specifications

# 9.5.4.1 DDR3 Timing Parameters



Figure 41. DDR3 Command and Address Timing Parameters

### NOTE

RESET pin has a external weak pull DOWN requirement if DDR3 memory is NOT required to support content retention in the device low power modes where core voltage is off but DRAM voltage is on.

RESET pin has a external weak pull UP requirement if DDR3 memory is required to support content retention in the device low power modes where core voltage is off but DRAM voltage is on.

### **NOTE**

CKE pin has a external weak pull down requirement.

**Table 54. DDR3 Timing Parameter** 

| ID   | Parameter                                   | Symbol | CK = 400 MHz |      | Unit |
|------|---------------------------------------------|--------|--------------|------|------|
|      |                                             |        | Min          | Max  | 1    |
| DDR1 | CK clock high-level width                   | tCH    | 0.47         | 0.53 | tCK  |
| DDR2 | CK clock low-level width                    | tCL    | 0.47         | 0.53 | tCK  |
| DDR4 | CS, RAS, CAS,<br>CKE, WE, ODT<br>setup time | tIS    | 440          | -    | ps   |
| DDR5 | CS, RAS, CAS,<br>CKE, WE, ODT<br>hold time  | tlH    | 315          | -    | ps   |
| DDR6 | Address output setup time                   | tIS    | 440          | -    | ps   |
| DDR7 | Address output hold time                    | tlH    | 315          | -    | ps   |

### NOTE

All measurements are in reference to Vref level.

### **NOTE**

Measurements were done using balanced load and 25 ohms resistor from outputs to VDD\_REF.

# 9.5.4.2 DDR3 Read Cycle



Figure 42. DDR3 Read Cycle

Table 55. DDR3 Read Cycle

| ID    | Parameter                              | Symbol | CK = 400 MHz |     | Unit |
|-------|----------------------------------------|--------|--------------|-----|------|
|       |                                        |        | Min          | Max |      |
| DDR26 | Minimum required DQ valid window width | -      | 750          | -   | ps   |

### **NOTE**

To receive the reported setup and hold values, read calibration should be performed in order to locate the DQS in the middle of DQ window.

### **NOTE**

All measurements are in reference to Vref level.

### **NOTE**

Measurements were done using balanced load and 25 ohms resistor from outputs to VDD\_REF

# 9.5.4.3 DDR3 Write cycle



Figure 43. DDR3 Write cycle

Table 56. DDR3 Write cycle

| ID    | Parameter                                                 | Symbol | CK = 400 MHz |       | Unit |
|-------|-----------------------------------------------------------|--------|--------------|-------|------|
|       |                                                           |        | Min          | Max   |      |
| DDR17 | DQ and DQM setup time to DQS (differential strobe)        | tDS    | 240          | _     | ps   |
| DDR18 | DQ and DQM hold time to DQS (differential strobe)         | tDH    | 215          | _     | ps   |
| DDR21 | DQS latching rising transitions to associated clock edges | tDQSS  | -0.25        | +0.25 | tCK  |
| DDR22 | DQS high level width                                      | tDQSH  | 0.45         | 0.55  | tCK  |
| DDR22 | DQS low level width                                       | tDQSL  | 0.45         | 0.55  | tCK  |

### NOTE

To receive the reported setup and hold values, write calibration should be performed in order to locate the DQS in the middle of DQ window.

### NOTE

All measurements are in reference to Vref level.

#### NOTE

Measurements were done using balanced load and 25 ohms resistor from outputs to VDD\_REF.

VF3xxR, VF5xxR, Rev7, 11/2014.

### 9.5.4.4 LPDDR2 Timing Parameter



Figure 44. LPDDR2 Command and Address timing parameter

### **NOTE**

RESET pin has a external weak pull DOWN requirement if LPDDR2 memory is NOT required to support content retention in the device low power modes where core voltage is off but DRAM voltage is on.

### NOTE

RESET pin has a external weak pull UP requirement if LPDDR2 memory is required to support content retention in the device low power modes where core voltage is off but DRAM voltage is on.

### NOTE

CKE pin has a external weak pull down requirement.

**Symbol** ID **Parameter** CK = 400 MHzUnit Min Max LP1 tCH SDRAM clock high-level width 0.45 0.55 tCK LP2 SDRAM clock LOW-level width tCL 0.45 0.55 tCK LP3 CS, CKE setup time tIS 230 ps LP4 CS, CKE hold time tIH 230 LP3 CA setup time tIS 230 \_ ps

**Table 57. LPDDR2 Timing Parameter** 

#### **NOTE**

tIH

230

All measurements are in reference to Vref level.

CA hold time

LP4

Measurements were done using balanced load and 25 ohms resistor from outputs to VDD\_REF.

# 9.5.4.5 LPDDR2 Read Cycle



Figure 45. LPDDR2 Read cycle

Table 58. LPDDR2 Read Cycle

| ID   | Parameter                                         | Symbol | CK = 400 MHz |     | Unit |
|------|---------------------------------------------------|--------|--------------|-----|------|
|      |                                                   |        | Min          | Max |      |
| LP26 | Minimum required DQ valid window width for LPDDR2 | -      | 270          | -   | ps   |

### NOTE

To receive the reported setup and hold values, read calibration should be performed in order to locate the DQS in the middle of DQ window.

### **NOTE**

All measurements are in reference to Vref level.

### NOTE

Measurements were done using balanced load and 25 ohms resistor from outputs to VDD\_REF

# 9.5.4.6 LPDDR2 Write Cycle



Figure 46. LPDDR3 Write Cycle

Table 59. LPDDR2 Write Cycle

| ID   | Parameter                                                 | Symbol | CK = 400 MHz |       | Unit |
|------|-----------------------------------------------------------|--------|--------------|-------|------|
|      |                                                           |        | Min          | Max   |      |
| LP17 | DQ and DQM setup time to DQS (differential strobe)        | tDS    | 220          | 0.55  | ps   |
| LP18 | DQ and DQM hold time to DQS (differential strobe)         | tDH    | 220          | 0.55  | ps   |
| LP21 | DQS latching rising transitions to associated clock edges | tDQSS  | -0.25        | +0.25 | tCK  |
| LP22 | DQS high level width                                      | tDQSH  | 0.4          | -     | tCK  |
| LP23 | DQS low level width                                       | tDQSL  | 0.4          | -     | tCK  |

### NOTE

To receive the reported setup and hold values, write calibration should be performed in order to locate the DQS in the middle of DQ window.

### **NOTE**

All measurements are in reference to Vref level.

### **NOTE**

Measurements were done using balanced load and 25 ohms resistor from outputs to VDD\_REF.

#### 9.6 Communication interfaces

### 9.6.1 MediaLB (MLB) DC Characteristics

The section lists the MediaLB 3-pin interface electrical characteristics.

Table 60. MediaLB 3-Pin Interface Electrical DC Specifications

| Parameter                   | Symbol          | Test Conditions         | Min | Max | Unit |
|-----------------------------|-----------------|-------------------------|-----|-----|------|
| Maximum input voltage       | _               | _                       | _   | 3.6 | ٧    |
| Low level input threshold   | V <sub>IL</sub> | _                       | _   | 0.7 | ٧    |
| High level input threshold  | V <sub>IH</sub> | See Note <sup>1</sup>   | 1.8 | _   | ٧    |
| Low level output threshold  | V <sub>OL</sub> | I <sub>OL</sub> = -6 mA | _   | 0.4 | ٧    |
| High level output threshold | V <sub>OH</sub> | I <sub>OH</sub> = -6 mA | 2.0 | _   | V    |
| Input leakage current       | IL              | 0 < Vin < VDD           | _   | ±10 | μΑ   |

<sup>1.</sup> Higher V<sub>IH</sub> thresholds can be used; however, the risks associated with less noise margin in the system must be evaluated and assumed by the customer.

#### 9.6.2 MediaLB (MLB) Controller AC Timing Electrical Specifications

This section describes the timing electrical information of the MediaLB module.



Figure 47. MediaLB 3-PinTiming

Ground = 0.0 V; Load Capacitance = 40 pF, input transition= 1 ns; MediaLB speed = 256/512 Fs; Fs = 48 kHz; all timing parameters specified from the valid voltage threshold as listed below; unless otherwise noted.

Table 61. MLB 256/512 Fs Timing Parameters

| Parameter                                            | Symbol             | Min         | Max  | Unit | Comment                                   |
|------------------------------------------------------|--------------------|-------------|------|------|-------------------------------------------|
| MLBCLK operating frequency                           | f <sub>mck</sub>   | 11.264      | 25.6 | MHz  | 256xFs at 44.0 kHz,<br>512xFs at 50.0 kHz |
| MLBCLK rise time                                     | t <sub>mck</sub> r | Refer Table | e 21 | ns   | V <sub>IL to V<sub>IH</sub></sub>         |
| MLBCLK fall time                                     | t <sub>mck</sub> f |             |      | ns   | V <sub>IH to V<sub>IL</sub></sub>         |
| MLBCLK low time <sup>1</sup>                         | t <sub>mck</sub> l | 30, 14      | _    | ns   | 256xFs, 512xFs                            |
| MLBCLK high time                                     | t <sub>mck</sub> h | 30, 14      | _    | ns   | 256xFs, 512xFs                            |
| MLBSIG/MLBDAT receiver input setup to MLBCLK falling | t <sub>dsmcf</sub> | 3           | _    | ns   | _                                         |
| MLBSIG/MLBDAT receiver input hold from MLBCLK low    | t <sub>dhmcf</sub> | 2           | _    | ns   | _                                         |
| MLBSIG/MLBDAT output valid from MLBCLK low           | t <sub>mcfdz</sub> | 0           | 16   | ns   | 2                                         |
| Bus output hold from MLBCLK low                      | t <sub>mdzh</sub>  | 2           | _    | ns   | _                                         |

1. MLBCLK low/high time includes the pluse width variation.

The MediaLB driver can release the MLBDAT/MLBSIG line as soon as MLBCLK is low; however, the logic state of the final
driven bit on the line must remain on the bus for tmdzh. Therefore, coupling must be minimized while meeting the
maximum load capacitance listed.

Table 62. MLB 1024 Fs Timing Parameters

| Parameter                                            | Symbol             | Min            | Max  | Unit | Comme<br>nt                                            |
|------------------------------------------------------|--------------------|----------------|------|------|--------------------------------------------------------|
| MLBCLK Operating Frequency <sup>1</sup>              | f <sub>mck</sub>   | 45.056         | 51.2 | MHz  | 1024xfs<br>at 44.0<br>kHz<br>1024xfs<br>at 50.0<br>kHz |
| MLBCLK rise time                                     | f <sub>mckr</sub>  | Refer Table 21 |      | ns   | V <sub>IL to</sub> V <sub>IH</sub>                     |
| MLBCLK fall time                                     | f <sub>mckf</sub>  |                |      | ns   | V <sub>IH to V<sub>IL</sub></sub>                      |
| MLBCLK low time                                      | t <sub>mckl</sub>  | 6.1            | _    | ns   | 2                                                      |
| MLBCLK high time                                     | t <sub>mckh</sub>  | 9.3            | _    | ns   |                                                        |
| MLBSIG/MLBDAT receiver input setup to MLBCLK falling | t <sub>dsmcf</sub> | 3              | _    | ns   |                                                        |
| MLBSIG/MLBDAT receiver input hold from MLBCLK low    | t <sub>dhmcf</sub> | 2              | _    | ns   |                                                        |
| MLBSIG/MLBDAT output valid from MLBCLK low           | t <sub>mcfdz</sub> | -              | 16   | ns   | 3                                                      |
| Bus Hold from MLBCLK low                             | t <sub>mdzh</sub>  | 2              | _    | ns   |                                                        |

- 1. The controller can shut off MLBCLK to place MediaLB in a low-power state. Depending on the time the clock is shut off, a runt pulse can occur on MLBCLK.
- 2. MLBCLK low/high time includes the pluse width variation.
- 3. The MediaLB driver can release the MLBDAT/MLBSIG line as soon as MLBCLK is low; however, the logic state of the final driven bit on the line must remain on the bus for tmdzh. Therefore, coupling must be minimized while meeting the maximum load capacitance listed.

#### 9.6.3 DSPI timing specifications

Table 63. DSPI timing

| No. | Symbol           | Characteristic                                             | Condition | Min                  | Max | Unit             |
|-----|------------------|------------------------------------------------------------|-----------|----------------------|-----|------------------|
| 1   | t <sub>SCK</sub> | SCK Cycle Time                                             | _         | t <sub>SYS</sub> * 2 | _   | ns               |
| 4   | t <sub>SDC</sub> | SCK Clock Pulse Width                                      | _         | 40%                  | 60% | t <sub>SCK</sub> |
| 2   | t <sub>CSC</sub> | CS to SCK Delay                                            | Master    | 16                   | _   | ns               |
| 3   | t <sub>ASC</sub> | After SCK Delay                                            | Master    | 16                   | _   | ns               |
| 5   | t <sub>A</sub>   | Slave Access Time (SS active to SOUT driven)               | Slave     | _                    | 15  | ns               |
| 6   | t <sub>DI</sub>  | Slave Disable Time (SS inactive to SOUT High-Z or invalid) | Slave     |                      | 10  | ns               |
| 9   | t <sub>SUI</sub> | Data Setup Time for Inputs                                 | Master    | 9                    | _   | ns               |

Table continues on the next page...

VF3xxR, VF5xxR, Rev7, 11/2014.

Table 63. DSPI timing (continued)

| No. | Symbol          | Characteristic              | Condition | Min | Max | Unit |
|-----|-----------------|-----------------------------|-----------|-----|-----|------|
|     |                 |                             | Slave     | 4   | _   |      |
| 10  | t <sub>HI</sub> | Data Hold Time for Inputs   | Master    | 0   | _   | ns   |
|     |                 |                             | Slave     | 2   | _   |      |
| 11  | t <sub>DV</sub> | Data Valid (after SCK edge) | Master    | _   | 5   | ns   |
|     |                 | for Outputs                 | Slave     | _   | 10  |      |
| 12  | t <sub>HO</sub> | Data Hold Time for Outputs  | Master    | 0   | _   | ns   |
|     |                 |                             | Slave     | 0   | _   |      |



Figure 48. DSPI classic SPI timing master, CPHA=0



Figure 49. DSPI classic SPI timing master, CPHA=1



Figure 50. DSPI classic SPI timing slave, CPHA=0

#### **Communication interfaces**



Figure 51. DSPI classic SPI timing slave, CPHA=1

#### 9.6.4 I2C timing

Table 64. I2C input timing specifications — SCL and SDA1

| No. | Parameter                                                      | Min. | Max. | Unit                          |
|-----|----------------------------------------------------------------|------|------|-------------------------------|
| 1   | Start condition hold time                                      | 2    | _    | PER_CLK<br>Cycle <sup>2</sup> |
| 2   | Clock low time                                                 | 8    | _    | PER_CLK<br>Cycle              |
| 3   | Bus free time between Start and Stop condition                 | 4.7  | _    | μs                            |
| 4   | Data hold time                                                 | 0.0  | _    | μs                            |
| 5   | Clock high time                                                | 4    | _    | PER_CLK<br>Cycle              |
| 6   | Data setup time                                                | 0.0  | _    | ns                            |
| 7   | Start condition setup time (for repeated start condition only) | 2    | _    | PER_CLK<br>Cycle              |
| 8   | Stop condition setup time                                      | 2    | _    | PER_CLKCyc<br>le              |

<sup>1.</sup> I2C input timing is valid for Automotive and TTL inputs levels, hysteresis enabled, and an input edge rate no slower than 1 ns (10% – 90%).

Table 65. I2C output timing specifications — SCL and SDA1234

| No. | Parameter                 | Min | Max | Unit                       |
|-----|---------------------------|-----|-----|----------------------------|
| 1   | Start condition hold time | 6   | _   | PER_CLK Cycle <sup>5</sup> |

<sup>2.</sup> PER\_CLK is the IPG Clock which drive the I2C BIU and module clock inputs. Typically this is 83Mhz. See the Clocking Overview chapter in the device reference manual for more details.

Table 65. I2C output timing specifications — SCL and SDA1234 (continued)

| No. | Parameter                                                            | Min | Max | Unit          |
|-----|----------------------------------------------------------------------|-----|-----|---------------|
| 2   | Clock low time                                                       | 10  | _   | PER_CLK Cycle |
| 3   | Bus free time between Start and Stop condition                       | 4.7 | _   | μs            |
| 4   | Data hold time                                                       | 7   | _   | PER_CLK Cycle |
| 5   | Clock high time                                                      | 10  | _   | PER_CLK Cycle |
| 6   | Data setup time                                                      | 2   | _   | PER_CLK Cycle |
| 7   | Start condition setup<br>time (for repeated start<br>condition only) | 20  | _   | PER_CLK Cycle |
| 8   | Stop condition setup time                                            | 10  | _   | PER_CLK Cycle |

- 1. All output timing is worst case and includes the mismatching of rise and fall times of the output pads.
- 2. Output parameters are valid for CL = 25 pF, where CL is the external load to the device (lumped). The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.
- 3. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speedsand may cause incorrect operation.
- 4. Programming the IBFD register (I2C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I2C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the pre-scale and division values programmed in the IBC field of the IBFD register.
- 5. PER\_CLK is the IPG Clock which drive the I2C BIU and module clock inputs. Typically this is 83Mhz. See the Clocking Overview chapter in the device reference manual for more details.



Figure 52. I2C input/output timing

## 9.6.5 SDHC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. A load of 50 pF is assumed.

| Num | Symbol           | Description                                     | Min.          | Max.      | Unit |
|-----|------------------|-------------------------------------------------|---------------|-----------|------|
|     |                  | Operating voltage                               | 1.71          | 3.6       | V    |
|     |                  | Card input clock                                |               |           |      |
| SD1 | fpp              | Clock frequency (low speed)                     | 0             | 400       | kHz  |
|     | fpp              | Clock frequency (SD\SDIO full speed\high speed) | 0             | 25\50     | MHz  |
|     | fpp              | Clock frequency (MMC full speed\high speed)     | 0             | 20\50     | MHz  |
|     | f <sub>OD</sub>  | Clock frequency (identification mode)           | 0             | 400       | kHz  |
| SD2 | t <sub>WL</sub>  | Clock low time                                  | 7             | _         | ns   |
| SD3 | t <sub>WH</sub>  | Clock high time                                 | 7             | _         | ns   |
| SD4 | t <sub>TLH</sub> | Clock rise time                                 | _             | 3         | ns   |
| SD5 | t <sub>THL</sub> | Clock fall time                                 | _             | 3         | ns   |
|     |                  | SDHC output / card inputs SDHC_CMD, SDHC_DAT    | (reference to | SDHC_CLK) |      |
| SD6 | t <sub>OD</sub>  | SDHC output delay (output valid)                | -5            | 4         | ns   |
|     |                  | SDHC input / card inputs SDHC_CMD, SDHC_DAT (   | reference to  | SDHC_CLK) |      |
| SD7 | t <sub>ISU</sub> | SDHC input setup time                           | 5             | _         | ns   |
| SD8 | t <sub>IH</sub>  | SDHC input hold time                            | 0             | _         | ns   |

Table 66. SDHC switching specifications



Figure 53. SDHC timing

#### 9.6.6 USB PHY specifications

This section describes the USB-OTG PHY and the USB Host port PHY parameters.

The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG, USB Host with the amendments below (On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification is not applicable to Host port).

- USB ENGINEERING CHANGE NOTICE
  - Title: 5V Short Circuit Withstand Requirement Change
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000
- USB ENGINEERING CHANGE NOTICE
  - Title: Pull-up/Pull-down resistors
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- USB ENGINEERING CHANGE NOTICE
  - Title: Suspend Current Limit Changes
  - Applies to: Universal Serial Bus Specification, Revision 2.0
- On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification
  - Revision 2.0 plus errata and ecn June 4, 2010
- Battery Charging Specification (available from USB-IF)
  - Revision 1.2, December 7, 2010

### 9.7 Clocks and PLL Specifications

#### 9.7.1 24 MHz Oscillator Specifications

The system crystal oscillator consists of a Pierce-type structure running off the digital supply. A straight forward biased-inverter implementation is used. The crystal must be rated for a drive level of 250  $\mu$ W or higher. An ESR (equivalent series resistance) of 80  $\Omega$  or less is recommended to achieve a gain margin of 5.

**Symbol Parameter** Condition Value Unit Min Typ Max 24 Crystal oscillator range MHz  $f_{osc}$ < 5 mΑ losc Startup current < 5 Oscillator startup time ms tuposc

Table 67. 24MHz external oscillator electrical characteristics

Table continues on the next page...

VF3xxR, VF5xxR, Rev7, 11/2014.

Table 67. 24MHz external oscillator electrical characteristics (continued)

| Symbol          | Parameter                   | Condition           | Value                     |     | Unit         |    |
|-----------------|-----------------------------|---------------------|---------------------------|-----|--------------|----|
|                 |                             |                     | Min                       | Тур | Max          |    |
| C <sub>IN</sub> | Input Capacitance           | EXTAL and XTAL pins | <u> </u>                  | 9   | _            | pF |
| VIH             | XTAL pin input high voltage | _                   | 0.8 x<br>Vdd <sup>1</sup> | _   | Vdd<br>+0.3  | V  |
| VIL             | XTAL pin input low voltage  | _                   | Vss<br>-0.3               | _   | 0.2 x<br>Vdd | V  |

<sup>1.</sup>  $V_{DD} = 1.1 \text{ V} \pm 10\%$ , TA = -40 to +85 °C, unless otherwise specified.

#### 9.7.2 32 KHz Oscillator Specifications

This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements a low power oscillator. It also implements a power mux such that it can be powered from either a ~3 V backup battery or VDDIO such as the oscillator consumes power from VDDIO when that supply is available and transitions to the back up battery when VDDIO is lost.

In addition, if the clock monitor determines that the OSC32K is not present, then the source of the 32 K will automatically switch to the 128kHz internal RC clock divided by 4.

The OSC32k runs from vdd\_rtc supply, generated inside OSC32k itself from VDDIO/VBAT. The target battery is a ~3 V coin cell. Proper choice of coin cell type is necessary for chosen VDDIO range. Appropriate series resistor (Rs) must be used when connecting the coin cell. Rs depends on the charge current limit that depends on the chosen coin cell.

#### For example:

- Average Discharge Voltage is 2.5 V
- Maximum Charge Current is 0.6 mA

For a charge voltage of 3.2 V, Rs = (3.2-2.5)/0.6 m = 1.17 k

Table 68. OSC32K Main Characteristics

|                     | Notes                                                                                                                                                                                                                                                      | Min | Тур        | Max |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|
| Fosc                | This frequency is nominal and determined mainly by the crystal selected. 32.0 K would work as well.                                                                                                                                                        |     | 32.768 KHz |     |
| Current consumption | The 4 $\mu$ A is the consumption of the oscillator alone (OSC32k). Total supply consumption will depend on what the digital portion of the RTC consumes. The ring oscillator consumes 1 $\mu$ A when ring oscillator is inactive, 20 $\mu$ A when the ring |     | 4 μΑ       |     |

Table 68. OSC32K Main Characteristics (continued)

|               | Notes                                                                                                                                                                                                                                                                                                                                                    | Min | Тур     | Max |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|
|               | oscillator is running. Another 1.5 µA is drawn from vdd_rtc in the power_detect block. So, the total current is 6.5 µA on vdd_rtc when the ring oscillator is not running.                                                                                                                                                                               |     |         |     |
| Bias resistor | This the integrated bias resistor that sets the amplifier into a high gain state. Any leakage through the ESD network, external board leakage, or even a scope probe that is significant relative to this value will debias the amp. The debiasing will result in low gain, and will impact the circuit's ability to start up and maintain oscillations. |     | 14 ΜΩ   |     |
|               | Crystal Properties                                                                                                                                                                                                                                                                                                                                       |     |         |     |
| Cload         | Usually crystals can be purchased tuned for different Cloads. This Cload value is typically 1/2 of the capacitances realized on the PCB on either side of the quartz. A higher Cload will decrease oscillation margin, but increases current oscillating through the crystal                                                                             |     | 12.5 pF |     |
| ESR           | Equivalent series resistance of the crystal. Choosing a crystal with a higher value will decrease the oscillating margin.                                                                                                                                                                                                                                |     | 50 kΩ   |     |

## 9.7.3 Fast internal RC oscillator (24 MHz) electrical characteristics

This section describes a fast internal RC oscillator (FIRC). This is used as the default clock at the power-up of the device.

Table 69. Fast internal oscillator electrical characteristics

| Symbol              | Parameter                                                                                                                                   | Condition <sup>1</sup>          | Value |     |     |      |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|-----|-----|------|
|                     |                                                                                                                                             |                                 | Min   | Тур | Max | Unit |
| f <sub>RCM</sub>    | RC oscillator high frequency                                                                                                                | T <sub>A</sub> = 25 °C, trimmed | _     | 24  | _   | MHz  |
| I <sub>RCMRUN</sub> | RC oscillator high frequency current in running mode                                                                                        | T <sub>A</sub> = 25 °C, trimmed | _     | 55  |     | μΑ   |
| I <sub>RCMPWD</sub> | RC oscillator high frequency current in power down mode                                                                                     | T <sub>A</sub> = 25 °C          |       | 100 |     | nA   |
| RCMTRIM             | RC oscillator precision after trimming of f <sub>RC</sub>                                                                                   | T <sub>A</sub> = 25 °C          | -1    | _   | +1  | %    |
| RCMVAR              | RC oscillator variation in temperature and supply with respect to f <sub>RC</sub> at T <sub>A</sub> = 55 °C in high frequency configuration |                                 | -5    |     | +5  | %    |

<sup>1.</sup>  $V_{DD}$  = 1.2 V ,  $T_A$  = -40 to +85 °C, unless otherwise specified.

#### 9.7.4 Slow internal RC oscillator (128 KHz) electrical characteristics

This section describes a slow internal RC oscillator (SIRC). This can be used as the reference clock for the RTC module.

Table 70. Slow internal RC oscillator electrical characteristics

| Symbol           | Parameter                                                                                                                   | Condition <sup>1</sup>          |     | Value |     |      |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-------|-----|------|
|                  |                                                                                                                             |                                 | Min | Тур   | Max | Unit |
| f <sub>RCL</sub> | RC oscillator low frequency                                                                                                 | T <sub>A</sub> = 25 °C, trimmed | _   | 128   | _   | kHz  |
| I <sub>RCL</sub> | RC oscillator low frequency current                                                                                         | T <sub>A</sub> = 25 °C, trimmed | _   | 3.1   |     | μΑ   |
| RCLTRIM          | RC oscillator precision after trimming of f <sub>RCL</sub>                                                                  | T <sub>A</sub> = 25 °C          | -1  | _     | +1  | %    |
| RCLVAR 3         | RC oscillator variation in temperature and supply with respect to $f_{RC}$ at $T_A = 55$ °C in high frequency configuration | High frequency configuration    | -5  | _     | +5  | %    |

<sup>1.</sup>  $V_{DD} = 1.2 \text{ V}$ ,  $T_A = -40 \text{ to } +85 \,^{\circ}\text{C}$ , unless otherwise specified.

# 9.7.5 PLL1 and PLL2 (528 MHz System PLL) Electrical Parameters Table 71. PLL1 and PLL2 Electrical Parameters

| Parameter          | Value                  |
|--------------------|------------------------|
| Clock output range | 528 MHz PLL output     |
| Reference clock    | 24 MHz                 |
| Lock time          | <7500 reference cycles |
| Period jitter(p2p) | <140ps                 |
| Duty Cycle         | 48.9%~51.7% PLL output |

# 9.7.6 PLL3 and PLL7 (480 MHz USB PLL) Electrical Parameters Table 72. PLL3 and PLL7 Electrical Parameters

| Parameter          | Value                  |
|--------------------|------------------------|
| Clock output range | 480 MHz PLL output     |
| Reference clock    | 24 MHz                 |
| Lock time          | <425 reference cycles  |
| Period jitter(p2p) | <140 ps                |
| Duty Cycle         | 48.9%~51.7% PLL output |

## 9.7.7 PLL5 (Ethernet PLL) Electrical Parameters

#### **Table 73. PLL5 Electrical Parameters**

| Parameter                                | Value                  |
|------------------------------------------|------------------------|
| Clock output range                       | 500 MHz                |
| Reference clock                          | 24 MHz                 |
| Lock time                                | <7500 reference cycles |
| Cycle to cycle jitter (p2p) <sup>1</sup> | <400ps @ 50 MHz        |
| Duty Cycle                               | 45%~55%                |

1. Jitter numbers are measured at divided PLL clock because high frequency cannot be brought-out IO pad.

# 9.7.8 PLL4 (Audio PLL) Electrical Parameters

#### **Table 74. PLL4 Electrical Parameters**

| Parameter                       | Value                  |
|---------------------------------|------------------------|
| Clock output range              | 650 MHz ~1.3 GHz       |
| Reference clock                 | 24 MHz                 |
| Lock time                       | <7500 reference cycles |
| Long term jitter(RMS)           | <42ps @1128MHz         |
| Period jitter(p2p) <sup>1</sup> | <115ps@1128MHz         |
| Duty Cycle                      | 43%~57%                |

1. Jitter numbers are measured at divided PLL clock because high frequency cannot be brought-out on IO pad.

# 9.7.9 PLL6 (Video PLL) Electrical Parameters

#### **Table 75. PLL6 Electrical Parameters**

| Parameter                          | Value                  |
|------------------------------------|------------------------|
| Clock output range                 | 650 MHz ~1.3 GHz       |
| Reference clock                    | 24 MHz                 |
| Lock time                          | <7500 reference cycles |
| Long term jitter(RMS) <sup>1</sup> | <42ps @ 1128 MHz       |
| Period jitter(p2p)                 | <130ps @960MHz         |
| Duty Cycle                         | 43%~57%                |

1. Jitter numbers are measured at divided PLL clock because high frequency cannot be brought-out on IO pad & at use case frequency.

## 9.8 Debug specifications

#### 9.8.1 JTAG electricals

Table 76. JTAG limited voltage range electricals

| Symbol | Description                                        | Min.    | Max.    | Unit |
|--------|----------------------------------------------------|---------|---------|------|
|        | Operating voltage                                  | 2.7     | 3.6     | V    |
| J1     | TCLK frequency of operation                        |         |         | MHz  |
|        | Boundary Scan                                      | -       | 25      |      |
|        | JTAG and CJTAG                                     | -       | 25      |      |
|        | Serial Wire Debug                                  | -       | 25      |      |
| J2     | TCLK cycle period                                  | 1/J1    | _       | ns   |
| J3     | TCLK clock pulse width                             |         |         |      |
|        | Boundary Scan                                      | 20      | _       | ns   |
|        | JTAG and CJTAG                                     | 20      | _       | ns   |
|        | Serial Wire Debug                                  | 20      | _       | ns   |
| J4     | TCLK rise and fall times                           | Refer T | able 21 | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 8       | _       | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 1.3     | _       | ns   |
| J7     | TCLK low to boundary scan output data valid        | _       | 17      | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _       | 17      | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8       | _       | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.3     | _       | ns   |
| J11    | TCLK low to TDO data valid                         | _       | 17      | ns   |
| J12    | TCLK low to TDO high-Z                             | _       | 17      | ns   |

#### **NOTE**

Input transition (1ns), output load (25 pf) and SRE (000), DSE (111), FSEL(011).



Figure 54. Test clock input timing



Figure 55. Boundary scan (JTAG) timing



Figure 56. Test Access Port timing

## 9.8.2 Debug trace timing specifications

Table 77. Debug trace operating behaviors

| Symbol           | Description                    | Min.           | Max. | Unit |
|------------------|--------------------------------|----------------|------|------|
| T <sub>cyc</sub> | Clock period                   | 50             |      | MHz  |
| $T_{wl}$         | Low pulse width                | 2              | _    | ns   |
| T <sub>wh</sub>  | High pulse width               | 2              | _    | ns   |
| T <sub>r</sub>   | Clock and data rise time       | Refer Table 21 |      | ns   |
| T <sub>f</sub>   | Clock and data fall time Refer | -              |      | ns   |
| tDV              | Data output valid              | 3              | _    | ns   |
| tHO              | Data output hold               | 1              | _    | ns   |



Figure 57. TRACE\_CLKOUT specifications



Figure 58. Trace data specifications

## 10 Thermal attributes

#### 10.1 Thermal attributes

| Board type        | Symbol              | Description                                                                      | 176LQFP | Unit | Notes |
|-------------------|---------------------|----------------------------------------------------------------------------------|---------|------|-------|
| Single-layer (1s) | R <sub>0JA</sub>    | Thermal resistance, junction to ambient (natural convection)                     | 50      | °C/W | ,     |
| Four-layer (2s2p) | $R_{\theta,JA}$     | Thermal resistance, junction to ambient (natural convection)                     | 32      | °C/W | 1,    |
| Single-layer (1s) | R <sub>0JMA</sub>   | Thermal resistance, junction to ambient (200 ft./ min. air speed)                | 40      | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>0JMA</sub>   | Thermal resistance, junction to ambient (200 ft./min. air speed)                 | 25      | °C/W | 1, 2  |
| _                 | $R_{\theta JB}$     | Thermal resistance, junction to board                                            | 21      | °C/W |       |
| _                 | R <sub>eJCtop</sub> | Thermal resistance, junction to case top                                         | 12      | °C/W |       |
| _                 | $\Psi_{ m JT}$      | Thermal characterization parameter, junction to package top (natural convection) | 3       | °C/W |       |

<sup>1.</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance

<sup>2.</sup> Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.

| Board type        | Symbol          | Description                                                  | 364 MAPBGA | Unit | Notes |
|-------------------|-----------------|--------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 45         | °C/W |       |
| Four-layer (2s2p) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 28         | °C/W | 1     |

#### **Dimensions**

| Board type        | Symbol            | Description                                                                                     | 364 MAPBGA | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>ӨЈМА</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed)                               | 37         | °C/W | 1,2   |
| Four-layer (2s2p) | R <sub>вума</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed)                               | 24         | °C/W | 1,2   |
| _                 | R <sub>θJB</sub>  | Thermal resistance, junction to board                                                           | 17         | °C/W |       |
| _                 | R <sub>eJC</sub>  | Thermal resistance, junction to case                                                            | 10         | °C/W |       |
| _                 | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 2          | °C/W |       |

<sup>1.</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

## 11 Dimensions

## 11.1 Obtaining package dimensions

Package dimensions are provided in package drawing.

To find a package drawing, go to www.freescale.com and perform a keyword search for the drawing's document number:

| Package      | Freescale Document Number |
|--------------|---------------------------|
| 176-pin LQFP | 98ASA00452D               |
| 364 MAPBGA   | 98ASA00418D               |

<sup>2.</sup> Per JEDEC JESD51-6 with the board horizontal.

## 12.1 Pinouts

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The IOMUX Controller Module is responsible for selecting which ALT functionality is available on each pin.

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name             | Default              | ALT0 | ALT1                 | ALT2                      | ALT3 | ALT4            | ALT5 | ALT6 | ALT7    | EzPort |
|-------------------|-------------|----------------------|----------------------|------|----------------------|---------------------------|------|-----------------|------|------|---------|--------|
| Y2                | _           | ADC0SE8              | N/<br>A              |      | ADC0_SE8             |                           |      |                 |      |      |         |        |
| W2                | _           | ADC0SE9              |                      |      | ADC0_SE9             |                           |      |                 |      |      |         |        |
| W3                | _           | ADC1SE8              |                      |      | ADC1_SE8             |                           |      |                 |      |      |         |        |
| Y3                | _           | ADC1SE9              |                      |      | ADC1_SE9             |                           |      |                 |      |      |         |        |
| W1                | 34          | VREFH_ADC            |                      |      | VREFH_ADC            |                           |      |                 |      |      |         |        |
| U3                | 33          | VREFL_ADC            |                      |      | VREFL_ADC            |                           |      |                 |      |      |         |        |
| V1                | 31          | VDDA33_<br>ADC       |                      |      | VDDA33_<br>ADC       |                           |      |                 |      |      |         |        |
| V2                | 32          | VSSA33_<br>ADC       |                      |      | VSSA33_<br>ADC       |                           |      |                 |      |      |         |        |
| U1                | 29          | DACO0                |                      |      | DACO0                |                           |      |                 |      |      |         |        |
| U2                | 30          | DACO1                |                      |      | DACO1                |                           |      |                 |      |      |         |        |
| Y4                | 35          | VADCSE0              |                      |      | VADCSE0              |                           |      |                 |      |      |         |        |
| U4                | 37          | VADCSE1              |                      |      | VADCSE1              |                           |      |                 |      |      |         |        |
| W4                | _           | VADCSE2              |                      |      | VADCSE2              |                           |      |                 |      |      |         |        |
| V5                | _           | VADCSE3              |                      |      | VADCSE3              |                           |      |                 |      |      |         |        |
| V3                | 40          | VDDA33_<br>AFE       |                      |      | VDDA33_<br>AFE       |                           |      |                 |      |      |         |        |
| V4                | 39          | VSSA33_AFE           |                      |      | VSSA33_AFE           |                           |      |                 |      |      |         |        |
| T5                | 36          | VDD12_AFE            |                      |      | VDD12_AFE            |                           |      |                 |      |      |         |        |
| R5                | 38          | VSS12_AFE            |                      |      | VSS12_AFE            |                           |      |                 |      |      |         |        |
| U5                | 41          | VADC_AFE_<br>BANDGAP |                      |      | VADC_AFE_<br>BANDGAP |                           |      |                 |      |      |         |        |
| Y13               | 73          | EXTAL                |                      |      | EXTAL                |                           |      |                 |      |      |         |        |
| W13               | 72          | XTAL                 |                      |      | XTAL                 |                           |      |                 |      |      |         |        |
| Y12               | 70          | EXTAL32              |                      |      | EXTAL32              |                           |      |                 |      |      |         |        |
| W12               | 71          | XTAL32               |                      |      | XTAL32               |                           |      |                 |      |      |         |        |
| T4                | 28          | RESETB/<br>RESET_OUT | RESETB/<br>RESET_OUT |      | RESETB/<br>RESET_OUT |                           |      |                 |      |      |         |        |
| N5                | 19          | PTA6                 |                      | PTA6 | RMII_<br>CLKOUT      | RMII_CLKIN/<br>MII0_TXCLK |      | DCU1_<br>TCON11 |      |      | DCU1_R2 |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name                  | Default           | ALT0                 | ALT1                      | ALT2               | ALT3                      | ALT4    | ALT5               | ALT6              | ALT7                              | EzPort |
|-------------------|-------------|---------------------------|-------------------|----------------------|---------------------------|--------------------|---------------------------|---------|--------------------|-------------------|-----------------------------------|--------|
| T3                | 27          | TEST                      |                   |                      | TEST                      |                    |                           |         |                    |                   |                                   |        |
| T1                | 23          | Ext_POR                   |                   |                      | TEST2                     |                    |                           |         |                    |                   |                                   |        |
| V12               | 69          | DECAP_<br>V11_LDO_<br>OUT |                   |                      | DECAP_<br>V11_LDO_<br>OUT |                    |                           |         |                    |                   |                                   |        |
| T11               | 65          | DECAP_<br>V25_LDO_<br>OUT |                   |                      | DECAP_<br>V25_LDO_<br>OUT |                    |                           |         |                    |                   |                                   |        |
| T2                | 26          | BCTRL                     |                   |                      | BCTRL                     |                    |                           |         |                    |                   |                                   |        |
| P5                | 24          | VDDREG                    |                   |                      | VDDREG                    |                    |                           |         |                    |                   |                                   |        |
| T12               | 68          | VDD33_<br>LDOIN           |                   |                      | VDD33_<br>LDOIN           |                    |                           |         |                    |                   |                                   |        |
| V11               | 67          | VSS                       |                   |                      | VSS                       |                    |                           |         |                    |                   |                                   |        |
| U11               | 66          | VSS_KEL0                  |                   |                      | VSS_KEL0                  |                    |                           |         |                    |                   |                                   |        |
| W14               | _           | LVDS0P                    |                   |                      | LVDS0P                    |                    |                           |         |                    |                   |                                   |        |
| Y14               | _           | LVDS0N                    |                   |                      | LVDS0N                    |                    |                           |         |                    |                   |                                   |        |
| K4                | 3           | JTCLK/<br>SWCLK           | JTCLK/<br>SWCLK   | PTA8                 | JTCLK/<br>SWCLK           |                    |                           | DCU0_R0 |                    |                   | MLBCLK                            |        |
| K2                | 4           | JTDI                      | JTDI              | PTA9                 | JTDI                      | RMII_<br>CLKOUT    | RMII_CLKIN/<br>MII0_TXCLK | DCU0_R1 |                    | WDOG_b            |                                   |        |
| K1                | 5           | JTDO                      | JTDO/<br>TRACESWO | PTA10                | JTDO                      | EXT_AUDIO_<br>MCLK |                           | DCU0_G0 |                    | ENET_TS_<br>CLKIN | MLBSIGNAL                         |        |
| L1                | 6           | JTMS/<br>SWDIO            | JTMS/<br>SWDIO    | PTA11                | JTMS/<br>SWDIO            |                    |                           | DCU0_G1 |                    |                   | MLBDATA                           |        |
| L3                | 7           | PTA12                     |                   | PTA12                | TRACECK                   | EXT_AUDIO_<br>MCLK |                           |         |                    | VIU_DATA13        | I2C0_SCL                          |        |
| Y5                | 43          | PTA16                     |                   | PTA16                | TRACED0                   | USB0_<br>VBUS_EN   | ADC1_SE0                  | LCD29   | SAI2_TX_<br>BCLK   | VIU_DATA14        | I2C0_SDA                          |        |
| Y6                | 44          | PTA17                     |                   | PTA17                | TRACED1                   | USB0_<br>VBUS_OC   | ADC1_SE1                  | LCD30   | USB0_SOF_<br>PULSE | VIU_DATA15        | I2C1_SCL                          |        |
| V6                | 46          | PTA18                     |                   | PTA18                | TRACED2                   | ADC0_SE0           | FTM1_QD_<br>PHA           | LCD31   | SAI2_TX_<br>DATA   | VIU_DATA16        | I2C1_SDA                          |        |
| U6                | 47          | PTA19                     |                   | PTA19                | TRACED3                   | ADC0_SE1           | FTM1_QD_<br>PHB           | LCD32   | SAI2_TX_<br>SYNC   | VIU_DATA17        | QSPI1_A_<br>SCK                   |        |
| B18               | 143         | PTA20                     |                   | PTA20                | TRACED4                   |                    |                           | LCD33   |                    | SCI3_TX           | DCU1_<br>HSYNC/<br>DCU1_<br>TCON1 |        |
| D18               | 145         | PTA21                     |                   | PTA21/<br>MIIO_RXCLK | TRACED5                   |                    |                           |         | SAI2_RX_<br>BCLK   | SCI3_RX           | DCU1_<br>VSYNC/<br>DCU1_<br>TCON2 |        |
| E17               | 147         | PTA22                     |                   | PTA22                | TRACED6                   |                    |                           |         | SAI2_RX_<br>DATA   | I2C2_SCL          | DCU1_TAG/<br>DCU1_<br>TCON0       |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name | Default | ALT0  | ALT1     | ALT2             | ALT3                | ALT4           | ALT5                     | ALT6           | ALT7                       | EzPort |
|-------------------|-------------|----------|---------|-------|----------|------------------|---------------------|----------------|--------------------------|----------------|----------------------------|--------|
| C17               | 148         | PTA23    |         | PTA23 | TRACED7  |                  |                     |                | SAI2_RX_<br>SYNC         | I2C2_SDA       | DCU1_DE/<br>DCU1_<br>TCON3 |        |
| R16               | -           | PTA24    |         | PTA24 | TRACED8  | USB1_<br>VBUS_EN |                     |                | SDHC1_CLK                | DCU1_<br>TCON4 |                            |        |
| R17               | 1           | PTA25    |         | PTA25 | TRACED9  | USB1_<br>VBUS_OC |                     |                | SDHC1_CMD                | DCU1_<br>TCON5 |                            |        |
| R19               | -           | PTA26    |         | PTA26 | TRACED10 | SAI3_TX_<br>BCLK |                     |                | SDHC1_<br>DAT0           | DCU1_<br>TCON6 |                            |        |
| R20               | ı           | PTA27    |         | PTA27 | TRACED11 | SAI3_RX_<br>BCLK |                     |                | SDHC1_<br>DAT1           | DCU1_<br>TCON7 |                            |        |
| P20               | ı           | PTA28    |         | PTA28 | TRACED12 | SAI3_RX_<br>DATA | ENET1_<br>1588_TMR0 | SCI4_TX        | SDHC1_<br>DAT2           | DCU1_<br>TCON8 |                            |        |
| P18               | 1           | PTA29    |         | PTA29 | TRACED13 | SAI3_TX_<br>DATA | ENET1_<br>1588_TMR1 | SCI4_RX        | SDHC1_<br>DAT3           | DCU1_<br>TCON9 |                            |        |
| P17               | 1           | PTA30    |         | PTA30 | TRACED14 | SAI3_RX_<br>SYNC | ENET1_<br>1588_TMR2 | SCI4_RTS       | I2C3_SCL                 |                | SCI3_TX                    |        |
| P16               | 1           | PTA31    |         | PTA31 | TRACED15 | SAI3_TX_<br>SYNC | ENET1_<br>1588_TMR3 | SCI4_CTS       | I2C3_SDA                 |                | SCI3_RX                    |        |
| T6                | 49          | PTB0     |         | PTB0  | FTM0_CH0 | ADC0_SE2         | TRACECTL            | LCD34          | SAI2_RX_<br>BCLK         | VIU_DATA18     | QSPI1_A_<br>CS0            |        |
| T7                | 50          | PTB1     | RCON30  | PTB1  | FTM0_CH1 | ADC0_SE3         | RCON30              | LCD35          | SAI2_RX_<br>DATA         | VIU_DATA19     | QSPI1_A_<br>DATA3          |        |
| V7                | 51          | PTB2     | RCON31  | PTB2  | FTM0_CH2 | ADC1_SE2         | RCON31              | LCD36          | SAI2_RX_<br>SYNC         | VIU_DATA20     | QSPI1_A_<br>DATA2          |        |
| W7                | 53          | PTB3     |         | PTB3  | FTM0_CH3 | ADC1_SE3         | EXTRIG              | LCD37          |                          | VIU_DATA21     | QSPI1_A_<br>DATA1          |        |
| Y7                | 54          | PTB4     |         | PTB4  | FTM0_CH4 | SCI1_TX          | ADC0_SE4            | LCD38          | VIU_FID                  | VIU_DATA22     | QSPI1_A_<br>DATA0          |        |
| Y8                | 55          | PTB5     |         | PTB5  | FTM0_CH5 | SCI1_RX          | ADC1_SE4            | LCD39          | VIU_DE                   | VIU_DATA23     | QSPI1_A_<br>DQS            |        |
| W8                | 56          | PTB6     |         | PTB6  | FTM0_CH6 | SCI1_RTS         | QSPI0_A_<br>CS1     | LCD40          | FB_CLKOUT                | VIU_HSYNC      | SCI2_TX                    |        |
| D13               | 166         | PTB7     |         | PTB7  | FTM0_CH7 | SCI1_CTS         | QSPI0_B_<br>CS1     | LCD41          |                          | VIU_VSYNC      | SCI2_RX                    |        |
| J16               | 121         | PTB8     |         | PTB8  | FTM1CH0  |                  | FTM1_QD_<br>PHA     |                | VIU_DE                   |                | DCU1_R6                    |        |
| J19               | 123         | PTB9     |         | PTB9  | FTM1CH1  |                  | FTM1_QD_<br>PHB     |                |                          |                | DCU1_R7                    |        |
| B15               | 159         | PTB10    |         | PTB10 | SCI0_TX  |                  |                     | DCU0_<br>TCON4 | VIU_DE                   | CKO1           | ENET_TS_<br>CLKIN          |        |
| D14               | 164         | PTB11    |         | PTB11 | SCI0_RX  |                  |                     | DCU0_<br>TCON5 | SNVS_<br>ALARM_<br>OUT_B | CKO2           | ENET0_<br>1588_TMR0        |        |
| E13               | 165         | PTB12    | NMI     | PTB12 | SCI0_RTS |                  | SPI0_PCS5           | DCU0_<br>TCON6 | FB_AD1                   | NMI            | ENET0_<br>1588_TMR1        |        |
| D15               | 156         | PTB13    |         | PTB13 | SCI0_CTS |                  | SPI0_PCS4           | DCU0_<br>TCON7 | FB_AD0                   | TRACECTL       |                            |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name                 | Default | ALT0  | ALT1                       | ALT2               | ALT3      | ALT4                    | ALT5           | ALT6       | ALT7            | EzPort |
|-------------------|-------------|--------------------------|---------|-------|----------------------------|--------------------|-----------|-------------------------|----------------|------------|-----------------|--------|
| B14               | 162         | PTB14                    |         | PTB14 | CAN0_RX                    | I2C0_SCL           |           | DCU0_<br>TCON8          |                |            | DCU1_PCLK       |        |
| A14               | 161         | PTB15                    |         | PTB15 | CAN0_TX                    | I2C0_SDA           |           | DCU0_<br>TCON9          |                |            | VIU_PIX_<br>CLK |        |
| C14               | 163         | PTB16                    |         | PTB16 | CAN1_RX                    | I2C1_SCL           |           | DCU0_<br>TCON10         |                |            |                 |        |
| A15               | 160         | PTB17                    |         | PTB17 | CAN1_TX                    | I2C1_SDA           |           | DCU0_<br>TCON11         |                |            |                 |        |
| B12               | 171         | PTB18                    |         | PTB18 | SPI0_PCS1                  | EXT_AUDIO_<br>MCLK |           |                         |                | VIU_DATA9  | CCM_OBS0        |        |
| C13               | 167         | PTB19                    |         | PTB19 | SPI0_PCS0                  |                    |           |                         |                | VIU_DATA10 | CCM_OBS1        |        |
| A13               | 169         | PTB20                    |         | PTB20 | SPI0_SIN                   |                    |           | LCD42                   |                | VIU_DATA11 | CCM_OBS2        |        |
| E12               | 173         | PTB21                    |         | PTB21 | SPI0_SOUT                  |                    |           | LCD43                   |                | VIU_DATA12 | DCU1_PCLK       |        |
| D12               | 172         | PTB22                    |         | PTB22 | SPI0_SCK                   |                    |           |                         | VIU_FID        |            |                 |        |
| V10               | 61          | USB0_GND                 |         |       | USB0_GND                   |                    |           |                         |                |            |                 |        |
| T10               | 63          | USB0_DP                  |         |       | USB0_DP                    |                    |           |                         |                |            |                 |        |
| T9                | 62          | USB0_DM                  |         |       | USB0_DM                    |                    |           |                         |                |            |                 |        |
| W11               | 60          | USB0_VBUS                |         |       | USB0_VBUS                  |                    |           |                         |                |            |                 |        |
| Y10               | 59          | USB_DCAP                 |         |       | USB_DCAP                   |                    |           |                         |                |            |                 |        |
| Y11               | 64          | USB0_<br>VBUS_<br>DETECT |         |       | USB0_<br>VBUS_<br>DETECT   |                    |           |                         |                |            |                 |        |
| Y9                | _           | USB1_GND                 |         |       | USB1_GND                   |                    |           |                         |                |            |                 |        |
| W9                | _           | USB1_DP                  |         |       | USB1_DP                    |                    |           |                         |                |            |                 |        |
| V9                | _           | USB1_DM                  |         |       | USB1_DM                    |                    |           |                         |                |            |                 |        |
| W10               | _           | USB1_VBUS                |         |       | USB1_VBUS                  |                    |           |                         |                |            |                 |        |
| U9                | _           | USB1_<br>VBUS_<br>DETECT |         |       | USB1_<br>VBUS_<br>DETECT   |                    |           |                         |                |            |                 |        |
| L4                | 8           | PTC0                     |         | PTC0  | RMII0_MDC/<br>MII0_MDC     | FTM1CH0            | SPI0_PCS3 | ESAI_SCKT               | SDHC0_CLK      | VIU_DATA0  | RCON18          |        |
| L5                | 9           | PTC1                     |         | PTC1  | RMII0_MDIO/<br>MII0_MDC    | FTM1CH1            | SPI0_PCS2 | ESAI_FST                | SDHC0_CMD      | VIU_DATA1  | RCON19          |        |
| M5                | 11          | PTC2                     |         | PTC2  | RMII0_CRS_<br>DV           | SCI1_TX            |           | ESAI_SDO0               | SDHC0_<br>DAT0 | VIU_DATA2  | RCON20          |        |
| M3                | 12          | PTC3                     |         | PTC3  | RMII0_RXD1/<br>MII0_RXD[1] | SCI1_RX            |           | ESAI_SDO1               | SDHC0_<br>DAT1 | VIU_DATA3  | DCU0_R0         |        |
| L2                | 14          | PTC4                     |         | PTC4  | RMIIO_RXD0/<br>MIIO_RXD[0] | SCI1_RTS           | SPI1_PCS1 | ESAI_SDO2/<br>ESAI_SDI3 | SDHC0_<br>DAT2 | VIU_DATA4  | DCU0_R1         |        |
| M1                | 15          | PTC5                     |         | PTC5  | RMII0_RXER/<br>MII0_RXER   | SCI1_CTS           | SPI1_PCS0 | ESAI_SDO3/<br>ESAI_SDI2 | SDHC0_<br>DAT3 | VIU_DATA5  | DCU0_G0         |        |
| N1                | 16          | PTC6                     |         | PTC6  | RMII0_TXD1/<br>MII0_TXD[1] |                    | SPI1_SIN  | ESAI_SDO5/<br>ESAI_SDI0 | SDHC0_WP       | VIU_DATA6  | DCU0_G1         |        |
| N2                | 17          | PTC7                     |         | PTC7  | RMII0_TXD0/<br>MII0_TXD[0] |                    | SPI1_SOUT | ESAI_SDO4/<br>ESAI_SDI1 |                | VIU_DATA7  | DCU0_B0         |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name         | Default | ALT0  | ALT1                     | ALT2 | ALT3                    | ALT4     | ALT5             | ALT6               | ALT7    | EzPort |
|-------------------|-------------|------------------|---------|-------|--------------------------|------|-------------------------|----------|------------------|--------------------|---------|--------|
| N4                | 18          | PTC8             |         | PTC8  | RMIIO_TXEN/<br>MIIO_TXEN |      | SPI1_SCK                |          |                  | VIU_DATA8          | DCU0_B1 |        |
| T15               | _           | PTC9             |         | PTC9  | RMII1_MDC                |      | ESAI_SCKT               |          |                  | MLBCLK             |         |        |
| U15               | _           | PTC10            |         | PTC10 | RMII1_MDIO               |      | ESAI_FST                |          |                  | MLBSIGNAL          |         |        |
| P4                | -           | PTC11            |         | PTC11 | RMII1_CRS_<br>DV         |      | ESAI_SDO0               |          |                  | MLBDATA            |         |        |
| P3                | -           | PTC12            |         | PTC12 | RMII1_RXD1               |      | ESAI_SDO1               |          | SAI2_TX_<br>BCLK |                    |         |        |
| P1                | -           | PTC13            |         | PTC13 | RMII1_RXD0               |      | ESAI_SDO2/<br>ESAI_SDI3 |          | SAI2_RX_<br>BCLK |                    |         |        |
| R1                | -           | PTC14            |         | PTC14 | RMII1_RXER               |      | ESAI_SDO3/<br>ESAI_SDI2 | SCI5_TX  | SAI2_RX_<br>DATA | ADC0_SE6           |         |        |
| P2                | -           | PTC15            |         | PTC15 | RMII1_TXD1               |      | ESAI_SD05/<br>ESAI_SDI0 | SCI5_RX  | SAI2_TX_<br>DATA | ADC0_SE7           |         |        |
| R3                | -           | PTC16            |         | PTC16 | RMII1_TXD0               |      | ESAI_SDO4/<br>ESAI_SDI1 | SCI5_RTS | SAI2_RX_<br>SYNC | ADC1_SE6           |         |        |
| R4                | -           | PTC17            |         | PTC17 | RMII1_TXEN               |      | ADC1_SE7                | SCI5_CTS | SAI2_TX_<br>SYNC | USB1_SOF_<br>PULSE |         |        |
| B10               | _           | DDR_A[15]        |         |       | DDR_A15                  |      |                         |          |                  |                    |         |        |
| D9                | _           | DDR_A[14]        |         |       | DDR_A14                  |      |                         |          |                  |                    |         |        |
| A10               | _           | DDR_A[13]        |         |       | DDR_A13                  |      |                         |          |                  |                    |         |        |
| C10               | _           | DDR_A[12]        |         |       | DDR_A12                  |      |                         |          |                  |                    |         |        |
| D10               | _           | DDR_A[11]        |         |       | DDR_A11                  |      |                         |          |                  |                    |         |        |
| D7                | _           | DDR_A[10]        |         |       | DDR_A10                  |      |                         |          |                  |                    |         |        |
| В9                | _           | DDR_A[9]         |         |       | DDR_A9                   |      |                         |          |                  |                    |         |        |
| A11               | _           | DDR_A[8]         |         |       | DDR_A8                   |      |                         |          |                  |                    |         |        |
| A7                | _           | DDR_A[7]         |         |       | DDR_A7                   |      |                         |          |                  |                    |         |        |
| A9                | _           | DDR_A[6]         |         |       | DDR_A6                   |      |                         |          |                  |                    |         |        |
| B6                | _           | DDR_A[5]         |         |       | DDR_A5                   |      |                         |          |                  |                    |         |        |
| A6                | _           | DDR_A[4]         |         |       | DDR_A4                   |      |                         |          |                  |                    |         |        |
| В7                | _           | DDR_A[3]         |         |       | DDR_A3                   |      |                         |          |                  |                    |         |        |
| A8                | _           | DDR_A[2]         |         |       | DDR_A2                   |      |                         |          |                  |                    |         |        |
| C11               | _           | DDR_A[1]         |         |       | DDR_A1                   |      |                         |          |                  |                    |         |        |
| <b>C</b> 7        | _           | DDR_A[0]         |         |       | DDR_A0                   |      |                         |          |                  |                    |         |        |
| D8                | _           | DDR_BA[2]        |         |       | DDR_BA2                  |      |                         |          |                  |                    |         |        |
| C9                | _           | DDR_BA[1]        |         |       | DDR_BA1                  |      |                         |          |                  |                    |         |        |
| C8                | _           | DDR_BA[0]        |         |       | DDR_BA0                  |      |                         |          |                  |                    |         |        |
| B4                | _           | DDR_CAS_b        |         |       | DDR_CAS_b                |      |                         |          |                  |                    |         |        |
| A5                | -           | DDR_CKE[0]       |         |       | DDR_CKE0                 |      |                         |          |                  |                    |         |        |
| A2                | _           | DDR_CLK[0]       |         |       | DDR_CLK0                 |      |                         |          |                  |                    |         |        |
| B2                | -           | DDR_CLK_<br>b[0] |         |       | DDR_CLK_<br>b0           |      |                         |          |                  |                    |         |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name         | Default | ALT0  | ALT1           | ALT2    | ALT3     | ALT4     | ALT5      | ALT6 | ALT7 | EzPort |
|-------------------|-------------|------------------|---------|-------|----------------|---------|----------|----------|-----------|------|------|--------|
| C5                | 1           | DDR_CS_<br>b[0]  |         |       | DDR_CS_b0      |         |          |          |           |      |      |        |
| D2                | 1           | DDR_D[15]        |         |       | DDR_D15        |         |          |          |           |      |      |        |
| H2                | ı           | DDR_D[14]        |         |       | DDR_D14        |         |          |          |           |      |      |        |
| C1                | ı           | DDR_D[13]        |         |       | DDR_D13        |         |          |          |           |      |      |        |
| G1                | 1           | DDR_D[12]        |         |       | DDR_D12        |         |          |          |           |      |      |        |
| E2                | -           | DDR_D[11]        |         |       | DDR_D11        |         |          |          |           |      |      |        |
| H1                | _           | DDR_D[10]        |         |       | DDR_D10        |         |          |          |           |      |      |        |
| D1                | _           | DDR_D[9]         |         |       | DDR_D9         |         |          |          |           |      |      |        |
| J1                | _           | DDR_D[8]         |         |       | DDR_D8         |         |          |          |           |      |      |        |
| G3                | -           | DDR_D[7]         |         |       | DDR_D7         |         |          |          |           |      |      |        |
| C3                | -           | DDR_D[6]         |         |       | DDR_D6         |         |          |          |           |      |      |        |
| J3                | _           | DDR_D[5]         |         |       | DDR_D5         |         |          |          |           |      |      |        |
| F3                | _           | DDR_D[4]         |         |       | DDR_D4         |         |          |          |           |      |      |        |
| G4                | _           | DDR_D[3]         |         |       | DDR_D3         |         |          |          |           |      |      |        |
| D4                | _           | DDR_D[2]         |         |       | DDR_D2         |         |          |          |           |      |      |        |
| H3                | _           | DDR_D[1]         |         |       | DDR_D1         |         |          |          |           |      |      |        |
| F4                | _           | DDR_D[0]         |         |       | DDR_D0         |         |          |          |           |      |      |        |
| G2                | _           | DDR_DQM[1]       |         |       | DDR_DQM1       |         |          |          |           |      |      |        |
| J4                | _           | DDR_DQM[0]       |         |       | DDR_DQM0       |         |          |          |           |      |      |        |
| E1                | -           | DDR_DQS[1]       |         |       | DDR_DQS1       |         |          |          |           |      |      |        |
| D3                | _           | DDR_DQS[0]       |         |       | DDR_DQS0       |         |          |          |           |      |      |        |
| F1                | -           | DDR_DQS_<br>b[1] |         |       | DDR_DQS_<br>b1 |         |          |          |           |      |      |        |
| E3                | ı           | DDR_DQS_<br>b[0] |         |       | DDR_DQS_<br>b0 |         |          |          |           |      |      |        |
| A4                | -           | DDR_RAS_b        |         |       | DDR_RAS_b      |         |          |          |           |      |      |        |
| C6                | _           | DDR_WE_b         |         |       | DDR_WE_b       |         |          |          |           |      |      |        |
| C4                | ı           | DDR_ODT[0]       |         |       | DDR_ODT0       |         |          |          |           |      |      |        |
| B1                | -           | DDR_ODT[1]       |         |       | DDR_ODT1       |         |          |          |           |      |      |        |
| G5                | -           | DDR_VREF         |         |       | DDR_VREF       |         |          |          |           |      |      |        |
| A3                | -           | DDR_ZQ           |         |       | DDR_ZQ         |         |          |          |           |      |      |        |
| D6                | ı           | DDR_RESET        |         |       | DDR_RESET      |         |          |          |           |      |      |        |
| J20               | _           | PTD31            |         | PTD31 | FB_AD31        | NF_IO15 |          | FTM3_CH0 | SPI2_PCS1 |      |      |        |
| H20               | -           | PTD30            |         | PTD30 | FB_AD30        | NF_IO14 |          | FTM3_CH1 | SPI2_PCS0 |      |      |        |
| H18               | -           | PTD29            |         | PTD29 | FB_AD29        | NF_IO13 |          | FTM3_CH2 | SPI2_SIN  |      |      |        |
| H17               | -           | PTD28            |         | PTD28 | FB_AD28        | NF_IO12 | I2C2_SCL | FTM3_CH3 | SPI2_SOUT |      |      |        |
| H16               | _           | PTD27            |         | PTD27 | FB_AD27        | NF_IO11 | I2C2_SDA | FTM3_CH4 | SPI2_SCK  |      |      |        |
| G16               | _           | PTD26            |         | PTD26 | FB_AD26        | NF_IO10 |          | FTM3_CH5 | SDHC1_WP  |      |      |        |
| G18               | _           | PTD25            |         | PTD25 | FB_AD25        | NF_IO9  |          | FTM3_CH6 |           |      |      |        |
| G19               | -           | PTD24            |         | PTD24 | FB_AD24        | NF_IO8  |          | FTM3_CH7 |           |      |      |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name | Default | ALT0                         | ALT1              | ALT2      | ALT3      | ALT4                | ALT5             | ALT6               | ALT7    | EzPort |
|-------------------|-------------|----------|---------|------------------------------|-------------------|-----------|-----------|---------------------|------------------|--------------------|---------|--------|
| G20               | 124         | PTD23    |         | PTD23/<br>MII0_<br>RXDATA[3] | FB_AD23           | NF_IO7    | FTM2CH0   | ENET0_<br>1588_TMR0 | SDHC0_<br>DAT4   | SCI2_TX            | DCU1_R3 |        |
| F20               | 126         | PTD22    |         | PTD22/<br>MII0_<br>RXDATA[2] | FB_AD22           | NF_IO6    | FTM2CH1   | ENETO_<br>1588_TMR1 | SDHC0_<br>DAT5   | SCI2_RX            | DCU1_R4 |        |
| F19               | 128         | PTD21    |         | PTD21/<br>MII0_CRS           | FB_AD21           | NF_IO5    |           | ENETO_<br>1588_TMR2 | SDHC0_<br>DAT6   | SCI2_RTS           | DCU1_R5 |        |
| F17               | 129         | PTD20    |         | PTD20/<br>MII0_COL           | FB_AD20           | NF_IO4    |           | ENETO_<br>1588_TMR3 | SDHC0_<br>DAT7   | SCI2_CTS           | DCU1_R0 |        |
| F16               | 130         | PTD19    |         | PTD19                        | FB_AD19           | NF_IO3    | ESAI_SCKR | I2C0_SCL            | FTM2_QD_<br>PHA  | MIIO_<br>TXDATA[3] | DCU1_R1 |        |
| E18               | 131         | PTD18    |         | PTD18                        | FB_AD18           | NF_IO2    | ESAI_FSR  | I2C0_SDA            | FTM2_QD_<br>PHB  | MIIO_<br>TXDATA[2] | DCU1_G0 |        |
| E20               | 132         | PTD17    |         | PTD17                        | FB_AD17           | NF_IO1    | ESAI_HCKR | I2C1_SCL            |                  | MII0_TXERR         | DCU1_G1 |        |
| D20               | 133         | PTD16    |         | PTD16                        | FB_AD16           | NF_IO0    | ESAI_HCKT | I2C1_SDA            |                  |                    | DCU1_G2 |        |
| Y17               | 86          | PTD0     |         | PTD0                         | QSPI0_A_<br>SCK   | SCI2_TX   |           | FB_AD15             | SPDIF_<br>EXTCLK |                    |         |        |
| Y18               | 87          | PTD1     |         | PTD1                         | QSPI0_A_<br>CS0   | SCI2_RX   |           | FB_AD14             | SPDIF_IN1        |                    |         |        |
| V18               | 88          | PTD2     |         | PTD2                         | QSPI0_A_<br>DATA3 | SCI2_RTS  | SPI1_PCS3 | FB_AD13             | SPDIF_OUT1       |                    |         |        |
| Y19               | 89          | PTD3     |         | PTD3                         | QSPI0_A_<br>DATA2 | SCI2_CTS  | SPI1_PCS2 | FB_AD12             | SPDIF_<br>PLOCK  |                    |         |        |
| W19               | 90          | PTD4     |         | PTD4                         | QSPI0_A_<br>DATA1 |           | SPI1_PCS1 | FB_AD11             | SPDIF_<br>SRCLK  |                    |         |        |
| W20               | 91          | PTD5     |         | PTD5                         | QSPI0_A_<br>DATA0 |           | SPI1_PCS0 | FB_AD10             |                  |                    |         |        |
| V20               | 92          | PTD6     |         | PTD6                         | QSPI0_A_<br>DQS   |           | SPI1_SIN  | FB_AD9              |                  |                    |         |        |
| V19               | 93          | PTD7     |         | PTD7                         | QSPI0_B_<br>SCK   |           | SPI1_SOUT | FB_AD8              |                  |                    |         |        |
| U17               | 94          | PTD8     |         | PTD8                         | QSPI0_B_<br>CS0   | FB_CLKOUT | SPI1_SCK  | FB_AD7              |                  |                    |         |        |
| U18               | 97          | PTD9     |         | PTD9                         | QSPI0_B_<br>DATA3 | SPI3_PCS1 |           | FB_AD6              |                  | SAI1_TX_<br>SYNC   | DCU1_B0 |        |
| U20               | 98          | PTD10    |         | PTD10                        | QSPI0_B_<br>DATA2 | SPI3_PCS0 |           | FB_AD5              |                  |                    | DCU1_B1 |        |
| T20               | 99          | PTD11    |         | PTD11                        | QSPI0_B_<br>DATA1 | SPI3_SIN  |           | FB_AD4              |                  |                    |         |        |
| T19               | 100         | PTD12    |         | PTD12                        | QSPI0_B_<br>DATA0 | SPI3_SOUT |           | FB_AD3              |                  |                    |         |        |
| T18               | 101         | PTD13    |         | PTD13                        | QSPI0_B_<br>DQS   | SPI3_SCK  |           | FB_AD2              |                  |                    |         |        |
| A19               | 141         | PTB23    |         | PTB23                        | SAIO_TX_<br>BCLK  | SCI1_TX   |           | FB_MUXED_<br>ALE    | FB_TS_b          | SCI3_RTS           | DCU1_G3 |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name | Default  | ALT0  | ALT1                              | ALT2      | ALT3   | ALT4               | ALT5                | ALT6     | ALT7     | EzPort |
|-------------------|-------------|----------|----------|-------|-----------------------------------|-----------|--------|--------------------|---------------------|----------|----------|--------|
| A18               | 142         | PTB24    |          | PTB24 | SAIO_RX_<br>BCLK                  | SCI1_RX   |        | FB_MUXED_<br>TSIZ0 | NF_WE_b             | SCI3_CTS | DCU1_G4  |        |
| B17               | 149         | PTB25    |          | PTB25 | SAIO_RX_<br>DATA                  | SCI1_RTS  |        | FB_CS1_b           | NF_CE0_b            |          | DCU1_G5  |        |
| A17               | 150         | PTB26    | RCON21   | PTB26 | SAIO_TX_<br>DATA                  | SCI1_CTS  | RCON21 | FB_CS0_b           | NF_CE1_b            |          | DCU1_G6  |        |
| U8                | 57          | PTB27    | RCON22   | PTB27 | SAIO_RX_<br>SYNC                  |           | RCON22 | FB_OE_b            | FB_MUXED_<br>TBST_b | NF_RE_b  | DCU1_G7  |        |
| A16               | 151         | PTB28    | RCON23   | PTB28 | SAIO_TX_<br>SYNC                  |           | RCON23 | FB_RW_b            |                     |          | DCU1_B6  |        |
| D16               | 153         | PTC26    | RCON24   | PTC26 | SAI1_TX_<br>BCLK                  | SPI0_PCS5 | RCON24 | FB_TA_b            | NF_RB_b             |          | DCU1_B7  |        |
| E16               | 154         | PTC27    | RCON25   | PTC27 | SAI1_RX_<br>BCLK                  | SPI0_PCS4 | RCON25 | FB_BE3_b           | FB_CS3_b            | NF_ALE   | DCU1_B2  |        |
| E15               | 155         | PTC28    | RCON26   | PTC28 | SAI1_RX_<br>DATA                  | SPI0_PCS3 | RCON26 | FB_BE2_b           | FB_CS2_b            | NF_CLE   | DCU1_B3  |        |
| C16               | 152         | PTC29    | RCON27   | PTC29 | SAI1_TX_<br>DATA                  | SPI0_PCS2 | RCON27 | FB_BE1_b           | FB_MUXED_<br>TSIZ1  |          | DCU1_B4  |        |
| T8                | 58          | PTC30    | RCON28   | PTC30 | SAI1_RX_<br>SYNC                  | SPI1_PCS2 | RCON28 | FB_MUXED_<br>BE0_b | FB_TSIZ0            | ADC0_SE5 | DCU1_B5  |        |
| W5                | 42          | PTC31    | RCON29   | PTC31 | SAI1_TX_<br>SYNC                  |           | RCON29 |                    |                     | ADC1_SE5 | DCU1_B6  |        |
| N16               | 103         | PTE0     | BOOTMOD1 | PTE0  | DCU0_<br>HSYNC/<br>DCU0_<br>TCON1 | BOOTMOD1  |        | LCD0               |                     |          |          |        |
| N18               | 104         | PTE1     | BOOTMOD0 | PTE1  | DCU0_<br>VSYNC/<br>DCU0_<br>TCON2 | BOOTMOD0  |        | LCD1               |                     |          |          |        |
| N19               | 105         | PTE2     |          | PTE2  | DCU0_PCLK                         |           |        | LCD2               |                     |          |          |        |
| Y15               | 77          | PTE3     |          | PTE3  | DCU0_TAG/<br>DCU0_<br>TCON0       |           |        | LCD3               |                     |          |          |        |
| N20               | 106         | PTE4     |          | PTE4  | DCU0_DE/<br>DCU0_<br>TCON3        |           |        | LCD4               |                     |          |          |        |
| T16               | 80          | PTE5     |          | PTE5  | DCU0_R0                           |           |        | LCD5               |                     |          |          |        |
| W16               | 81          | PTE6     |          | PTE6  | DCU0_R1                           |           |        | LCD6               |                     |          |          |        |
| M20               | 109         | PTE7     | RCON0    | PTE7  | DCU0_R2                           |           | RCON0  | LCD7               |                     |          |          |        |
| M19               | 110         | PTE8     | RCON1    | PTE8  | DCU0_R3                           |           | RCON1  | LCD8               |                     |          |          |        |
| M17               | 111         | PTE9     | RCON2    | PTE9  | DCU0_R4                           |           | RCON2  | LCD9               |                     |          |          |        |
| M16               | 112         | PTE10    | RCON3    | PTE10 | DCU0_R5                           |           | RCON3  | LCD10              |                     |          |          |        |
| L16               | 113         | PTE11    | RCON4    | PTE11 | DCU0_R6                           |           | RCON4  | LCD11              |                     |          |          |        |
| L17               | 114         | PTE12    | RCON5    | PTE12 | DCU0_R7                           | SPI1_PCS3 | RCON5  | LCD12              |                     |          | LPT_ALT0 |        |
| Y16               | 78          | PTE13    |          | PTE13 | DCU0_G0                           |           |        | LCD13              |                     |          |          |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name                                       | Default | ALT0  | ALT1                                           | ALT2 | ALT3   | ALT4  | ALT5     | ALT6 | ALT7    | EzPort |
|-------------------|-------------|------------------------------------------------|---------|-------|------------------------------------------------|------|--------|-------|----------|------|---------|--------|
| W15               | 76          | PTE14                                          |         | PTE14 | DCU0_G1                                        |      |        | LCD14 |          |      |         |        |
| L18               | 115         | PTE15                                          | RCON6   | PTE15 | DCU0_G2                                        |      | RCON6  | LCD15 |          |      |         |        |
| L20               | 116         | PTE16                                          | RCON7   | PTE16 | DCU0_G3                                        |      | RCON7  | LCD16 |          |      |         |        |
| K20               | 117         | PTE17                                          | RCON8   | PTE17 | DCU0_G4                                        |      | RCON8  | LCD17 |          |      |         |        |
| K19               | 118         | PTE18                                          | RCON9   | PTE18 | DCU0_G5                                        |      | RCON9  | LCD18 |          |      |         |        |
| K18               | 119         | PTE19                                          | RCON10  | PTE19 | DCU0_G6                                        |      | RCON10 | LCD19 | I2C0_SCL |      |         |        |
| A12               | 170         | PTE20                                          | RCON11  | PTE20 | DCU0_G7                                        |      | RCON11 | LCD20 | I2C0_SDA |      | EWM_in  |        |
| V16               | 79          | PTE21                                          |         | PTE21 | DCU0_B0                                        |      |        | LCD21 |          |      |         |        |
| W17               | 84          | PTE22                                          |         | PTE22 | DCU0_B1                                        |      |        | LCD22 |          |      |         |        |
| J17               | 122         | PTE23                                          | RCON12  | PTE23 | DCU0_B2                                        |      | RCON12 | LCD23 |          |      |         |        |
| D19               | 134         | PTE24                                          | RCON13  | PTE24 | DCU0_B3                                        |      | RCON13 | LCD24 |          |      |         |        |
| C19               | 135         | PTE25                                          | RCON14  | PTE25 | DCU0_B4                                        |      | RCON14 | LCD25 |          |      |         |        |
| C20               | 137         | PTE26                                          | RCON15  | PTE26 | DCU0_B5                                        |      | RCON15 | LCD26 |          |      |         |        |
| B20               | 138         | PTE27                                          | RCON16  | PTE27 | DCU0_B6                                        |      | RCON16 | LCD27 | I2C1_SCL |      |         |        |
| K16               | 120         | PTE28                                          | RCON17  | PTE28 | DCU0_B7                                        |      | RCON17 | LCD28 | I2C1_SDA |      | EWM_out |        |
| V15               | 75          | PTA7                                           |         | PTA7  | VIU_PIX_<br>CLK                                |      |        |       |          |      |         |        |
| T14               | -           | EXT_<br>TAMPER0                                |         |       | EXT_<br>TAMPER0                                |      |        |       |          |      |         |        |
| U14               | -           | EXT_<br>TAMPER1                                |         |       | EXT_<br>TAMPER1                                |      |        |       |          |      |         |        |
| T13               | _           | EXT_<br>TAMPER2/<br>EXT_WM0_<br>TAMPER_IN      |         |       | EXT_<br>TAMPER2/<br>EXT_WM0_<br>TAMPER_IN      |      |        |       |          |      |         |        |
| U13               | -           | EXT_<br>TAMPER3/<br>EXT_WM0_<br>TAMPER_<br>OUT |         |       | EXT_<br>TAMPER3/<br>EXT_WM0_<br>TAMPER_<br>OUT |      |        |       |          |      |         |        |
| U12               | -           | EXT_<br>TAMPER4/<br>EXT_WM1_<br>TAMPER_IN      |         |       | EXT_<br>TAMPER4/<br>EXT_WM1_<br>TAMPER_IN      |      |        |       |          |      |         |        |
| U10               | _           | EXT_<br>TAMPER5/<br>EXT_WM1_<br>TAMPER_<br>OUT |         |       | EXT_<br>TAMPER5/<br>EXT_WM1_<br>TAMPER_<br>OUT |      |        |       |          |      |         |        |
| G7                | 2           | VDD                                            |         |       | VDD                                            |      |        |       |          |      |         |        |
| J7                | 22          | VDD                                            |         |       | VDD                                            |      |        |       |          |      |         |        |
| L7                | 48          | VDD                                            |         |       | VDD                                            |      |        |       |          |      |         |        |
| H8                | _           | VDD                                            |         |       | VDD                                            |      |        |       |          |      |         |        |
| K8                | 85          | VDD                                            |         |       | VDD                                            |      |        |       |          |      |         |        |
| M8                | 102         | VDD                                            |         |       | VDD                                            |      |        |       |          |      |         |        |

| G9 13<br>N9 17<br>H10<br>G11<br>N11<br>H12<br>G13<br>J13<br>L13 | 136<br>174<br>— — — — — — — — — — — — — — — — — — — | VDD |  | VDD |  |  |  |  |
|-----------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------|--|-----------------------------------------|--|--|--|--|
| N9 17<br>H10<br>P10<br>G11<br>N11<br>H12<br>G13<br>J13<br>L13   | 174<br>                                             | VDD |  | VDD VDD VDD VDD VDD VDD                 |  |  |  |  |
| N9 17<br>H10<br>P10<br>G11<br>N11<br>H12<br>G13<br>J13<br>L13   | 174<br>                                             | VDD |  | VDD VDD VDD VDD VDD VDD                 |  |  |  |  |
| H10 - P10 - G11 - N11 - H12 - G13 - J13 - L13 -                 |                                                     | VDD VDD VDD VDD VDD VDD VDD VDD VDD     |  | VDD VDD VDD VDD VDD VDD                 |  |  |  |  |
| P10 - G11 - N11 - H12 - G13 - J13 - L13 -                       | -<br>-<br>-<br>-<br>-<br>-<br>-                     | VDD VDD VDD VDD VDD VDD VDD             |  | VDD<br>VDD<br>VDD<br>VDD                |  |  |  |  |
| G11 - N11 - H12 - P12 - G13 - J13 - L13 -                       | -<br>-<br>-<br>-<br>-<br>-                          | VDD VDD VDD VDD VDD VDD                 |  | VDD<br>VDD<br>VDD                       |  |  |  |  |
| H12 -<br>P12 -<br>G13 -<br>J13 -<br>L13 -                       | -<br>-<br>-<br>-                                    | VDD<br>VDD<br>VDD                       |  | VDD<br>VDD                              |  |  |  |  |
| H12 -<br>P12 -<br>G13 -<br>J13 -<br>L13 -                       | -<br>-<br>-<br>-                                    | VDD<br>VDD<br>VDD                       |  | VDD                                     |  |  |  |  |
| P12 - G13 - J13 - L13 -                                         | -<br>-<br>-                                         | VDD<br>VDD                              |  |                                         |  |  |  |  |
| G13 -<br>J13 -<br>L13 -                                         | -<br>-<br>-                                         | VDD                                     |  | עט זין                                  |  |  |  |  |
| J13 -                                                           | _<br>_                                              |                                         |  | VDD                                     |  |  |  |  |
| L13 -                                                           | -                                                   |                                         |  | VDD                                     |  |  |  |  |
|                                                                 |                                                     | VDD                                     |  | VDD                                     |  |  |  |  |
| N13 -                                                           | _                                                   | VDD                                     |  | VDD                                     |  |  |  |  |
|                                                                 |                                                     | VDD                                     |  | VDD                                     |  |  |  |  |
|                                                                 |                                                     | VDD                                     |  | VDD                                     |  |  |  |  |
|                                                                 |                                                     | VDD                                     |  | VDD                                     |  |  |  |  |
|                                                                 |                                                     | VDD                                     |  | VDD                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 | _                                                   | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
| _                                                               |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
| _                                                               |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
| D17 -                                                           | _                                                   | VSS                                     |  | VSS                                     |  |  |  |  |
| _                                                               |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
| E11 -                                                           | _                                                   | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
| E19 -                                                           |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
| - · -                                                           |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |
|                                                                 |                                                     | VSS                                     |  | VSS                                     |  |  |  |  |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name          | Default | ALT0 | ALT1              | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort |
|-------------------|-------------|-------------------|---------|------|-------------------|------|------|------|------|------|------|--------|
| M18               | -           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| R2                | -           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| R18               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| U7                | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| U19               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| V13               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| W6                | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| V17               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| Y1                | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| Y20               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| H19               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| L19               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| P19               | _           | VSS               |         |      | VSS               |      |      |      |      |      |      |        |
| J5                | _           | SDRAMC_<br>VDD2P5 |         |      | SDRAMC_<br>VDD2P5 |      |      |      |      |      |      |        |
| E6                | _           | SDRAMC_<br>VDD2P5 |         |      | SDRAMC_<br>VDD2P5 |      |      |      |      |      |      |        |
| E10               | -           | SDRAMC_<br>VDD2P5 |         |      | SDRAMC_<br>VDD2P5 |      |      |      |      |      |      |        |
| E4                | -           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| D5                | ı           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| F5                | ı           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| H5                | -           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| K5                | -           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| E7                | 1           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| E9                | -           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| D11               | ı           | SDRAMC_<br>VDD1P5 |         |      | SDRAMC_<br>VDD1P5 |      |      |      |      |      |      |        |
| K3                | 10          | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| N3                | 21          | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| V8                | 52          | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| C12               | ı           | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| C15               | 83          | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| U16               | 95          | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| K17               | 108         | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |
| N17               | 127         | VDD33             |         |      | VDD33             |      |      |      |      |      |      |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name | Default | ALT0 | ALT1  | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort |
|-------------------|-------------|----------|---------|------|-------|------|------|------|------|------|------|--------|
| T17               | 140         | VDD33    |         |      | VDD33 |      |      |      |      |      |      |        |
| C18               | 146         | VDD33    |         |      | VDD33 |      |      |      |      |      |      |        |
| F18               | 158         | VDD33    |         |      | VDD33 |      |      |      |      |      |      |        |
| W18               | 168         | VDD33    |         |      | VDD33 |      |      |      |      |      |      |        |
| H7                | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| K7                | 74          | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| M7                | 82          | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| P7                | 96          | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| G8                | 107         | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| J8                | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| L8                | 139         | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| N8                | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| H9                | 157         | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| J9                | 175         | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| K9                | 176         | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| L9                | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| M9                | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| P9                | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| G10               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| J10               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| K10               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| L10               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| M10               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| N10               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| H11               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| J11               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| K11               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| L11               | -           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| M11               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| P11               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| G12               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| J12               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| K12               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| L12               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| M12               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| N12               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| H13               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| K13               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| M13               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |
| P13               | _           | VSS      |         |      | VSS   |      |      |      |      |      |      |        |

| 364<br>MAP<br>BGA | 176<br>LQFP | Pin Name | Default | ALT0 | ALT1   | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort |
|-------------------|-------------|----------|---------|------|--------|------|------|------|------|------|------|--------|
| G14               | _           | VSS      |         |      | VSS    |      |      |      |      |      |      |        |
| J14               | ı           | VSS      |         |      | VSS    |      |      |      |      |      |      |        |
| L14               | ı           | VSS      |         |      | VSS    |      |      |      |      |      |      |        |
| N14               | ı           | VSS      |         |      | VSS    |      |      |      |      |      |      |        |
| N7                | ı           | FA_VDD   |         |      | FA_VDD |      |      |      |      |      |      |        |
| V14               | ı           | VBAT     |         |      | VBAT   |      |      |      |      |      |      |        |
| _                 | FLG         | VSS      |         |      | VSS    |      |      |      |      |      |      |        |

# 12.2 Pinout diagrams

#### **NOTE**

The 176 LQFP parts are not pin compatible between the F and R series families devices.

#### **NOTE**

If tamper detection is not required, the tamper pins must be tied to ground.



Figure 59. 176 LQFP Pinout Diagram



Figure 60. 364-pin BGA package ballmap

# 12.2.1 GPIO Mapping

Table 78. RGPIO versus Pins

| RGPIO    | In GPIO module | Corresponding Pin on the chip | IOMUX register name | IOMUX register address |
|----------|----------------|-------------------------------|---------------------|------------------------|
| RGPIO[0] | PORT0[0]       | PTA6                          | IOMUXC_PTA6         | 40048000               |

Table 78. RGPIO versus Pins (continued)

| RGPIO     | In GPIO module | Corresponding Pin on the chip | IOMUX register name | IOMUX register address |
|-----------|----------------|-------------------------------|---------------------|------------------------|
| RGPIO[1]  | PORT0[1]       | PTA8                          | IOMUXC_PTA8         | 40048004               |
| RGPIO[2]  | PORT0[2]       | PTA9                          | IOMUXC_PTA9         | 40048008               |
| RGPIO[3]  | PORT0[3]       | PTA10                         | IOMUXC_PTA10        | 4004800C               |
| RGPIO[4]  | PORT0[4]       | PTA11                         | IOMUXC_PTA11        | 40048010               |
| RGPIO[5]  | PORT0[5]       | PTA12                         | IOMUXC_PTA12        | 40048014               |
| RGPIO[6]  | PORT0[6]       | PTA16                         | IOMUXC_PTA16        | 40048018               |
| RGPIO[7]  | PORT0[7]       | PTA17                         | IOMUXC_PTA17        | 4004801C               |
| RGPIO[8]  | PORT0[8]       | PTA18                         | IOMUXC_PTA18        | 40048020               |
| RGPIO[9]  | PORT0[9]       | PTA19                         | IOMUXC_PTA19        | 40048024               |
| RGPIO[10] | PORT0[10]      | PTA20                         | IOMUXC_PTA20        | 40048028               |
| RGPIO[11] | PORT0[11]      | PTA21                         | IOMUXC_PTA21        | 4004802C               |
| RGPIO[12] | PORT0[12]      | PTA22                         | IOMUXC_PTA22        | 40048030               |
| RGPIO[13] | PORT0[13]      | PTA23                         | IOMUXC_PTA23        | 40048034               |
| RGPIO[14] | PORT0[14]      | PTA24                         | IOMUXC_PTA24        | 40048038               |
| RGPIO[15] | PORT0[15]      | PTA25                         | IOMUXC_PTA25        | 4004803C               |
| RGPIO[16] | PORT0[16]      | PTA26                         | IOMUXC_PTA26        | 40048040               |
| RGPIO[17] | PORT0[17]      | PTA27                         | IOMUXC_PTA27        | 40048044               |
| RGPIO[18] | PORT0[18]      | PTA28                         | IOMUXC_PTA28        | 40048048               |
| RGPIO[19] | PORT0[19]      | PTA29                         | IOMUXC_PTA29        | 4004804C               |
| RGPIO[20] | PORT0[20]      | PTA30                         | IOMUXC_PTA30        | 40048050               |
| RGPIO[21] | PORT0[21]      | PTA31                         | IOMUXC_PTA31        | 40048054               |
| RGPIO[22] | PORT0[22]      | PTB0                          | IOMUXC_PTB0         | 40048058               |
| RGPIO[23] | PORT0[23]      | PTB1                          | IOMUXC_PTB1         | 4004805C               |
| RGPIO[24] | PORT0[24]      | PTB2                          | IOMUXC_PTB2         | 40048060               |
| RGPIO[25] | PORT0[25]      | PTB3                          | IOMUXC_PTB3         | 40048064               |
| RGPIO[26] | PORT0[26]      | PTB4                          | IOMUXC_PTB4         | 40048068               |
| RGPIO[27] | PORT0[27]      | PTB5                          | IOMUXC_PTB5         | 4004806C               |
| RGPIO[28] | PORT0[28]      | PTB6                          | IOMUXC_PTB6         | 40048070               |
| RGPIO[29] | PORT0[29]      | PTB7                          | IOMUXC_PTB7         | 40048074               |
| RGPIO[30] | PORT0[30]      | PTB8                          | IOMUXC_PTB8         | 40048078               |
| RGPIO[31] | PORT0[31]      | PTB9                          | IOMUXC_PTB9         | 4004807C               |
| RGPIO[32] | PORT1[0]       | PTB10                         | IOMUXC_PTB10        | 40048080               |
| RGPIO[33] | PORT1[1]       | PTB11                         | IOMUXC_PTB11        | 40048084               |
| RGPIO[34] | PORT1[2]       | PTB12                         | IOMUXC_PTB12        | 40048088               |
| RGPIO[35] | PORT1[3]       | PTB13                         | IOMUXC_PTB13        | 4004808C               |
| RGPIO[36] | PORT1[4]       | PTB14                         | IOMUXC_PTB14        | 40048090               |
| RGPIO[37] | PORT1[5]       | PTB15                         | IOMUXC_PTB15        | 40048094               |
| RGPIO[38] | PORT1[6]       | PTB16                         | IOMUXC_PTB16        | 40048098               |
| RGPIO[39] | PORT1[7]       | PTB17                         | IOMUXC_PTB17        | 4004809C               |

Table 78. RGPIO versus Pins (continued)

| RGPIO     | In GPIO module | Corresponding Pin on the chip | IOMUX register name | IOMUX register address |
|-----------|----------------|-------------------------------|---------------------|------------------------|
| RGPIO[40] | PORT1[8]       | PTB18                         | IOMUXC_PTB18        | 400480A0               |
| RGPIO[41] | PORT1[9]       | PTB19                         | IOMUXC_PTB19        | 400480A4               |
| RGPIO[42] | PORT1[10]      | PTB20                         | IOMUXC_PTB20        | 400480A8               |
| RGPIO[43] | PORT1[11]      | PTB21                         | IOMUXC_PTB21        | 400480AC               |
| RGPIO[44] | PORT1[12]      | PTB22                         | IOMUXC_PTB22        | 400480B0               |
| RGPIO[45] | PORT1[13]      | PTC0                          | IOMUXC_PTC0         | 400480B4               |
| RGPIO[46] | PORT1[14]      | PTC1                          | IOMUXC_PTC1         | 400480B8               |
| RGPIO[47] | PORT1[15]      | PTC2                          | IOMUXC_PTC2         | 400480BC               |
| RGPIO[48] | PORT1[16]      | PTC3                          | IOMUXC_PTC3         | 400480C0               |
| RGPIO[49] | PORT1[17]      | PTC4                          | IOMUXC_PTC4         | 400480C4               |
| RGPIO[50] | PORT1[18]      | PTC5                          | IOMUXC_PTC5         | 400480C8               |
| RGPIO[51] | PORT1[19]      | PTC6                          | IOMUXC_PTC6         | 400480CC               |
| RGPIO[52] | PORT1[20]      | PTC7                          | IOMUXC_PTC7         | 400480D0               |
| RGPIO[53] | PORT1[21]      | PTC8                          | IOMUXC_PTC8         | 400480D4               |
| RGPIO[54] | PORT1[22]      | PTC9                          | IOMUXC_PTC9         | 400480D8               |
| RGPIO[55] | PORT1[23]      | PTC10                         | IOMUXC_PTC10        | 400480DC               |
| RGPIO[56] | PORT1[24]      | PTC11                         | IOMUXC_PTC11        | 400480E0               |
| RGPIO[57] | PORT1[25]      | PTC12                         | IOMUXC_PTC12        | 400480E4               |
| RGPIO[58] | PORT1[26]      | PTC13                         | IOMUXC_PTC13        | 400480E8               |
| RGPIO[59] | PORT1[27]      | PTC14                         | IOMUXC_PTC14        | 400480EC               |
| RGPIO[60] | PORT1[28]      | PTC15                         | IOMUXC_PTC15        | 400480F0               |
| RGPIO[61] | PORT1[29]      | PTC16                         | IOMUXC_PTC16        | 400480F4               |
| RGPIO[62] | PORT1[30]      | PTC17                         | IOMUXC_PTC17        | 400480F8               |
| RGPIO[63] | PORT1[31]      | PTD31                         | IOMUXC_PTD31        | 400480FC               |
| RGPIO[64] | PORT2[0]       | PTD30                         | IOMUXC_PTD30        | 40048100               |
| RGPIO[65] | PORT2[1]       | PTD29                         | IOMUXC_PTD29        | 40048104               |
| RGPIO[66] | PORT2[2]       | PTD28                         | IOMUXC_PTD28        | 40048108               |
| RGPIO[67] | PORT2[3]       | PTD27                         | IOMUXC_PTD27        | 4004810C               |
| RGPIO[68] | PORT2[4]       | PTD26                         | IOMUXC_PTD26        | 40048110               |
| RGPIO[69] | PORT2[5]       | PTD25                         | IOMUXC_PTD25        | 40048114               |
| RGPIO[70] | PORT2[6]       | PTD24                         | IOMUXC_PTD24        | 40048118               |
| RGPIO[71] | PORT2[7]       | PTD23                         | IOMUXC_PTD23        | 4004811C               |
| RGPIO[72] | PORT2[8]       | PTD22                         | IOMUXC_PTD22        | 40048120               |
| RGPIO[73] | PORT2[9]       | PTD21                         | IOMUXC_PTD21        | 40048124               |
| RGPIO[74] | PORT2[10]      | PTD20                         | IOMUXC_PTD20        | 40048128               |
| RGPIO[75] | PORT2[11]      | PTD19                         | IOMUXC_PTD19        | 4004812C               |
| RGPIO[76] | PORT2[12]      | PTD18                         | IOMUXC_PTD18        | 40048130               |
| RGPIO[77] | PORT2[13]      | PTD17                         | IOMUXC_PTD17        | 40048134               |
| RGPIO[78] | PORT2[14]      | PTD16                         | IOMUXC_PTD16        | 40048138               |

Table 78. RGPIO versus Pins (continued)

| RGPIO      | In GPIO module | Corresponding Pin on the chip | IOMUX register name | IOMUX register address |
|------------|----------------|-------------------------------|---------------------|------------------------|
| RGPIO[79]  | PORT2[15]      | PTD0                          | IOMUXC_PTD0         | 4004813C               |
| RGPIO[80]  | PORT2[16]      | PTD1                          | IOMUXC_PTD1         | 40048140               |
| RGPIO[81]  | PORT2[17]      | PTD2                          | IOMUXC_PTD2         | 40048144               |
| RGPIO[82]  | PORT2[18]      | PTD3                          | IOMUXC_PTD3         | 40048148               |
| RGPIO[83]  | PORT2[19]      | PTD4                          | IOMUXC_PTD4         | 4004814C               |
| RGPIO[84]  | PORT2[20]      | PTD5                          | IOMUXC_PTD5         | 40048150               |
| RGPIO[85]  | PORT2[21]      | PTD6                          | IOMUXC_PTD6         | 40048154               |
| RGPIO[86]  | PORT2[22]      | PTD7                          | IOMUXC_PTD7         | 40048158               |
| RGPIO[87]  | PORT2[23]      | PTD8                          | IOMUXC_PTD8         | 4004815C               |
| RGPIO[88]  | PORT2[24]      | PTD9                          | IOMUXC_PTD9         | 40048160               |
| RGPIO[89]  | PORT2[25]      | PTD10                         | IOMUXC_PTD10        | 40048164               |
| RGPIO[90]  | PORT2[26]      | PTD11                         | IOMUXC_PTD11        | 40048168               |
| RGPIO[91]  | PORT2[27]      | PTD12                         | IOMUXC_PTD12        | 4004816C               |
| RGPIO[92]  | PORT2[28]      | PTD13                         | IOMUXC_PTD13        | 40048170               |
| RGPIO[93]  | PORT2[29]      | PTB23                         | IOMUXC_PTB23        | 40048174               |
| RGPIO[94]  | PORT2[30]      | PTB24                         | IOMUXC_PTB24        | 40048178               |
| RGPIO[95]  | PORT2[31]      | PTB25                         | IOMUXC_PTB25        | 4004817C               |
| RGPIO[96]  | PORT3[0]       | PTB26                         | IOMUXC_PTB26        | 40048180               |
| RGPIO[97]  | PORT3[1]       | PTB27                         | IOMUXC_PTB27        | 40048184               |
| RGPIO[98]  | PORT3[2]       | PTB28                         | IOMUXC_PTB28        | 40048188               |
| RGPIO[99]  | PORT3[3]       | PTC26                         | IOMUXC_PTC26        | 4004818C               |
| RGPIO[100] | PORT3[4]       | PTC27                         | IOMUXC_PTC27        | 40048190               |
| RGPIO[101] | PORT3[5]       | PTC28                         | IOMUXC_PTC28        | 40048194               |
| RGPIO[102] | PORT3[6]       | PTC29                         | IOMUXC_PTC29        | 40048198               |
| RGPIO[103] | PORT3[7]       | PTC30                         | IOMUXC_PTC30        | 4004819C               |
| RGPIO[104] | PORT3[8]       | PTC31                         | IOMUXC_PTC31        | 400481A0               |
| RGPIO[105] | PORT3[9]       | PTE0                          | IOMUXC_PTE0         | 400481A4               |
| RGPIO[106] | PORT3[10]      | PTE1                          | IOMUXC_PTE1         | 400481A8               |
| RGPIO[107] | PORT3[11]      | PTE2                          | IOMUXC_PTE2         | 400481AC               |
| RGPIO[108] | PORT3[12]      | PTE3                          | IOMUXC_PTE3         | 400481B0               |
| RGPIO[109] | PORT3[13]      | PTE4                          | IOMUXC_PTE4         | 400481B4               |
| RGPIO[110] | PORT3[14]      | PTE5                          | IOMUXC_PTE5         | 400481B8               |
| RGPIO[111] | PORT3[15]      | PTE6                          | IOMUXC_PTE6         | 400481BC               |
| RGPIO[112] | PORT3[16]      | PTE7                          | IOMUXC_PTE7         | 400481C0               |
| RGPIO[113] | PORT3[17]      | PTE8                          | IOMUXC_PTE8         | 400481C4               |
| RGPIO[114] | PORT3[18]      | PTE9                          | IOMUXC_PTE9         | 400481C8               |
| RGPIO[115] | PORT3[19]      | PTE10                         | IOMUXC_PTE10        | 400481CC               |
| RGPIO[116] | PORT3[20]      | PTE11                         | IOMUXC_PTE11        | 400481D0               |
| RGPIO[117] | PORT3[21]      | PTE12                         | IOMUXC_PTE12        | 400481D4               |

Table 78. RGPIO versus Pins (continued)

| RGPIO      | In GPIO module | Corresponding Pin on the chip | IOMUX register name | IOMUX register address |
|------------|----------------|-------------------------------|---------------------|------------------------|
| RGPIO[118] | PORT3[22]      | PTE13                         | IOMUXC_PTE13        | 400481D8               |
| RGPIO[119] | PORT3[23]      | PTE14                         | IOMUXC_PTE14        | 400481DC               |
| RGPIO[120] | PORT3[24]      | PTE15                         | IOMUXC_PTE15        | 400481E0               |
| RGPIO[121] | PORT3[25]      | PTE16                         | IOMUXC_PTE16        | 400481E4               |
| RGPIO[122] | PORT3[26]      | PTE17                         | IOMUXC_PTE17        | 400481E8               |
| RGPIO[123] | PORT3[27]      | PTE18                         | IOMUXC_PTE18        | 400481EC               |
| RGPIO[124] | PORT3[28]      | PTE19                         | IOMUXC_PTE19        | 400481F0               |
| RGPIO[125] | PORT3[29]      | PTE20                         | IOMUXC_PTE20        | 400481F4               |
| RGPIO[126] | PORT3[30]      | PTE21                         | IOMUXC_PTE21        | 400481F8               |
| RGPIO[127] | PORT3[31]      | PTE22                         | IOMUXC_PTE22        | 400481FC               |
| RGPIO[128] | PORT4[0]       | PTE23                         | IOMUXC_PTE23        | 40048200               |
| RGPIO[129] | PORT4[1]       | PTE24                         | IOMUXC_PTE24        | 40048204               |
| RGPIO[130] | PORT4[2]       | PTE25                         | IOMUXC_PTE25        | 40048208               |
| RGPIO[131] | PORT4[3]       | PTE26                         | IOMUXC_PTE26        | 4004820C               |
| RGPIO[132] | PORT4[4]       | PTE27                         | IOMUXC_PTE27        | 40048210               |
| RGPIO[133] | PORT4[5]       | PTE28                         | IOMUXC_PTE28        | 40048214               |
| RGPIO[134] | PORT4[6]       | PTA7                          | IOMUXC_PTA7         | 40048218               |

## 12.2.2 Special Signal

**Table 79. Special Signal Considerations** 

| Special Signal                                                               | Comments                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR_VREF                                                                     | When using DDR_VREF with DDR I/O, the nominal reference voltage must be half of the SDRAMC_VDD1P5 supply. The user must tie DDR_VREF to a precision external resistor divider. Shunt each resistor with a closely-mounted 0.1 $\mu\text{F}$ capacitor. |
| DDR_ZQ                                                                       | DRAM calibration resistor 240 $\Omega$ 1% used as reference during DRAM output buffer driver calibration should be connected between this pad and GND                                                                                                  |
| DECAP_V25_LDO_OUT                                                            | DCAP_V25_LDO_OUT can be tied to SDRAMC_VDD2P5 to provide the predriver supply for the DDR I/O segment. SDRAMC_VDD1P5 requires an external regulated supply. If SDRAMC_VDD2P5 uses an external 2.5V supply, do NOT tie it to DCAP_V25_LDO_OUT.          |
| EXT_POR, TEST                                                                | Factory use only, tie to ground                                                                                                                                                                                                                        |
| EXT_TAMPER0, EXT_TAMPER1, EXT_TAMPER2, EXT_TAMPER3, EXT_TAMPER4, EXT_TAMPER5 | Security related tamper detection inputs, if not in use they must be tied to ground.                                                                                                                                                                   |
| FA_VDD                                                                       | Factory use only, tie to VDD.                                                                                                                                                                                                                          |

#### **Pinouts**

## Table 79. Special Signal Considerations (continued)

| Special Signal          | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTCLK, JTDI, JTDO, JTMS | For JTAG the use of external resistors is unnecessary. However, if external resistors are used, the user must ensure that the on-chip pull-up/down configuration is matched. For example, do not use an external pull down on an input that has on-chip pull-up. JTDO is configured with a keeper circuit such that the floating condition is eliminated if an external pull resistor is not present. An external pull resistor on JTDO is detrimental and should be avoided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LVDS0N, LVDS0P          | Not recommended for application use, intended for clock observation purposes during debug only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RESETB/RESET_OUT        | Active low input used to generate a system wide reset (except the SRTC). A glitch filter is include to help prevent unexpected resets, a minimum pulse width of 125 nsecs is required to guarantee a reset is detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| XTAL, EXTAL             | A 24.0 MHz fundamental mode crystal should be connected between XTAL and EXTAL. The crystal must be rated for a drive level of 250 $\mu\text{W}$ or higher. An ESR (equivalent series resistance) of 80 $\Omega$ or less is recommended. This clock is used as a reference for USB, so there are strict frequency tolerance and jitter requirements. The crystal can be eliminated if an external 24 MHz oscillator is available in the system. In this case, XTAL must be directly driven by the external oscillator and EXTAL floated. The XTAL signal level must swing from $\sim\!0.8$ x DECAP_V11_ LDO_OUT to $\sim\!0.2$ V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| XTAL32, EXTAL32         | If the user wishes to configure XTAL32 and EXTAL32 as an RTC oscillator, a 32.768 kHz crystal, (≤50 kΩ ESR, 10 pF load) should be connected between XTAL32 and EXTAL32. Keep in mind the capacitors implemented on either side of the crystal are about twice the crystal load capacitor. To hit the exact oscillation frequency, the board capacitors need to be reduced to account for board and chip parasitics. The integrated oscillation amplifier is self biasing, but relatively weak. Care must be taken to limit parasitic leakage from XTAL32 and EXTAL32 to either power or ground (>100 MΩ). This will debias the amplifier and cause a reduction of startup margin. Typically XTAL32 and EXTAL32 should bias to approximately 0.5 V. If it is desired to feed an external low frequency clock into XTAL32 the EXTAL32 pin should be left floating or driven with a complimentary signal. The logic level of this forcing clock should not exceed DECAP_V11_LDO_OUT level and the frequency should be <100 kHz under typical conditions. In the case where the SIRC is used, it is recommended to connect XTAL32 to ground and leave EXTAL32 floating. |

## 13 Power Supply Pins

## 13.1 Power Supply Pins

**Table 80. Power Supply Pins** 

| Supply Rail Name   | 364 MAP BGA                                                                                                       | 176 LQFP (R-series ONLY)                         | Comment                                                                      |
|--------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------|
| DECAP_V11_ LDO_OUT | V12                                                                                                               | 69                                               | On-chip 1.1V LDO output                                                      |
| DECAP_V25_LDO_OUT  | T11                                                                                                               | 65                                               | On-chip 2.5V LDO output<br>(Intended to supply DRAM IO<br>when required)     |
| FA_VDD             | N7                                                                                                                | _                                                | Factory Use Only (Connect to VDD, internally bonded in LQFP)                 |
| SDRAMC_VDD1P5      | D5, D11, E4, E7, E9, F5, H5,<br>K5                                                                                | DRAM not supported in LQFP                       | 1.5V DDR3 DRAM Supply<br>(1.2V for LPDDR2)                                   |
| SDRAMC_ VDD2P5     | E6, E10, J5                                                                                                       | DRAM not supported in LQFP                       | 2.5V DRAM Supply                                                             |
| USB_DCAP           | Y10                                                                                                               | 59                                               | On-chip 3V LDO output<br>(Intended to be fed by<br>external USB VBUS supply) |
| USB0_GND           | V10                                                                                                               | 61                                               |                                                                              |
| USB1_GND           | Y9                                                                                                                | USB1 not supported in LQFP                       |                                                                              |
| VADC_AFE_ BANDGAP  | U5                                                                                                                | 41                                               | Video ADC Bandgap Output                                                     |
| VBAT               | V14                                                                                                               | VBAT not supported in LQFP                       | On-chip SNVS regulator battery back-up supply option                         |
| VDD                | G7, G9, G11, G13, H8, H10,<br>H12, H14, J7, J13, K8, K14,<br>L7, L13, M8, M14, N9, N11,<br>N13, P8, P10, P12, P14 | 2, 22, 48, 85, 102, 125, 136,<br>174             | 1.2V Core Supply (Internally Regulated)                                      |
| VDD33              | C12, C15, C18, F18, K3, K17, N3, N17, T17, U16, V8, W18                                                           | 10, 21, 52, 83, 95, 108, 127, 140, 146, 158, 168 | 3.3V IO Supply                                                               |
| VDDA33_ADC         | V1                                                                                                                | 31                                               | 3.3V Analog To Digital convertor supply                                      |
| VDD12_AFE          | T5                                                                                                                | 36                                               | 1.2V Analog Front End supply for Video ADC                                   |
| VDDA33_AFE         | V3                                                                                                                | 40                                               | 3.3V Analog Front End supply for Video ADC                                   |
| VDD33_ LDOIN       | T12                                                                                                               | 68                                               | On-chip 2.5V LDO, 1.1V LDO and SNVS regulators input supply                  |
| VDDREG             | P5                                                                                                                | 24                                               | On-chip HPREG, LPREG,<br>WBREG and ULPREG<br>regulators input supply         |
| VREFH_ADC          | W1                                                                                                                | 34                                               | ATD High Voltage Reference                                                   |
| VREFL_ADC          | U3                                                                                                                | 33                                               | ATD Low Voltage Reference                                                    |

**Table 80. Power Supply Pins (continued)** 

| Supply Rail Name | 364 MAP BGA                                                                                                                                                                                                                                                                                                                                                       | 176 LQFP (R-series ONLY)                                             | Comment                                                                                                                 |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| VSS              | A1, A20, B3, B5, B8, B11, B13, B16, B19, C2, D17, E5, E8, E11, E14, E19, F2, G8, G10, G12, G14, G17, H4, H7, H9, H11, H13, H19, J2, J8, J9, J10, J11, J12, J14, J18, K7, K9, K10, K11, K12, K13, L8, L9, L10, L11, L12, L14, L19, M2, M4, M7, M9, M10, M11, M12, M13, M18, N8, N10, N12, N14, P7, P9, P11, P13, P19, R2, R18, U7, U19, V11, V13, V17, W6, Y1, Y20 | 1, 13, 20, 25, 45, 67, 74, 82, 96, 107, 139, 144, 157, 175, 176, FLG | Ground. Connect "Flag pad (FLG)" to the internal GND plane with numerous vias—for both electrical and thermal purposes. |
| VSSA33_ADC       | V2                                                                                                                                                                                                                                                                                                                                                                | 32                                                                   | ATD Ground                                                                                                              |
| VSS12_AFE        | R5                                                                                                                                                                                                                                                                                                                                                                | 38                                                                   | Video ADC Ground                                                                                                        |
| VSSA33_AFE       | V4                                                                                                                                                                                                                                                                                                                                                                | 39                                                                   | Video ADC Ground                                                                                                        |
| VSS_KEL0         | U11                                                                                                                                                                                                                                                                                                                                                               | 66                                                                   | Ground (VSS and VSS_KEL0 are NOT connected internally)                                                                  |

## 14.1 Functional Assignment Pins

**Table 81. Functional Assignment Pins** 

| Signal<br>Name | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group    | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function | Input/<br>Output | Value |
|----------------|----------------|--------------------------------|-------------------|----------|----------------------------|---------------------|------------------|-------|
| ADC0SE8        | Y2             | _                              | VDDA33_A<br>DC    | Analog   | _                          | ADC0SE8             | _                | _     |
| ADC0SE9        | W2             | _                              | VDDA33_A<br>DC    | Analog   | _                          | ADC0SE9             | _                | _     |
| ADC1SE8        | W3             | _                              | VDDA33_A<br>DC    | Analog   | _                          | ADC1SE8             | _                | _     |
| ADC1SE9        | Y3             | _                              | VDDA33_A<br>DC    | Analog   | _                          | ADC1SE9             | _                | _     |
| BCTRL          | T2             | 26                             | VDDREG            | Analog   | _                          | BCTRL               | _                | _     |
| DACO0          | U1             | 29                             | VDDA33_A<br>DC    | Analog   | _                          | DACO0               | _                | _     |
| DACO1          | U2             | 30                             | VDDA33_A<br>DC    | Analog   | _                          | DACO1               | _                | _     |
| DDR_A[0]       | C7             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_A[0]            | _                | _     |

Table 81. Functional Assignment Pins (continued)

| Signal<br>Name | 364 MAP<br>BGA | 176 LQFP<br>(R-series | Power<br>Group    | Pad Type | Default<br>Mode | Default<br>Function | Input/<br>Output | Value |
|----------------|----------------|-----------------------|-------------------|----------|-----------------|---------------------|------------------|-------|
|                |                | ONLY)                 |                   |          | (Reset)         |                     |                  |       |
| DDR_A[1]       | C11            | _                     | SDRAMC_<br>VDD2P5 | DDR      |                 | DDR_A[1]            | _                | _     |
| DDR_A[2]       | A8             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[2]            | _                | _     |
| DDR_A[3]       | В7             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[3]            | _                | _     |
| DDR_A[4]       | A6             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[4]            | _                | _     |
| DDR_A[5]       | B6             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[5]            | _                | _     |
| DDR_A[6]       | A9             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[6]            | _                | _     |
| DDR_A[7]       | A7             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[7]            | _                | _     |
| DDR_A[8]       | A11            | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[8]            | _                | _     |
| DDR_A[9]       | В9             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[9]            | _                | _     |
| DDR_A[10]      | D7             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[10]           | _                | _     |
| DDR_A[11]      | D10            | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[11]           | _                | _     |
| DDR_A[12]      | C10            | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[12]           | _                | _     |
| DDR_A[13]      | A10            | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[13]           | _                | _     |
| DDR_A[14]      | D9             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[14]           | _                | _     |
| DDR_A[15]      | B10            | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_A[15]           | _                | _     |
| DDR_BA[0]      | C8             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_BA[0]           | _                | _     |
| DDR_BA[1]      | C9             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_BA[1]           | _                | _     |
| DDR_BA[2]      | D8             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_BA[2]           | _                | _     |
| DDR_CAS_<br>b  | B4             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_CAS_<br>b       | _                | _     |
| DDR_CKE[0<br>] | A5             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_CKE[0           | _                | _     |
| DDR_CLK[0<br>] | A2             | _                     | SDRAMC_<br>VDD2P5 | DDR      | _               | DDR_CLK[0           | _                | _     |

Table 81. Functional Assignment Pins (continued)

| Signal<br>Name   | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group    | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function | Input/<br>Output | Value |
|------------------|----------------|--------------------------------|-------------------|----------|----------------------------|---------------------|------------------|-------|
| DDR_CLK_<br>b[0] | B2             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_CLK_<br>b[0]    | _                | _     |
| DDR_CS_b[<br>0]  | C5             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_CS_b[<br>0]     | _                | _     |
| DDR_D[0]         | F4             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[0]            | _                | _     |
| DDR_D[1]         | НЗ             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[1]            | _                | _     |
| DDR_D[2]         | D4             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[2]            | _                | _     |
| DDR_D[3]         | G4             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[3]            | _                | _     |
| DDR_D[4]         | F3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[4]            | _                | _     |
| DDR_D[5]         | J3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[5]            | _                | _     |
| DDR_D[6]         | C3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[6]            | _                | _     |
| DDR_D[7]         | G3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[7]            | _                | _     |
| DDR_D[8]         | J1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[8]            | _                | _     |
| DDR_D[9]         | D1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[9]            | _                | _     |
| DDR_D[10]        | H1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[10]           | _                | _     |
| DDR_D[11]        | E2             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[11]           | _                | _     |
| DDR_D[12]        | G1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[12]           | _                | _     |
| DDR_D[13]        | C1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[13]           | _                | _     |
| DDR_D[14]        | H2             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[14]           | _                | _     |
| DDR_D[15]        | D2             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_D[15]           | _                | _     |
| DDR_DQM[<br>0]   | J4             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_DQM[<br>0]      | _                | _     |
| DDR_DQM[<br>1]   | G2             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_DQM[<br>1]      | _                | _     |
| DDR_DQS[<br>0]   | D3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_DQS[<br>0]      | _                | _     |

Table 81. Functional Assignment Pins (continued)

|                                                | (continued)    |                                |                   |          |                            |                                                |                  |       |  |  |
|------------------------------------------------|----------------|--------------------------------|-------------------|----------|----------------------------|------------------------------------------------|------------------|-------|--|--|
| Signal<br>Name                                 | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group    | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function                            | Input/<br>Output | Value |  |  |
| DDR_DQS_<br>b[0]                               | E3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_DQS_<br>b[0]                               | _                | _     |  |  |
| DDR_DQS[<br>1]                                 | E1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_DQS[<br>1]                                 | _                | _     |  |  |
| DDR_DQS_<br>b[1]                               | F1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_DQS_<br>b[1]                               | _                | _     |  |  |
| DDR_ODT[0<br>]                                 | C4             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_ODT[0                                      | _                | _     |  |  |
| DDR_ODT[1                                      | B1             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_ODT[1                                      | _                | _     |  |  |
| DDR_RAS_<br>b                                  | A4             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_RAS_<br>b                                  | _                | _     |  |  |
| DDR_RESE<br>T                                  | D6             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_RESE<br>T                                  | _                | _     |  |  |
| DDR_VREF                                       | G5             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_VREF                                       | _                | _     |  |  |
| DDR_WE_b                                       | C6             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_WE_b                                       | _                | _     |  |  |
| DDR_ZQ                                         | A3             | _                              | SDRAMC_<br>VDD2P5 | DDR      | _                          | DDR_ZQ                                         | _                | _     |  |  |
| EXT_POR                                        | T1             | 23                             | VDD33             | GPIO     | _                          | EXT_POR                                        | _                | _     |  |  |
| EXT_TAMP<br>ER0                                | T14            | _                              | VBAT              | Analog   | _                          | EXT_TAMP<br>ER0                                | _                | _     |  |  |
| EXT_TAMP<br>ER1                                | U14            | _                              | VBAT              | Analog   | _                          | EXT_TAMP<br>ER1                                | _                | _     |  |  |
| EXT_TAMP<br>ER2/<br>EXT_WM0_<br>TAMPER_I<br>N  | T13            | _                              | VBAT              | Analog   | _                          | EXT_TAMP<br>ER2/<br>EXT_WM0_<br>TAMPER_I<br>N  | _                | _     |  |  |
| EXT_TAMP<br>ER3/<br>EXT_WM0_<br>TAMPER_<br>OUT | U13            | _                              | VBAT              | Analog   | _                          | EXT_TAMP<br>ER3/<br>EXT_WM0_<br>TAMPER_<br>OUT | _                | _     |  |  |
| EXT_TAMP<br>ER4/<br>EXT_WM1_<br>TAMPER_I<br>N  | U12            | _                              | VBAT              | Analog   | _                          | EXT_TAMP<br>ER4/<br>EXT_WM1_<br>TAMPER_I<br>N  | _                | _     |  |  |
| EXT_TAMP<br>ER5/<br>EXT_WM1_<br>TAMPER_<br>OUT | U10            | _                              | VBAT              | Analog   | _                          | EXT_TAMP<br>ER5/<br>EXT_WM1_<br>TAMPER_<br>OUT | _                | _     |  |  |

Table 81. Functional Assignment Pins (continued)

| (Continued)     |                |                                |                           |          |                            |                     |                  |          |  |
|-----------------|----------------|--------------------------------|---------------------------|----------|----------------------------|---------------------|------------------|----------|--|
| Signal<br>Name  | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group            | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function | Input/<br>Output | Value    |  |
| EXTAL           | Y13            | 73                             | DECAP_V1<br>1_<br>LDO_OUT | Analog   | _                          | EXTAL               | _                | _        |  |
| EXTAL32         | Y12            | 70                             | DECAP_V1<br>1_<br>LDO_OUT | Analog   | _                          | EXTAL32             | _                | _        |  |
| JTCLK/<br>SWCLK | K4             | 3                              | VDD33                     | GPIO     | ALT1                       | JTAG                | Input            | 100K PU  |  |
| JTDI            | K2             | 4                              | VDD33                     | GPIO     | ALT1                       | JTAG                | Input            | 100K PU  |  |
| JTDO            | K1             | 5                              | VDD33                     | GPIO     | ALT1                       | JTAG                | Disabled         | _        |  |
| JTMS/<br>SWDIO  | L1             | 6                              | VDD33                     | GPIO     | ALT1                       | JTAG                | Input            | 100K PU  |  |
| LVDS0P          | W14            | _                              | DECAP_V2<br>5_<br>LDO_OUT | Analog   | _                          | LVDS0P              | _                | _        |  |
| LVDS0N          | Y14            | _                              | DECAP_V2<br>5_<br>LDO_OUT | Analog   | _                          | LVDS0N              | _                | _        |  |
| PTA6            | N5             | 19                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA7            | V15            | 75                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA12           | L3             | 7                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA16           | Y5             | 43                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA17           | Y6             | 44                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA18           | V6             | 46                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA19           | U6             | 47                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA20           | B18            | 143                            | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA21           | D18            | 145                            | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA22           | E17            | 147                            | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA23           | C17            | 148                            | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA24           | R16            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA25           | R17            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA26           | R19            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA27           | R20            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA28           | P20            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA29           | P18            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA30           | P17            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTA31           | P16            | _                              | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTB0            | T6             | 49                             | VDD33                     | GPIO     | ALT0                       | GPIO                | Disabled         |          |  |
| PTB1            | T7             | 50                             | VDD33                     | GPIO     | ALT3                       | RCON30              | Input            | Disabled |  |
| PTB2            | V7             | 51                             | VDD33                     | GPIO     | ALT3                       | RCON31              | Input            | Disabled |  |

Table 81. Functional Assignment Pins (continued)

|                | itiliaca)      | I                              | 76 LOED Bower Bod Type |          |                            | 1                   | 1,               | <del></del> |
|----------------|----------------|--------------------------------|------------------------|----------|----------------------------|---------------------|------------------|-------------|
| Signal<br>Name | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group         | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function | Input/<br>Output | Value       |
| PTB3           | W7             | 53                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB4           | Y7             | 54                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB5           | Y8             | 55                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB6           | W8             | 56                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB7           | D13            | 166                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB8           | J16            | 121                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB9           | J19            | 123                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB10          | B15            | 159                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB11          | D14            | 164                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB12          | E13            | 165                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB13          | D15            | 156                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB14          | B14            | 162                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB15          | A14            | 161                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB16          | C14            | 163                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB17          | A15            | 160                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB18          | B12            | 171                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Input            | Disabled    |
| PTB19          | C13            | 167                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Input            | Disabled    |
| PTB20          | A13            | 169                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB21          | E12            | 173                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB22          | D12            | 172                            | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTB23          | A19            | 141                            | VDD33                  | GPIO     | ALT3                       | GPIO                | Disabled         |             |
| PTB24          | A18            | 142                            | VDD33                  | GPIO     | ALT3                       | GPIO                | Disabled         |             |
| PTB25          | B17            | 149                            | VDD33                  | GPIO     | ALT3                       | GPIO                | Disabled         |             |
| PTB26          | A17            | 150                            | VDD33                  | GPIO     | ALT3                       | RCON21              | Input            | Disabled    |
| PTB27          | U8             | 57                             | VDD33                  | GPIO     | ALT3                       | RCON22              | Input            | Disabled    |
| PTB28          | A16            | 151                            | VDD33                  | GPIO     | ALT3                       | RCON23              | Input            | Disabled    |
| PTC0           | L4             | 8                              | VDD33                  | GPIO     | ALT7                       | RCON18              | Input            | Disabled    |
| PTC1           | L5             | 9                              | VDD33                  | GPIO     | ALT7                       | RCON19              | Input            | Disabled    |
| PTC2           | M5             | 11                             | VDD33                  | GPIO     | ALT7                       | RCON20              | Input            | Disabled    |
| PTC3           | M3             | 12                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC4           | L2             | 14                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC5           | M1             | 15                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC6           | N1             | 16                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC7           | N2             | 17                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC8           | N4             | 18                             | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC9           | T15            | _                              | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |
| PTC10          | U15            | _                              | VDD33                  | GPIO     | ALT0                       | GPIO                | Disabled         |             |

Table 81. Functional Assignment Pins (continued)

| Signal<br>Name | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function | Input/<br>Output | Value    |
|----------------|----------------|--------------------------------|----------------|----------|----------------------------|---------------------|------------------|----------|
| PTC11          | P4             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC12          | P3             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC13          | P1             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC14          | R1             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC15          | P2             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC16          | R3             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC17          | R4             | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTC26          | D16            | 153                            | VDD33          | GPIO     | ALT3                       | RCON24              | Input            | Disabled |
| PTC27          | E16            | 154                            | VDD33          | GPIO     | ALT3                       | RCON25              | Input            | Disabled |
| PTC28          | E15            | 155                            | VDD33          | GPIO     | ALT3                       | RCON26              | Input            | Disabled |
| PTC29          | C16            | 152                            | VDD33          | GPIO     | ALT3                       | RCON27              | Input            | Disabled |
| PTC30          | T8             | 58                             | VDD33          | GPIO     | ALT3                       | RCON28              | Input            | Disabled |
| PTC31          | W5             | 42                             | VDD33          | GPIO     | ALT3                       | RCON29              | Input            | Disabled |
| PTD0           | Y17            | 86                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD1           | Y18            | 87                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD2           | V18            | 88                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD3           | Y19            | 89                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD4           | W19            | 90                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD5           | W20            | 91                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD6           | V20            | 92                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD7           | V19            | 93                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD8           | U17            | 94                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD9           | U18            | 97                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD10          | U20            | 98                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD11          | T20            | 99                             | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD12          | T19            | 100                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD13          | T18            | 101                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD16          | D20            | 133                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD17          | E20            | 132                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD18          | E18            | 131                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD19          | F16            | 130                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD20          | F17            | 129                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD21          | F19            | 128                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD22          | F20            | 126                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD23          | G20            | 124                            | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD24          | G19            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |
| PTD25          | G18            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                | Disabled         |          |

Table 81. Functional Assignment Pins (continued)

|                          | (continued)    |                                |                |          |                            |                          |                  |          |
|--------------------------|----------------|--------------------------------|----------------|----------|----------------------------|--------------------------|------------------|----------|
| Signal<br>Name           | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function      | Input/<br>Output | Value    |
| PTD26                    | G16            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTD27                    | H16            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTD28                    | H17            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTD29                    | H18            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTD30                    | H20            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTD31                    | J20            | _                              | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE0                     | N16            | 103                            | VDD33          | GPIO     | ALT2                       | BMODE1                   | Input            | Disabled |
| PTE1                     | N18            | 104                            | VDD33          | GPIO     | ALT2                       | BMODE0                   | Input            | Disabled |
| PTE2                     | N19            | 105                            | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE3                     | Y15            | 77                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE4                     | N20            | 106                            | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE5                     | T16            | 80                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE6                     | W16            | 81                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE7                     | M20            | 109                            | VDD33          | GPIO     | ALT3                       | RCON0                    | Input            | Disabled |
| PTE8                     | M19            | 110                            | VDD33          | GPIO     | ALT3                       | RCON1                    | Input            | Disabled |
| PTE9                     | M17            | 111                            | VDD33          | GPIO     | ALT3                       | RCON2                    | Input            | Disabled |
| PTE10                    | M16            | 112                            | VDD33          | GPIO     | ALT3                       | RCON3                    | Input            | Disabled |
| PTE11                    | L16            | 113                            | VDD33          | GPIO     | ALT3                       | RCON4                    | Input            | Disabled |
| PTE12                    | L17            | 114                            | VDD33          | GPIO     | ALT3                       | RCON5                    | Input            | Disabled |
| PTE13                    | Y16            | 78                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE14                    | W15            | 76                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE15                    | L18            | 115                            | VDD33          | GPIO     | ALT3                       | RCON6                    | Input            | Disabled |
| PTE16                    | L20            | 116                            | VDD33          | GPIO     | ALT3                       | RCON7                    | Input            | Disabled |
| PTE17                    | K20            | 117                            | VDD33          | GPIO     | ALT3                       | RCON8                    | Input            | Disabled |
| PTE18                    | K19            | 118                            | VDD33          | GPIO     | ALT3                       | RCON9                    | Input            | Disabled |
| PTE19                    | K18            | 119                            | VDD33          | GPIO     | ALT3                       | RCON10                   | Input            | Disabled |
| PTE20                    | A12            | 170                            | VDD33          | GPIO     | ALT3                       | RCON11                   | Input            | Disabled |
| PTE21                    | V16            | 79                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE22                    | W17            | 84                             | VDD33          | GPIO     | ALT0                       | GPIO                     | Disabled         |          |
| PTE23                    | J17            | 122                            | VDD33          | GPIO     | ALT3                       | RCON12                   | Input            | Disabled |
| PTE24                    | D19            | 134                            | VDD33          | GPIO     | ALT3                       | RCON13                   | Input            | Disabled |
| PTE25                    | C19            | 135                            | VDD33          | GPIO     | ALT3                       | RCON14                   | Input            | Disabled |
| PTE26                    | C20            | 137                            | VDD33          | GPIO     | ALT3                       | RCON15                   | Input            | Disabled |
| PTE27                    | B20            | 138                            | VDD33          | GPIO     | ALT3                       | RCON16                   | Input            | Disabled |
| PTE28                    | K16            | 120                            | VDD33          | GPIO     | ALT3                       | RCON17                   | Input            | Disabled |
| RESETB/<br>RESET_OU<br>T | T4             | 28                             | VDD33          | GPIO     | _                          | RESETB/<br>RESET_OU<br>T | _                | _        |

# Table 81. Functional Assignment Pins (continued)

| Signal<br>Name        | 364 MAP<br>BGA | 176 LQFP<br>(R-series<br>ONLY) | Power<br>Group                                                   | Pad Type | Default<br>Mode<br>(Reset) | Default<br>Function   | Input/<br>Output | Value |
|-----------------------|----------------|--------------------------------|------------------------------------------------------------------|----------|----------------------------|-----------------------|------------------|-------|
| TEST                  | Т3             | 27                             | VDD33                                                            | GPIO     | _                          | TEST                  | _                | _     |
| USB0_DM               | Т9             | 62                             | USB_DCAP                                                         | Analog   | _                          | USB0_DM               | _                | _     |
| USB0_DP               | T10            | 63                             | USB_DCAP                                                         | Analog   | _                          | USB0_DP               | _                | _     |
| USB0_VBU<br>S         | W11            | 60                             | USB_DCAP                                                         | Analog   | _                          | USB0_VBU<br>S         | _                | _     |
| USB0_VBU<br>S_ DETECT | Y11            | 64                             | USB_DCAP                                                         | Analog   | _                          | USB0_VBU<br>S_ DETECT | _                | _     |
| USB1_DM               | V9             | _                              | USB_DCAP                                                         | Analog   | _                          | USB1_DM               | _                | _     |
| USB1_DP               | W9             | _                              | USB_DCAP                                                         | Analog   | _                          | USB1_DP               | _                | _     |
| USB1_VBU<br>S         | W10            | _                              | USB_DCAP                                                         | Analog   | _                          | USB1_VBU<br>S         | _                | _     |
| USB1_VBU<br>S_ DETECT | U9             | _                              | USB_DCAP                                                         | Analog   | _                          | USB1_VBU<br>S_ DETECT | _                | _     |
| VADCSE0               | Y4             | 35                             | VDDA33_A<br>DC /<br>VDD12_AF<br>E /<br>VADC_AFE<br>_BANDGAP<br>? | Analog   | _                          | VADCSE0               | _                | _     |
| VADCSE1               | U4             | 37                             | VDDA33_A<br>DC /<br>VDD12_AF<br>E /<br>VADC_AFE<br>_BANDGAP<br>? | Analog   | _                          | VADCSE1               | _                | _     |
| VADCSE2               | W4             | _                              | VDDA33_A<br>DC /<br>VDD12_AF<br>E /<br>VADC_AFE<br>_BANDGAP<br>? | Analog   | _                          | VADCSE2               | _                | _     |
| VADCSE3               | V5             | _                              | VDDA33_A<br>DC /<br>VDD12_AF<br>E /<br>VADC_AFE<br>_BANDGAP<br>? | Analog   | _                          | VADCSE3               | _                | _     |
| XTAL                  | W13            | 72                             | DECAP_V1<br>1_<br>LDO_OUT                                        | Analog   | _                          | XTAL                  | _                | _     |
| XTAL32                | W12            | 71                             | DECAP_V1<br>1_<br>LDO_OUT                                        | Analog   | _                          | XTAL32                | _                | _     |

## 15 Revision History

The following table provides a revision history for this document.

**Table 82. Revision History** 

| Rev. No. | Date    | Substantial Changes                                                                                                      |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------|
| Rev1     | 12/2011 | Initial release                                                                                                          |
| Rev2     | 02/2012 | Updated feature list                                                                                                     |
|          |         | Updated VREG electrical specifications                                                                                   |
|          |         | Updated LDO_1P1, LDO2P5 tables                                                                                           |
|          |         | Updated DDR IO parameters                                                                                                |
|          |         | Added DDR memory controller parameters                                                                                   |
|          |         | Updated Power sequencing table                                                                                           |
|          |         | Added Power supply diagram                                                                                               |
|          |         | Updated Recommended operating conditions                                                                                 |
|          |         | Replaced Drylce Tamper Electrical<br>Specifications with Voltage and<br>temperature monitor electrical<br>specifications |
|          |         | Updated VideoADC electricals. Updated VideoADC supply scheme diagram. Added VideoADC supply_decoupling diagram           |
|          |         | Added QuadSPI DDR mode electrical specifications                                                                         |
|          |         | Updated Fast internal RC oscillator table                                                                                |
|          |         | Updated Slow internal RC oscillator table                                                                                |
|          |         | Updated Pinouts section                                                                                                  |
| Rev3     | 04/2012 | Updated device name throughout the document                                                                              |
|          |         | Minor editorial updates in the feature list                                                                              |
|          |         | Updated VREG electrical specifications                                                                                   |
|          |         | Updated LDO electrical specifications                                                                                    |
|          |         | Updated Power consumption operating behaviors table                                                                      |
|          |         | Added USB PHY Current Consumption table                                                                                  |
|          |         | Updated GPIO parameters                                                                                                  |
|          |         | Updated DDR parameters                                                                                                   |

Table 82. Revision History (continued)

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                          |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |         | Updated Power sequencing                                                                                                                                                                                     |
|          |         | Updated Power supply figure                                                                                                                                                                                  |
|          |         | Updated Recommended operating conditions table                                                                                                                                                               |
|          |         | Removed Reset specifications                                                                                                                                                                                 |
|          |         | Updated 12-bit DAC operating requirements                                                                                                                                                                    |
|          |         | Added a note in 12-bit ADC operating conditions section                                                                                                                                                      |
|          |         | Updated VideoADC Specifications table                                                                                                                                                                        |
|          |         | Updated LCD driver specifications table                                                                                                                                                                      |
|          |         | QuadSPI timing- Replaced VDDE with VDD33                                                                                                                                                                     |
|          |         | Added notes in DDR3 Timing Parameters and LPDD2 Timing Parameters sections.                                                                                                                                  |
|          |         | Updated 24MHz external oscillator electrical characteristics table                                                                                                                                           |
|          |         | Updated OSC32K Main Characteristics table                                                                                                                                                                    |
|          |         | Updated Freescale Document Number for 144-pin LQFP                                                                                                                                                           |
|          |         | Changed pin-name from EXT_POR to TEST2, VBAT to VBB                                                                                                                                                          |
|          |         | Updated Pinouts section                                                                                                                                                                                      |
|          |         | Updated GPIO Mapping                                                                                                                                                                                         |
| Rev4     | 08/2012 | Updated Part identification                                                                                                                                                                                  |
|          |         | Editorial changes in USB PHY Current<br>Consumption in Normal Mode, GPIO AC<br>Electrical Characteristics (3.3V power<br>mode)                                                                               |
|          |         | Updated Power sequencing table                                                                                                                                                                               |
|          |         | Updated Power supply diagram                                                                                                                                                                                 |
|          |         | Updated AC electrical specification of following modules: DCU, 12-bit DAC, Ethernet, Enhanced Serial Audio Interface (ESAI), SAI/I2S, Flexbus, MLB, DSPI, 24MHz External Oscillator, JTAG, Debug, ESAI, QSPI |
|          |         | Updated Thermal Attributes for 364<br>MAPBGA                                                                                                                                                                 |
|          |         | Updated Freescale document number for 176-pin LQFP and 364 MAPBGA                                                                                                                                            |
|          |         | Updated VREG specifications                                                                                                                                                                                  |

## Table 82. Revision History (continued)

| Added WBREG specifications Updated Recommended operating conditions table Updated DAC INL and DNL charts Updated Pirouts Updated Pirouts  • Removed references to VF1xxR and references to F100 and 144 LOFP and 256 MAPBGA • Replaced references to Auto and IMM by R-series and F-series respectively • In the feature list, the ARM Core frequency changed to 500 MHz for F-series • In the feature list, changed the DRAM controller frequency changed to 500 MHz for F-series • In the feature list, changed the DRAM controller frequency changed to 500 MHz for F-series • In the feature list, changed the DRAM controller frequency Updated Part Nummbering format • Clarified the Fields table as per Marketing • Sample numbers updated • From the VREG electrical characteristics table, deleted pre-trimming rows and comments • In the HPREG electrical characteristics table, clarified max value of Output voltage en oload and min value of Output voltage en oload and characteristics table, clarified max value of Output voltage en oload and characteristics table, values of Upper voltage threshold (value e27cC)  • In the LVD Glectrical specifications table, endored upper voltage threshold (value e27cC)  • In the LVD DIG electrical specifications table, removed pretrimming values and clarified other values  • Updated LVD UPG electrical specifications values  • Updated LDO_275 table  • Updated LDO_275 table  • Updated LDO_275 table  • Updated FONE Prover consumption oppratrilly behaviors tables                                                                                                                                                                                                | Rev. No. | Date       | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Conditions table Updated DAC INL and DNL charts Updated Pinouts  Removed references to VF1xxR and references to F100 and 144 LOFP and 256 MAPBGA  Replaced references to Auto and IMM by R-series and F-series respectively In the feature list, the ARM Core frequency changed to 500 MHz for F-series In the feature list, changed the DRAM controller frequency Updated Part Nummbering format Clarified the Fields table as per Marketing Sample numbers updated From the VREG electrical specifications tables, deleted pre- trimming rows and comments In the HPREG electrical characteristics table, and do thorte on maximum Output Current Capacity In the ULPREG electrical characteristics table, clarified max value of Output voltage @ not load and min value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ full load In the WBREG electrical specifications table, removed pretrimming values and clarified other values Updated LVD DIG electrical specifications table, removed pretrimming values and clarified other values Updated LVD DIG electrical specifications table, removed pretrimming values and clarified other values Updated LVD DIG electrical specifications table, removed pretrimming values and clarified other values Updated LVD DIG electrical specifications table, errore Updated LVD DIG electrical specifications table, errore pretrimming values and clarified other values Updated LVD DIG electrical specifications table, errore pretrimming values and clarified other values Updated LVD DIG e |          |            | Added WBREG specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Updated Prinouts  Rev 5  April 2013  Removed references to VF1xxR and references to VF1xxR and references to F100 and 144 LQFP and 256 MAPBGA Replaced references to Auto and IMM by R-series sespectively In the feature list, the ARM Core frequency changed to 500 MHz for F-series In the feature list, changed the DRAM controller frequency Updated Part Nummbering format Clarified the Fields table as per Marketing Sample numbers updated From the VHEG electrical specifications tables, deleted pre-trimming rows and comments In the HPREG electrical characteristics table, add footnote on maximum Output Current Capacity In the ULPREG electrical characteristics table, clarified max value of Output voltage @ no load and min value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ no load and min value of Output voltage @ full load In the WBREG electrical specifications table, added typ. values of Upper voltage threshold (value @27oC) and Lower voltage threshold (value @27oC) In the LVD DIG electrical specifications table, removed pretrimming values and clarified other values Updated LDO_IP1 tables Updated Power consumption operating behaviours tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Rev 5  April 2013  Removed references to VP1xxR and references to F100 and 144 LQFP and 256 MAPBGA Replaced references to Auto and IMM by R-series and F-series respectively In the leature list, the ARM Core frequency changed to 500 MHz for F-series In the feature list, changed the DRAM controller frequency Updated Part Nummbering format Clarified the Fields table as per Marketing Sample numbers updated From the VREG electrical specifications tables, deleted pre-trimming rows and comments In the HPREG electrical characteristics table, add footnote on maximum Output Current Capacity In the ULPREG electrical characteristics table, clarified max value of Output voltage folload In the WBREG electrical characteristics table, clarified max value of Output voltage folload In the WBREG electrical characteristics table, clarified max value of Output voltage folload In the WBREG electrical characteristics table, clarified max value of Output voltage folload In the LVD electrical specifications table, added typ. value of Uppt voltage freshold (value @27cC) and Lower voltage threshold (value @27cC) In the LVD DIG electrical specifications table, added typ. Values of Uppt voltage freshold (value @27cC) In the LVD DIG electrical specifications table, and present the present of the values Updated LDO_IP1 tables Updated LDO_IP1 tables Updated LDO_P5 table Updated LDO_P5 table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            | Updated DAC INL and DNL charts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| and refernces to F100 and 144 LQFP and 256 MAPBGA Replaced references to Auto and IMM by R-series and F-series respectively In the feature list, the ARM Core frequency changed to 500 MHz for F-series In the feature list, changed the DRAM controller frequency Updated Parl Nummbering format Clarified the Fields table as per Marketing Sample numbers updated From the VREG electrical specifications tables, deleted pre- trimming rows and comments In the HPREG electrical characteristics table, add footnote on maximum Output Current Capacity In the ULPREG electrical characteristics table, clarified max value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Output voltage @ no load and min value of Upper voltage threshold (value @27oC) In the LVD DIG electrical specifications table, removed pretrimming values and clarified other values Updated LDO_IPS table Updated DO_IPS table Updated DO_IPS table Updated DO_IPS table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |            | Updated Pinouts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rev 5    | April 2013 | Removed references to VF1xxR and refernces to F100 and 144 LQFP and 256 MAPBGA Replaced references to Auto and IMM by R-series and F-series respectively In the feature list, the ARM Core frequency changed to 500 MHz for F-series In the feature list, changed the DRAM controller frequency Updated Part Nummbering format Clarified the Fields table as per Marketing Sample numbers updated From the VREG electrical specifications tables, deleted pretrimming rows and comments In the HPREG electrical characteristics table, add footnote on maximum Output Current Capacity In the ULPREG electrical characteristics table, clarified max value of Output voltage @ no load and min value of Output voltage @ full load In the WBREG electrical characteristics table, clarified max value of Output voltage @ no load and min value of Output voltage @ full load In the LVD electrical specifications table, added typ. values of Upper voltage threshold (value @27oC) and Lower voltage threshold (value @27oC) and Lower voltage threshold (value @27oC) In the LVD DIG electrical specifications table, removed pretrimming values and clarified other values Updated LDO_1P1 tables Updated LDO_2P5 table Updated Power consumption |

Table 82. Revision History (continued)

| Rev. No. | Date       | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |            | <ul> <li>Removed Temperature Voltage<br/>Monitor section to security RM</li> <li>Updated VideoADC Specifications<br/>table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Rev 5    | April 2013 | Updated pin muxing table with the following changes:  • Added MII0 including M AC0.TXDATA[2], MAC0.TXDATA[3], MAC0.RXDATA[3], MAC0.RXDATA[3], MAC0.RXDATA[3], MAC0.RXCLK, MAC0.COL, MAC0.CRS  • Following signals muxed on same RMII0 Pins: MII0_MDC, MII0_MDC, MII0_MDC, MII0_RXD[0], MII0_TXD[0], MII0_TXD[1], |
| Rev 5    | May 2013   | In the Features, minor editorial updates Added Part Number Format figure Updated the Fields table as per the device part numbers Added Part Numbers table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |            | Added External NPN Ballast section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |            | In the LVD Dig Electrical Specs, minimum value of Upper Voltage Threshold and Lower Voltage threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |            | In the FlexBus timing specifications table, clarified the Frequency of operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |            | In the Power consumption, filled TBDs. Updated footnotes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 82. Revision History (continued)

| Rev. No. | Date     | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |          | Rewritten the EMC radiated emissions operating behaviors table                                                                                                                                                                                                                                                                                                                                                                               |
|          |          | In the GPIO DC Electrical characteristics table:  • Vhys test condition changed • Added R_Keeper row                                                                                                                                                                                                                                                                                                                                         |
|          |          | In the DDR operating conditions, changed the Vddi Min and Max values                                                                                                                                                                                                                                                                                                                                                                         |
|          |          | In the Power sequencing table, rremoved some rows                                                                                                                                                                                                                                                                                                                                                                                            |
|          |          | In the Power Supply section, removed LVDS and removed the note                                                                                                                                                                                                                                                                                                                                                                               |
|          |          | In the Recommended operating conditions table, updated min and max of VDD12_AFE and FA_VDD. Updated Min, Max, and Typ for VDD                                                                                                                                                                                                                                                                                                                |
|          |          | Added the Recommended Connections for Unused Analog Interfaces table                                                                                                                                                                                                                                                                                                                                                                         |
|          |          | In the 12-bit ADC Characteristics table, updated the typ and max values of TUE, DNL. INL, ZSE, FSE                                                                                                                                                                                                                                                                                                                                           |
|          |          | Added Receive and Transmit signal timing specifications for MII interfaces                                                                                                                                                                                                                                                                                                                                                                   |
|          |          | In the DSPI table, clarified the TBDs                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |          | In PLL 4, PLL 5, PLL 6 electrical characteristics tables, added footnotes                                                                                                                                                                                                                                                                                                                                                                    |
|          |          | In the JTAG electrical table, clarified the TBDs                                                                                                                                                                                                                                                                                                                                                                                             |
|          |          | In the pinouts section, added Special Signal table                                                                                                                                                                                                                                                                                                                                                                                           |
|          |          | Added Power Supply pins section                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |          | Added Functional Assignment section                                                                                                                                                                                                                                                                                                                                                                                                          |
| Rev 6    | Jan 2014 | Added QuadSPI electricals     Changed VBB references to VBAT     In the feature list, clarified that ECC supported for 8-bit mode only, not 16-bit.     Revised the part number format     Revised the field table     Added Absolute Maximum Rating table, which was madde non_cust in the previous version     In the Power Consumption Operating Behavior table, Revised min and max value of IDD_LPS3 and IDD_LPS2. Removed IDD_LPS1 row |

Table 82. Revision History (continued)

| Rev. No. | Date          | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |               | <ul> <li>In the USB PHY Current Consumption table, removed the Normal Mode</li> <li>In the Power Sequence table, revised the Power UP/ Down Order column for USB0_VBUs and USB1_VBUS</li> <li>In the Recommended operating conditions table, revised the min value of VBAT. Revised the min value of VREFH_ADC Revised the min and max values of SDRAMC_VDD1P5</li> <li>In the Recommended Connections for Unused Analog Interfaces section, added the notes. Revised the Recommendation if Unused column</li> <li>In the 12-bit ADC operating conditions, revised Conditions for Ground voltage. Revised min Ref High Voltage</li> <li>In the 12-bit DAC operating requirements, revised the min and max value of VREFH_ADC</li> <li>In the SDHC switching specifications, revised the max value of SD6</li> <li>In the 24MHz external oscillator electrical characteristics table, revised the min value of VIH and max value of VIL</li> </ul> |
| Rev 7    | November 2014 | <ul> <li>Updated list of security features on page 1.</li> <li>In "Part number format" figure, updated explanation for '1'.</li> <li>In "Fields" table, updated definition of 'R'.</li> <li>In "Part Numbers" table, added parts SVF331R3K1CKU2, SVF531R3K1CMK4, and SVF532R2K1CMK4.</li> <li>In "External NPN ballast" section, updated recommendations for transistor selection.</li> <li>In "DDR parameters" section, updated table footnotes regarding typical condition.</li> <li>In "Power sequencing" table, added comment regarding SDRAMC_VDD1P5: "In case the Ballast transistor's collector is connected to the 1.5 V DRAM supply (instead of the 3.3 V</li> </ul>                                                                                                                                                                                                                                                                     |

**Table 82. Revision History** 

| Rev. No. | Date | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      | <ul> <li>supply), turn this 1.5 V supply on before turning on the 3.3V."</li> <li>In "VideoADC specifications" table added supply current values.</li> <li>In "Receive and Transmit signal timing specifications," added the following note: "See the most current errata document when using the internally generated RXCLK and TXCLK clocks."</li> <li>Updated "QuadSPI timing" section presenting data based on a negative edge data launch from the device and a negative edge data capture; updated the figure, "QuadSPI Input/Read timing (SDR mode)"; updated the table, "QuadSPI Input/Read timing (SDR mode)."</li> <li>For the "SDHC switching specifcations" table, added the statement, "A load of 50 pF is assumed"; updated max value for SD6, SDHC output delay (output valid).</li> <li>In the "24 MHz oscillator specifications" section, added the statement, "The crystal must be rated for a drive level of 250 µW or higher. An ESR (equivalent series resistance) of 80 Ω or less is recommended to achieve a gain margin of 5."</li> <li>In "Pinouts" section, for the 176LQFP package, added information about exposed pad on the bottom side.</li> <li>In "Special Signal Considerations" table, added that a "fundamental-mode" crystal should be connected between XTAL and EXTAL; updated maximum drive level of crystal rating to 250 µW.</li> </ul> |

#### How to Reach Us:

**Home Page:** 

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Vybrid is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM and Cortex are registered trademarks of ARM Limited. NEON is the trademark of ARM Limited.

© 2012–2013 Freescale Semiconductor, Inc.





Document Number VYBRIDRSERIESEC Revision 7, 11/2014