Data Sheet: Technical Data

# Kinetis KL28Zxxx with 512 KB Flash and 128 KB SRAM

#### 72 MHz Cortex-M0+ based Microcontroller

Supports ultra low power ARM based microcontroller with crystal-less USB feature, large flash and RAM, evolutionary low-power peripherals and security features. This is an ideal solution for Sensor Hub applications, Bluetooth, Wi-Fi connectivity, Smart Energy, Internet of Things, and Edge and Concentrator. This device offers:

- 128KB SRAM for data processing and connectivity stack
- Ultra low dynamic and static power consumption with smart peripherals for low power applications
- Advanced LPI2C and LPSPI supporting asynchronous DMA master data transition
- FlexIO for flexible and high performance interfaces
- Crypto acceleration with AES/DES/3DES/MD5/SHA and TRNG
- USB FS 2.0 device operation without need of external crystal

## MKL28Z512Vxx7



#### Core

 ARM® Cortex®-M0+ cores up to 72 MHz in Normal mode and 96 MHz in High Speed mode

#### Memories

- Up to 512 KB program flash memory
- 128 KB SRAM
- · 32 KB ROM with built-in bootloader

#### System peripherals

- 8-channel DMA controller
- · Independent clocked Watchdog
- · Low-leakage wakeup unit
- · SWD debug interface and Micro Trace Buffer
- Bit Manipulation Engine
- Memory Mapped Divide and Square Root module (MMDDVSQ)
- Cyclic Redundancy Check (CRC) module
- Nested Vector Interrupt Controller (NVIC) supports 32 interrupt vectors
- Additional peripheral interrupt support via Interrupt Multiplexer (INTMUX)

#### Clocks

- System Clock Generator module that includes the following clock sources:
  - 48 to 60 MHz high accuracy fast internal reference clock (FIRC)

#### **Communication interfaces**

- Three 16-bit Low Power Serial Peripheral Interface (LPSPI) modules
- One EMVSIM module supporting EMV version 4.3, ISO7816
- Three LPUART modules
- Three LPI2C modules supporting up to 5 Mbit/s
- One SAI module supporting I2S
- One FlexIO module emulating UART, SPI, I2S, camera interface, and Motorola 68K/Intel 8080 bus
- USB FS 2.0 device operation without need of external crystal

#### **Analog Modules**

- 16-bit, 24-channel SAR ADC with internal voltage reference
- Two High-speed analog comparators each containing a 6-bit DAC and programmable reference input
- One 12-bit DAC
- 1.2 V and 2.1 V voltage references (Vref)

#### **Timers**

- One 6-channel Timer/PWM module
- Two 2-channel Timer/PWM modules
- Two low-power timers
- · Two periodic interrupt timers



- 32-40 kHz, or 3-32 MHz crystal oscillator
- 1 kHz LPO clock
- 8/2 MHz slow internal reference clock (SIRC)
- Peripheral Clock Control (PCC) module that supports asynchronous clocking and clock divide options for peripherals.

#### **Human-machine interface**

- General-purpose input/output up to 97
- Low-power hardware touch sensor interface (TSI)

- · Secure Real time clock
- 56-bit software time stamp timer at 1 MHz

#### Security and integrity modules

- 80-bit unique identification number per chip
- MMCAU supports acceleration of the DES, 3DES, AES, MD5, SHA-1, and SHA-256 algorithms
- True Random Number Generator (TRNG)

#### **Operating Characteristics**

Voltage range: 1.71 to 3.6 V
Temperature range: -40 to 105 °C

#### **NOTE**

The 121-pin packages for this product is not yet available. However, it is included in a Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.

#### **Ordering Information 1**

| Part Number                    | Men        | nory      | Pac       | kage    | 10 :  | and ADC chan      | nnels                      |  |
|--------------------------------|------------|-----------|-----------|---------|-------|-------------------|----------------------------|--|
|                                | Flash (KB) | SRAM (KB) | Pin count | Package | GPIOs | GPIOs<br>(INT/HD) | ADC<br>channels<br>(SE/DP) |  |
| MKL28Z512V<br>LL7              | 512        | 128       | 100       | LQFP    | 82    | 82/8              | 27/4                       |  |
| MKL28Z512V<br>DC7 <sup>2</sup> | 512        | 128       | 121       | XFBGA   | 97    | 97/8              | 27/4                       |  |

- 1. To confirm current availability of ordererable part numbers, go to http://www.nxp.com and perform a part number search.
- 2. Package Your Way.

#### **Related Resources**

| Туре                | Description                                                                                                                    | Resource                                                                                                                                                    |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Selector<br>Guide   | The NXP Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector.     | Solution Advisor                                                                                                                                            |
| Product Brief       | The Product Brief contains concise overview/summary information to enable quick evaluation of a device for design suitability. | KL2XPB <sup>1</sup>                                                                                                                                         |
| Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.               | MKL28ZRM <sup>1</sup>                                                                                                                                       |
| Data Sheet          | The Data Sheet includes electrical characteristics and signal connections.                                                     | MKL28Z512Vxx7 <sup>1</sup>                                                                                                                                  |
| Chip Errata         | The chip mask set Errata provides additional or corrective information for a particular device mask set.                       | KINETIS_L_1N52N <sup>1</sup>                                                                                                                                |
| Package<br>drawing  | Package dimensions are provided in package drawings.                                                                           | <ul> <li>121-XFBGA:         <ul> <li>98ASA00595D<sup>1</sup></li> </ul> </li> <li>100-LQFP:         <ul> <li>98ASS23308W<sup>1</sup></li> </ul> </li> </ul> |

1. To find the associated resource, go to http://www.nxp.com and perform a search using this term.



Figure 1. KL28Z block diagram

# **Table of Contents**

| 1 | Rat | ings5                                                 |    | 3.8 Communication interfaces                          | 43 |
|---|-----|-------------------------------------------------------|----|-------------------------------------------------------|----|
|   | 1.1 | Thermal handling ratings5                             |    | 3.8.1 EMV SIM specifications                          | 43 |
|   | 1.2 | Moisture handling ratings5                            |    | 3.8.2 USB electrical specifications                   | 48 |
|   | 1.3 | ESD handling ratings5                                 |    | 3.8.3 USB VREG electrical specifications              | 49 |
|   | 1.4 | Voltage and current operating ratings5                |    | 3.8.4 LPSPI switching specifications                  | 49 |
| 2 | Ger | neral6                                                |    | 3.8.5 LPI2C                                           | 54 |
|   | 2.1 | AC electrical characteristics6                        |    | 3.8.6 LPUART                                          | 54 |
|   | 2.2 | Nonswitching electrical specifications7               |    | 3.8.7 I2S/SAI switching specifications                | 55 |
|   |     | 2.2.1 Voltage and current operating requirements7     |    | 3.9 Human-machine interfaces (HMI)                    | 59 |
|   |     | 2.2.2 LVD, HVD, and POR operating requirements 7      |    | 3.9.1 TSI electrical specifications                   | 59 |
|   |     | 2.2.3 Voltage and current operating behaviors8        | 4  | Dimensions                                            | 59 |
|   |     | 2.2.4 Power mode transition operating behaviors 9     |    | 4.1 Obtaining package dimensions                      | 59 |
|   |     | 2.2.5 Power consumption operating behaviors 10        | 5  | Pinouts and Packaging                                 | 60 |
|   |     | 2.2.6 EMC radiated emissions operating behaviors 19   |    | 5.1 KL28Z Signal Multiplexing and Pin Assignments     | 60 |
|   |     | 2.2.7 Designing with radiated emissions in mind20     |    | 5.2 KL28Z Pinouts                                     | 65 |
|   |     | 2.2.8 Capacitance attributes20                        | 6  | Ordering parts                                        | 67 |
|   | 2.3 | Switching specifications20                            |    | 6.1 Determining valid orderable parts                 | 67 |
|   |     | 2.3.1 Device clock specifications20                   | 7  | Design considerations                                 | 68 |
|   |     | 2.3.2 General switching specifications                |    | 7.1 Hardware design considerations                    | 68 |
|   | 2.4 | Thermal specifications23                              |    | 7.1.1 Printed circuit board recommendations           | 68 |
|   |     | 2.4.1 Thermal operating requirements                  |    | 7.1.2 Power delivery system                           | 68 |
|   |     | 2.4.2 Thermal attributes23                            |    | 7.1.3 Analog design                                   | 69 |
| 3 | Per | ipheral operating requirements and behaviors24        |    | 7.1.4 Digital design                                  | 70 |
|   | 3.1 | Core modules24                                        |    | 7.1.5 Crystal oscillator                              | 74 |
|   |     | 3.1.1 SWD electricals                                 |    | 7.2 Software considerations                           | 75 |
|   | 3.2 | System modules                                        | 8  | Part identification                                   | 76 |
|   | 3.3 | Clock modules                                         |    | 8.1 Description                                       | 76 |
|   |     | 3.3.1 System Clock Generation (SCG) specifications 26 |    | 8.2 Format                                            | 76 |
|   |     | 3.3.2 Oscillator electrical specifications28          |    | 8.3 Fields                                            | 76 |
|   | 3.4 | Memories and memory interfaces30                      |    | 8.4 Example                                           | 77 |
|   |     | 3.4.1 Flash electrical specifications30               | 9  | Terminology and guidelines                            | 77 |
|   | 3.5 | Security and integrity modules32                      |    | 9.1 Definitions                                       | 77 |
|   | 3.6 | Analog32                                              |    | 9.2 Examples                                          | 78 |
|   |     | 3.6.1 ADC electrical specifications32                 |    | 9.3 Typical-value conditions                          | 78 |
|   |     | 3.6.2 Voltage reference electrical specifications 36  |    | 9.4 Relationship between ratings and operating        |    |
|   |     | 3.6.3 CMP and 6-bit DAC electrical specifications 38  |    | requirements                                          | 79 |
|   |     | 3.6.4 12-bit DAC electrical characteristics40         |    | 9.5 Guidelines for ratings and operating requirements | 79 |
|   | 3.7 | Timers43                                              | 10 | Revision History                                      | 80 |
|   |     |                                                       |    |                                                       |    |

# 1 Ratings

## 1.1 Thermal handling ratings

Table 1. Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 1.2 Moisture handling ratings

Table 2. Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 1.3 ESD handling ratings

Table 3. ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C     | -100  | +100  | mA   | 3     |

- Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

## 1.4 Voltage and current operating ratings

Table 4. Voltage and current operating ratings

| Symbol              | Description                                                               | Min.                  | Max.                  | Unit |
|---------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$            | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>     | Digital supply current                                                    | _                     | 120                   | mA   |
| $V_{IO}$            | IO pin input voltage                                                      | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>      | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| $V_{DDA}$           | Analog supply voltage                                                     | V <sub>DD</sub> - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| $V_{USB\_DP}$       | USB_DP input voltage                                                      | -0.3                  | 3.63                  | V    |
| V <sub>USB_DM</sub> | USB_DM input voltage                                                      | -0.3                  | 3.63                  | V    |
| V <sub>REGIN</sub>  | USB regulator input                                                       | -0.3                  | 6.0                   | V    |

### 2 General

### 2.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 2. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume that the output pins have the following characteristics.

- C<sub>L</sub>=30 pF loads
- Slew rate disabled
- Normal drive strength

## 2.2 Nonswitching electrical specifications

## 2.2.1 Voltage and current operating requirements

Table 5. Voltage and current operating requirements

| Symbol                             | Description                                                                                                            | Min.                   | Max.                 | Unit | Notes |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                                                                                         | 1.71                   | 3.6                  | V    |       |
| $V_{DDA}$                          | Analog supply voltage                                                                                                  | 1.71                   | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                              | -0.1                   | 0.1                  | V    |       |
| V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                              | -0.1                   | 0.1                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                                     |                        |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                                      | $0.7 \times V_{DD}$    | _                    | V    |       |
|                                    | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                                     | $0.75 \times V_{DD}$   | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                                                      |                        |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                                      | _                      | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                                     | _                      | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                                                       | 0.06 × V <sub>DD</sub> | _                    | V    |       |
| l <sub>ICIO</sub>                  | IO pin negative DC injection current — single pin  • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                           | -5                     | _                    | mA   | 1     |
| I <sub>ICcont</sub>                | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents of 16 contiguous pins |                        |                      |      |       |
|                                    | Negative current injection                                                                                             | -25                    | _                    | mA   |       |
| V <sub>ODPU</sub>                  | Open drain pullup voltage level                                                                                        | V <sub>DD</sub>        | V <sub>DD</sub>      | V    | 2     |
| V <sub>RAM</sub>                   | V <sub>DD</sub> voltage required to retain RAM                                                                         | 1.2                    | _                    | V    |       |

<sup>1.</sup> All I/O pins are internally clamped to  $V_{SS}$  through a ESD protection diode. There is no diode connection to  $V_{DD}$ . If  $V_{IN}$  greater than  $V_{IO\_MIN}$  (=  $V_{SS}$ -0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as  $R = (V_{IO\_MIN} - V_{IN})/|I_{ICIO}|$ .

# 2.2.2 LVD, HVD, and POR operating requirements

Table 6. V<sub>DD</sub> supply LVD, HVD, and POR operating requirements

| Symbol           | Description                                | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub> | Falling V <sub>DD</sub> POR detect voltage | 0.8  | 1.1  | 1.5  | V    | _     |

<sup>2.</sup> Open drain outputs must be pulled to  $V_{DD}$ .

Table 6. V<sub>DD</sub> supply LVD, HVD, and POR operating requirements (continued)

| Symbol             | Description                                                   | Min. | Тур. | Max. | Unit | Notes |
|--------------------|---------------------------------------------------------------|------|------|------|------|-------|
| $V_{LVDH}$         | Falling low-voltage detect threshold — high range (LVDV = 01) | 2.48 | 2.56 | 2.64 | V    | _     |
|                    | Low-voltage warning thresholds — high range                   |      |      |      |      | 1     |
| $V_{LVW1H}$        | • Level 1 falling (LVWV = 00)                                 | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{\text{LVW2H}}$ | • Level 2 falling (LVWV = 01)                                 | 2.72 | 2.80 | 2.88 | V    |       |
| $V_{LVW3H}$        | • Level 3 falling (LVWV = 10)                                 | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$        | • Level 4 falling (LVWV = 11)                                 | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range     | _    | ±60  | _    | mV   | _     |
| $V_{LVDL}$         | Falling low-voltage detect threshold — low range (LVDV=00)    | 1.54 | 1.60 | 1.66 | V    | _     |
|                    | Low-voltage warning thresholds — low range                    |      |      |      |      | 1     |
| $V_{LVW1L}$        | • Level 1 falling (LVWV = 00)                                 | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$        | • Level 2 falling (LVWV = 01)                                 | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$        | • Level 3 falling (LVWV = 10)                                 | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$        | <ul> <li>Level 4 falling (LVWV = 11)</li> </ul>               | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range      | _    | ±40  | _    | mV   | _     |
| $V_{BG}$           | Bandgap voltage reference                                     | 0.97 | 1.00 | 1.03 | V    | _     |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed        | 900  | 1000 | 1100 | μs   | _     |
| $V_{HVDL}$         | High voltage detect threshold — low range (HVDV=0) — Rising   | 3.4  | 3.5  | 3.6  | V    | 2     |
|                    | High voltage detect threshold — low range (HVDV=0) — Falling  | 3.35 | 3.45 | 3.55 |      |       |
| $V_{HVDH}$         | High voltage detect threshold — high range (HVDV=1) — Rising  | 3.65 | 3.75 | 3.85 | V    | 2     |
|                    | High voltage detect threshold — high range (HVDV=1) — Falling | 3.6  | 3.7  | 3.8  |      |       |
| V <sub>HYSH</sub>  | High voltage detect hysteresis — low range (HVDV=0)           | _    | 50   | _    | mV   | _     |
|                    | High voltage detect hysteresis — high range (HVDV=1)          | _    | 50   | _    |      |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

<sup>2.</sup> The selection of high voltage detect trip voltage is controlled by PMC\_HVDSC1[HVDV].

## 2.2.3 Voltage and current operating behaviors

Table 7. Voltage and current operating behaviors

| Symbol           | Description                                                                              | Min.                  | Тур. | Max.  | Unit | Notes |
|------------------|------------------------------------------------------------------------------------------|-----------------------|------|-------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad                                                   |                       |      |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -5 \text{ mA}$     | V <sub>DD</sub> – 0.5 |      | _     | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{ I}_{OH} = -2.5 \text{ mA}$ | V <sub>DD</sub> - 0.5 |      | _     | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad                                                     |                       |      |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -20 \text{ mA}$    | V <sub>DD</sub> – 0.5 |      | _     | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -10 \text{ mA}$   | V <sub>DD</sub> – 0.5 |      | _     | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                  | _                     |      | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                    |                       |      |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 5 \text{ mA}$      | _                     |      | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 2.5 mA                   | _                     |      | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                      |                       |      |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 20 \text{ mA}$     | _                     |      | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 10 mA                    | _                     |      | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                   | _                     |      | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                               | _                     |      | 1     | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                 | _                     |      | 0.025 | μA   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                        | _                     |      | 41    | μΑ   | 2     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                               | _                     |      | 1     | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                | 20                    |      | 50    | kΩ   | 3     |

<sup>1.</sup> PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6 and PTD7 I/O have both high drive and normal drive capability selected by the associated PORTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. PTD4, PTD5, PTD6, PTD7, PTE20, PTE21, PTE22, and PTE23 are also fast pins.

## 2.2.4 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration in Run mode:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- SCG configured in FIRC mode; peripheral functional clocks from FIRCDIV3\_CLK and USB clock from FIRCDIV1\_CLK

<sup>2.</sup> Measured at  $V_{DD} = 3.6 \text{ V}$ 

<sup>3.</sup> Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

Table 8. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                              | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point V <sub>DD</sub> reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | 300  | μs   | 1     |
|                  | • VLLS0 → RUN                                                                                                                                                            | _    | 188  | 193  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                            | _    | 188  | 193  | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                              | _    | 125  | 130  | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                              | _    | 125  | 130  | μs   |       |
|                  | • LLS3 → RUN                                                                                                                                                             | _    | 5.5  | 6.1  | μs   |       |
|                  | • LLS2 → RUN                                                                                                                                                             | _    | 5.5  | 6.1  | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                             | _    | 5.5  | 6.1  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                             | _    | 5.5  | 6.1  | μs   |       |

<sup>1.</sup> Normal boot (FTFA\_FOPT[LPBOOT]=11).

## 2.2.5 Power consumption operating behaviors

#### **NOTE**

The values in the following table are based on characterization data with a few samples.

#### **NOTE**

The actual power consumption measured in the related condition, with certain peripherals running, is the sum of related low power current consumption of the device listed in Table 9 and the related low power mode peripheral adders in Table 10.

### **NOTE**

The maximum values represent characterized results equivalent to the mean plus three times the standard deviation (mean  $+ 3\sigma$ ).

Table 9. Power consumption operating behaviors

| Symbol                 | Description                                                                                                      | Min. | Тур. | Max.     | Unit | Notes |
|------------------------|------------------------------------------------------------------------------------------------------------------|------|------|----------|------|-------|
| I <sub>DDA</sub>       | Analog supply current                                                                                            | _    | _    | See note | mA   | 1     |
| I <sub>DD_</sub> HSRUN | High speed run mode current at 96 MHz - all peripheral clocks disabled, code executing from flash, while(1) loop |      |      |          |      | 2     |
|                        | • at 1.8 V                                                                                                       | _    | 12.6 | 17.4     | mA   |       |
|                        | • at 3.0 V                                                                                                       | _    | 12.8 | 17.6     | mA   |       |
| I <sub>DD_HSRUN</sub>  | High speed run mode current at 96 MHz - all peripheral clocks enabled, code executing from flash, while(1) loop  |      |      |          |      | 3     |
|                        | • at 1.8 V                                                                                                       | _    | 15.5 | 20.4     | mA   |       |
|                        | • at 3.0 V                                                                                                       | _    | 15.7 | 20.6     | mA   |       |
| I <sub>DD_RUN</sub>    | Run mode current at 72 MHz - all peripheral clocks disabled, code executing from flash, while(1) loop            |      |      |          |      | 4     |
|                        | • at 1.8 V                                                                                                       | _    | 9.4  | 13.6     | mA   |       |
|                        | • at 3.0 V                                                                                                       | _    | 9.6  | 13.8     | mA   |       |
| I <sub>DD_RUN</sub>    | Run mode current at 48 Mhz - all peripheral clocks disabled, code executing from flash, while(1) loop            |      |      |          |      | 5     |
|                        | • at 1.8 V                                                                                                       | _    | 7.3  | 11.4     | mA   |       |
|                        | • at 3.0 V                                                                                                       | _    | 7.4  | 11.5     | mA   |       |
| I <sub>DD_RUN</sub>    | Run mode current at 72 MHz - all peripheral clocks enabled, code executing from flash, while(1) loop             |      |      |          |      | 6     |
|                        | • at 1.8 V                                                                                                       | _    | 11.6 | 15.9     | mA   |       |
|                        | • at 3.0 V                                                                                                       | _    | 11.7 | 16.0     | mA   |       |
| I <sub>DD_RUN</sub>    | Run mode current at 48 Mhz - all peripheral clocks enabled, code executing from flash, while(1) loop             |      |      |          |      | 7     |
|                        | • at 1.8 V                                                                                                       | -    | 8.9  | 13.1     | mA   |       |
|                        | • at 3.0 V                                                                                                       | _    | 9.1  | 13.3     | mA   |       |

Table 9. Power consumption operating behaviors (continued)

| Symbol               | Description                                                                                          | Min. | Тур.  | Max.   | Unit | Notes |
|----------------------|------------------------------------------------------------------------------------------------------|------|-------|--------|------|-------|
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 72 MHz, at 3.0 V - all peripheral clocks disabled, while(1) loop | _    | 7.0   | 9.0    | mA   | 4     |
| I <sub>DD_WAIT</sub> | Wait mode current at 3.0 V at 48 Mhz — all peripheral clocks disabled, while(1) loop                 | —    | 5.7   | 10.4   | mA   | 5     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled at 4 MHz, while(1) loop     | _    | 483.7 | 1011.7 | μА   | 8     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled at 8 MHz, while(1) loop     |      | 557.6 | 1720.2 | μА   | 9     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled at 4 MHz, while(1) loop    |      | 400.3 | 926.5  | μА   | 10    |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled at 8 MHz, while(1) loop    | _    | 415.2 | 941.1  | μА   | 11    |
| I <sub>DD_VLPW</sub> | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled at 4 MHz, while(1) loop   |      | 285.9 | 1145.6 | μА   | 10    |
| I <sub>DD_VLPW</sub> | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled at 8 MHz, while(1) loop   |      | 415.6 | 1498.7 | μА   | 11    |
| I <sub>DD_STOP</sub> | Stop mode current at 3.0 V  -40 to 25 °C                                                             | _    | 264.5 | 320.5  | μΑ   |       |
|                      | • at 50 °C                                                                                           | _    | 287.0 | 356.1  |      |       |
|                      | • at 70 °C                                                                                           | _    | 325.3 | 445.4  |      |       |
|                      | • at 85 °C                                                                                           | _    | 374.7 | 590.8  |      |       |
|                      | • at 105 °C                                                                                          | _    | 496.7 | 952.3  |      |       |
| I <sub>DD_VLPS</sub> | Very-low-power stop mode current at                                                                  |      |       |        |      |       |
|                      | 3.0 V<br>• -40 to 25 °C                                                                              | _    | 4.2   | 16.4   | μΑ   |       |
|                      | • at 50 °C                                                                                           | _    | 11.0  | 35.9   |      |       |
|                      | • at 70 °C                                                                                           | _    | 24.0  | 84.5   |      |       |
|                      | • at 85 °C                                                                                           | _    | 44.0  | 156.2  |      |       |
|                      | • at 105 °C                                                                                          |      | 93.4  | 300.2  |      |       |
| I <sub>DD_LLS2</sub> | Low-leakage stop mode 2 current at                                                                   |      |       |        |      |       |
|                      | 3.0 V<br>• -40 to 25 °C                                                                              | _    | 2.7   | 5.4    | μΑ   |       |
|                      | • at 50 °C                                                                                           | _    | 4.7   | 10.6   |      |       |
|                      | • at 70 °C                                                                                           | _    | 8.6   | 22.7   |      |       |
|                      |                                                                                                      | _    | 14.7  | 49.0   |      |       |

Table 9. Power consumption operating behaviors (continued)

| Symbol                | Description                                                           | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------|------|-------|-------|------|-------|
|                       | • at 85 °C                                                            | _    | 30.4  | 88.6  |      |       |
|                       | • at 105 °C                                                           |      |       |       |      |       |
| I <sub>DD_LLS3</sub>  | Low-leakage stop mode 3 current at 3.0 V                              |      |       |       |      |       |
|                       | • -40 to 25 °C                                                        | _    | 3.0   | 5.9   | μΑ   |       |
|                       | • at 50 °C                                                            | _    | 5.9   | 14.5  |      |       |
|                       | • at 70 °C                                                            | _    | 11.4  | 32.0  |      |       |
|                       | • at 85 °C                                                            | _    | 19.7  | 65.2  |      |       |
|                       | • at 105 °C                                                           | _    | 40.9  | 122.0 |      |       |
| I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current at 3.0 V                         |      |       |       |      |       |
|                       | • -40 to 25 °C                                                        | _    | 2.2   | 5.1   | μΑ   |       |
|                       | • at 50 °C                                                            | _    | 4.6   | 10.9  |      |       |
|                       | • at 70 °C                                                            | _    | 9.0   | 24.4  |      |       |
|                       | • at 85 °C                                                            | _    | 15.9  | 44.8  |      |       |
|                       | • at 105 °C                                                           | _    | 33.1  | 91.0  |      |       |
| I <sub>DD_VLLS2</sub> | Very-low-leakage stop mode 2 current at 3.0 V                         |      |       |       |      |       |
|                       | • -40 to 25 °C                                                        | _    | 1.8   | 3.4   | μA   |       |
|                       | • at 50 °C                                                            | _    | 3.3   | 6.8   |      |       |
|                       | • at 70 °C                                                            | _    | 6.1   | 14.5  |      |       |
|                       | • at 85 °C                                                            | _    | 10.4  | 26.4  |      |       |
|                       | • at 105 °C                                                           | _    | 21.6  | 54.4  |      |       |
| I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current at 3.0V                          |      |       |       |      |       |
|                       | • -40 to 25 °C                                                        | _    | 0.65  | 0.88  | μΑ   |       |
|                       | • at 50 °C                                                            | _    | 1.1   | 1.6   |      |       |
|                       | • at 70 °C                                                            | _    | 2.1   | 3.3   |      |       |
|                       | • at 85 °C                                                            | _    | 3.6   | 21.0  |      |       |
|                       | • at 105 °C                                                           | _    | 8.5   | 32.2  |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current (SMC_STOPCTRL[PORPO] = 0) at 3.0 |      |       |       |      |       |
|                       | V • -40 to 25 °C                                                      | _    | 372.0 | 598   | nA   |       |
|                       | • at 50 °C                                                            | _    | 768.6 | 1331  |      |       |
|                       | • at 70 °C                                                            | _    | 1734  | 3038  |      |       |
|                       |                                                                       | _    | 3291  | 20575 |      |       |
|                       |                                                                       | _    | 8025  | 27560 |      |       |

| Table 9. | Power consum | otion o | perating | behaviors ( | continued) | ) |
|----------|--------------|---------|----------|-------------|------------|---|
|          |              |         |          |             |            |   |

| Symbol                | Description                                                           | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------|------|-------|-------|------|-------|
|                       | • at 85 °C                                                            |      |       |       |      |       |
|                       | • at 105 °C                                                           |      |       |       |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current (SMC_STOPCTRL[PORPO] = 1) at 3.0 |      |       |       |      | 12    |
|                       | • -40 to 25 °C                                                        | _    | 94.1  | 311   | nA   |       |
|                       | • at 50 °C                                                            | _    | 480.9 | 1024  |      |       |
|                       | • at 70 °C                                                            | _    | 1416  | 2760  |      |       |
|                       | • at 85 °C                                                            | _    | 2970  | 19574 |      |       |
|                       | • at 105 °C                                                           | _    | 7642  | 27325 |      |       |

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 96 MHz core and system clock (DIVCORE\_CLK), 24 MHz bus/slow clock(DIVSLOW\_CLK), and 24 MHz flash clock. SCG configured as System PLL mode (SCG\_HCCR[SCS]=0110), PLL clock source is SOSC from external 8 MHz crystal. All peripheral functional clocks disabled by clearing all xxDIV3, xxDIV2, and xxDIV1 in SCG\_SOSCDIV and SCG\_SPLLDIV registers. FIRC and SIRC disabled by clearing SCG\_FIRCCSR[FIRCEN] and SCG\_SIRCCSR[SIRCEN].
- 3. 96 MHz core and system clock (DIVCORE\_CLK), 24 MHz bus/slow clock(DIVSLOW\_CLK), and 24 MHz flash clock. SCG configured as System PLL mode (SCG\_HCCR[SCS]=0110), PLL clock source is SOSC from external 8 MHz crystal. All peripheral functional clocks except USB = 24 MHz from SPLLDIV3\_CLK. USB functional clock = 48 MHz from SPLLDIV1\_CLK. FIRC and SIRC disabled by clearing SCG\_FIRCCSR[FIRCEN] and SCG\_SIRCCSR[SIRCEN].
- 4. 72 MHz core and system clock (DIVCORE\_CLK), 24 MHz bus/slow clock(DIVSLOW\_CLK), and 24 MHz flash clock. SCG configured as System PLL mode (SCG\_RCCR[SCS]=0110), PLL clock source is SOSC from external 8 MHz crystal. All peripheral functional clocks disabled by clearing all xxDIV3, xxDIV2, and xxDIV1 in SCG\_SOSCDIV and SCG\_SPLLDIV registers. FIRC and SIRC disabled by clearing SCG\_FIRCCSR[FIRCEN] and SCG\_SIRCCSR[SIRCEN].
- 48 MHz core and system clock (DIVCORE\_CLK), 24 MHz bus/slow clock(DIVSLOW\_CLK), and 24 MHz flash clock. SCG configured as FIRC 48 MHz mode (SCG\_RCCR[SCS]=0011). All peripheral functional clocks disabled by clearing all xxDIV3, xxDIV2, and xxDIV1 in SCG\_FIRCDIV register. PLL, SOSC, and SIRC disabled by clearing SCG\_SPLLCSR[SPLLEN], SCG\_SOSCCSR[SOSCEN], and SCG\_SIRCCSR[SIRCEN].
- 6. 72 MHz core and system clock (DIVCORE\_CLK), 24 MHz bus/slow clock(DIVSLOW\_CLK), and 24 MHz flash clock. SCG configured as System PLL mode (SCG\_RCCR[SCS]=0110), PLL clock source is SOSC from external 8 MHz crystal. All peripheral functional clocks except USB = 24 MHz from SPLLDIV3\_CLK. USB functional clock = 48 MHz from SPLLDIV1\_CLK. FIRC and SIRC disabled by clearing SCG\_FIRCCSR[FIRCEN] and SCG\_SIRCCSR[SIRCEN].
- 48 MHz core and system clock (DIVCORE\_CLK), 24 MHz bus/slow clock(DIVSLOW\_CLK), and 24 MHz flash clock. SCG configured as FIRC 48 MHz mode (SCG\_RCCR[SCS]=0011). All peripheral functional clocks except USB = 24 MHz from FIRCDIV3\_CLK. USB functional clock = 48 MHz from FIRCDIV1\_CLK. PLL, SOSC, and SIRC disabled by clearing SCG\_SPLLCSR[SPLLEN], SCG\_SOSCCSR[SOSCEN], and SCG\_SIRCCSR[SIRCEN].
- 8. 4 MHz core and system clock (DIVCORE\_CLK), 1 MHz bus/slow clock(DIVSLOW\_CLK), and 1 MHz flash clock. SCG configured as SIRC 8 MHz mode (SCG\_VCCR[SCS]=0010). All peripheral functional clocks except USB = 1M Hz from SIRCDIV3\_CLK. USB clock disabled. PLL, SOSC, and FIRC disabled by clearing SCG\_SPLLCSR[SPLLEN], SCG\_SOSCCSR[SOSCEN], and SCG\_FIRCCSR[FIRCEN].
- 8 MHz core and system clock (DIVCORE\_CLK), 1 MHz bus/slow clock(DIVSLOW\_CLK), and 1 MHz flash clock. SCG configured as SIRC 8 MHz mode (SCG\_VCCR[SCS]=0010). All peripheral functional clocks except USB = 1M Hz from SIRCDIV3\_CLK. USB clock disabled. PLL, SOSC, and FIRC disabled by clearing SCG\_SPLLCSR[SPLLEN], SCG\_SOSCCSR[SOSCEN], and SCG\_FIRCCSR[FIRCEN].
- 4 MHz core and system clock (DIVCORE\_CLK), 1 MHz bus/slow clock(DIVSLOW\_CLK), and 1 MHz flash clock. SCG configured as SIRC 8 MHz mode (SCG\_VCCR[SCS]=0010). All peripheral functional clocks disabled by clearing all xxDIV3, xxDIV2, and xxDIV1 in SCG\_SIRCDIV register. PLL, SOSC, and FIRC disabled by clearing SCG\_SPLLCSR[SPLLEN]. SCG\_SOSCCSR[SOSCEN], and SCG\_FIRCCSR[FIRCEN].
- 11. 8 MHz core and system clock (DIVCORE\_CLK), 1 MHz bus/slow clock(DIVSLOW\_CLK), and 1 MHz flash clock. SCG configured as SIRC 8 MHz mode (SCG\_VCCR[SCS]=0010). All peripheral functional clocks disabled by clearing all

xxDIV3, xxDIV2, and xxDIV1 in SCG\_SIRCDIV register. PLL, SOSC, and FIRC disabled by clearing SCG\_SPLLCSR[SPLLEN], SCG\_SOSCCSR[SOSCEN], and SCG\_FIRCCSR[FIRCEN].

#### 12. No brownout

Table 10. Low power mode peripheral adders — typical value

| Symbol                     | Description                                                                                                                                                                                                                                                     |                                  | 7                                | Tempera                          | ature (°C                        | C)                              |                              | Unit |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|---------------------------------|------------------------------|------|
|                            |                                                                                                                                                                                                                                                                 | -40                              | 25                               | 50                               | 70                               | 85                              | 105                          |      |
| lerefsten8mhz              | External 8 MHz crystal clock adder with System OSC. Measured by entering VLPS mode with the crystal enabled (SCG_SOSCCFG[RANGE] = 10, SCG_SOSCCFG[HGO] = 0, SCG_SOSCCFG[EREFS] = 1, and SC2P/SC4P/SC8P = 0).                                                    | 402.9                            | 462.1                            | 477.5                            | 492                              | 506.2                           | 530.4                        | uA   |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder with System OSC by means of SCG_SOSCCFG[RANGE] = 01, SCG_SOSCCFG[HGO] = 0, SCG_SOSCCFG[EREFS] = 1, and SC2P/SC4P/SC8P = 0. Measured by entering all the following modes with the crystal enabled:  • VLLS1  • VLLS3  • LLS3 | 373.9<br>568.4<br>582.8<br>472.4 | 539.2<br>552.6<br>565.0<br>635.2 | 612.3<br>650.8<br>615.5<br>776.9 | 644.9<br>757.9<br>797.1<br>425.6 | 523.7<br>995.6<br>968.5<br>1500 | 1000<br>1400<br>1700<br>2800 | nA   |
|                            | • VLPS                                                                                                                                                                                                                                                          | 528.0                            | 534.1                            | 636.6                            | 9600                             | 20300                           | 40900                        |      |
|                            | • STOP                                                                                                                                                                                                                                                          |                                  |                                  |                                  |                                  |                                 |                              |      |
| I <sub>LPTMR</sub>         | LPTMR peripheral adder measured by placing the device in VLLS1 mode with LPTMR enabled using LPO clock.                                                                                                                                                         | 151.0                            | 7.7                              | 21.8                             | 7.6                              | 174.0                           | 31.0                         | nA   |
| Ісмр                       | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.                                                                           | 18.8                             | 19.6                             | 19.9                             | 20.0                             | 20.4                            | 20.5                         | μА   |
| I <sub>RTC</sub>           | RTC peripheral adder measured by placing the device in VLLS1 mode and the RTC ALARM set for 1 minute. Includes selected clock source power consumption.  • OSC32KCLK (32KHz external crystal)  • LPO (internal 1K Hz Low Power Oscillator)                      | 116.0<br>35.0                    | 1400<br>1400                     | 1400<br>1400                     | 1500<br>1600                     | 1500<br>1400                    | 120.0<br>120.0               | nA   |
| I <sub>LPUART</sub>        | LPUART peripheral adder measured<br>by placing the device in STOP mode<br>with selected clock source waiting for<br>RX data at 115200 baud rate. Includes                                                                                                       |                                  |                                  |                                  |                                  |                                 |                              |      |

Table 10. Low power mode peripheral adders — typical value (continued)

| Symbol             | Description                                                                                                                                                                                                                                                                                                |                |               | Tempera       | ature (°C     | <b>C)</b>     |               | Unit |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|---------------|---------------|---------------|---------------|------|
|                    |                                                                                                                                                                                                                                                                                                            | -40            | 25            | 50            | 70            | 85            | 105           |      |
|                    | selected clock source power consumption.                                                                                                                                                                                                                                                                   | 85.7           | 89.4          | 87.3          | 88.4          | 85.3          | 86.6          | μA   |
|                    | <ul> <li>Slow IRC clock from SCG (8<br/>MHz internal reference clock)</li> <li>OSCERCLK (8 MHz external<br/>crystal)</li> </ul>                                                                                                                                                                            | 41.2           | 43.5          | 38.7          | 36.8          | 39.6          | 37.0          |      |
| I <sub>LPSPI</sub> | LPSPI peripheral adder measured by placing the device in VLPS mode with selected clock source, LPSPI is configured as master mode with bit rate of 4 Mbps. Includes selected clock source power consumption.                                                                                               |                |               |               |               |               |               |      |
|                    | <ul> <li>Slow IRC clock from SCG (8<br/>MHz internal reference clock)</li> <li>OSCERCLK (8 MHz external<br/>crystal)</li> </ul>                                                                                                                                                                            | 69.4<br>431.9  | 66.7<br>489.9 | 65.9<br>503.5 | 518.6         | 65.8<br>533.0 | 66.0<br>557.0 | μΑ   |
| I <sub>TPM</sub>   | TPM peripheral adder measured by placing the device in STOP mode with selected clock source configured for output compare generating 100 Hz clock signal. No load is placed on the                                                                                                                         | 80.7           | 84.2          | 84.2          | 84.4          | 84.8          | 86.3          | μА   |
|                    | <ul> <li>I/O generating the clock signal.</li> <li>Includes selected clock source and I/O switching currents.</li> <li>Slow IRC clock from SCG (8 MHz internal reference clock)</li> <li>OSCERCLK (8 MHz external crystal)</li> </ul>                                                                      | 35.5           | 37.2          | 37.3          | 37.1          | 37.7          | 37.7          |      |
| I <sub>LPI2C</sub> | LPI2C peripheral adder measured by placing the device in VLPS mode with selected clock source, LPI2C is configured as master, and bit rate is 400 Kbps. Includes selected clock source power consumption.  • Slow IRC clock from SCG (8 MHz internal reference clock)  • OSCERCLK (8 MHz external crystal) | 69.7<br>582.9  | 66.7<br>597.9 | 66.9<br>610.8 | 67.6<br>623.8 | 68.2<br>637.0 | 68.2<br>660.2 | μА   |
| I <sub>BG</sub>    | Bandgap adder when BGEN bit is set and device is placed in VLPS mode.  • Bandgap buffer disabled                                                                                                                                                                                                           | 96.8           | 95.4<br>129.6 | 96.4          | 98.2<br>135.5 | 98.2          | 98.5<br>139.6 | μΑ   |
| I <sub>ADC</sub>   | Bandgap buffer enabled  ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP mode.  ADC is configured for low power mode using the ADC asynchronous clock (ADACK) and continuous conversions.                                          | 137.5<br>372.9 | 380.5         | 384.0         | 388.3         | 392.2         | 394.6         | μА   |

Table 10. Low power mode peripheral adders — typical value (continued)

| Symbol                 | Description                                                                                                                                                                                                                                              |              | -            | Tempera      | ature (°C    | C)   |              | Unit |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|------|--------------|------|
|                        |                                                                                                                                                                                                                                                          | -40          | 25           | 50           | 70           | 85   | 105          |      |
| lwdog                  | WDOG peripheral adder measured by placing the device in STOP mode, WDOG is configured to time out at 1 second. Includes selected clock source power consumption.  • Slow IRC clock from SCG (8 MHz internal reference clock)  • OSCERCLK (8 MHz external | 68.8<br>11.2 | 68.5<br>10.1 | 69.2<br>10.1 | 69.9<br>10.2 | 71.7 | 72.6<br>10.7 | μΑ   |
|                        | crystal)  • LPO (internal 1 kHz Lower Power Oscillator)                                                                                                                                                                                                  | 56.0         | 57.1         | 58.6         | 58.5         | 58.6 | 60.0         |      |
| I <sub>SIRC_8MHz</sub> | SIRC adder when SIRC is configured to 8 MHz. Measured by entering VLPS mode with 8 MHz IRC enabled, and SIRCDIV1, SIRCDIV2, SIRCDIV3 =000.                                                                                                               | 67.2         | 63.0         | 63.3         | 63.2         | 63.3 | 63.6         | μА   |
| I <sub>SIRC_2MHz</sub> | SIRC adder when SIRC is configured to 2 MHz. Measured by entering STOP or VLPS mode with 2 MHz IRC enabled, and SIRCDIV1, SIRCDIV2, SIRCDIV3 =000.                                                                                                       | 22.3         | 21.2         | 21.4         | 21.5         | 21.7 | 21.4         | μА   |

## 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- SCG is configured as SPLL mode with SOSC as the clock source for RUN mode current measurement, and as SIRC mode for VLPR mode current measurement
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA
- For the ALLON curve, all peripheral clocks are enabled as specified in notes of Power consumption operating behaviors.

#### General



Figure 3. Run mode supply current vs. core frequency



Figure 4. VLPR mode supply current vs. core frequency

# 2.2.6 EMC radiated emissions operating behaviors

Table 11. EMC radiated emissions operating behaviors

| Symbol              | Description                        | Frequency<br>band<br>(MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                    | 18   | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50-150                     | 21   | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                    | 21   | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000                   | 24   | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000                  | L    |      | 2, 3  |

Determined according to IEC Standard 61967-2 (and SAE J1752/3), Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $V_{REGIN} = 5 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 8 \, \text{MHz}$  (crystal),  $f_{SYS\_CORE} = 96 \, \text{MHz}$ ,  $f_{BUS} = 24 \, \text{MHz}$
- 3. IEC/SAE level maximum: L≤24dB mV

## 2.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.nxp.com.
- 2. Perform a keyword search for "EMC design."

### 2.2.8 Capacitance attributes

Table 12. Capacitance attributes

|   | Symbol          | Description       | Min. | Max. | Unit |
|---|-----------------|-------------------|------|------|------|
| Ī | C <sub>IN</sub> | Input capacitance | _    | 7    | pF   |

## 2.3 Switching specifications

## 2.3.1 Device clock specifications

Table 13. Device clock specifications

| Symbol             | Description                         | Min. | Max. | Unit | Run mode <sup>1</sup>                               |
|--------------------|-------------------------------------|------|------|------|-----------------------------------------------------|
|                    | Normal run mode                     | '    |      | •    |                                                     |
| f <sub>SYS</sub>   | System and core clock (DIVCORE_CLK) | _    | 96   | MHz  | High speed run mode                                 |
|                    |                                     | _    | 72   | MHz  | Normal speed run mode                               |
|                    |                                     | _    | 8    | MHz  | VLPR mode                                           |
| f <sub>BUS</sub>   | Bus clock/Slow clock (DIVSLOW_CLK)  | _    | 24   | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                    |                                     | _    | 1    | MHz  | VLPR mode                                           |
| f <sub>FLASH</sub> | Flash clock                         | _    | 24   | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                    |                                     | _    | 1    | MHz  | VLPR mode                                           |
| f <sub>LLWU</sub>  | LLWU clock                          | _    | 1    | KHz  | All modes                                           |
| f <sub>RCM</sub>   | RCM clock                           | _    | 1    | KHz  | All modes                                           |

Table 13. Device clock specifications (continued)

| Symbol                                                                                   | Description                                                                                          | Min. | Max.            | Unit | Run mode <sup>1</sup>                               |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------------------------------------------|
| f <sub>WDOG</sub> , f <sub>TSI</sub>                                                     | WDOG clock, TSI clock                                                                                | _    | 24              | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                      | _    | 1               | MHz  | VLPR mode                                           |
| f <sub>ADC</sub>                                                                         | ADC clock                                                                                            | _    | 24 <sup>2</sup> | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                      | _    | 8               | MHz  | VLPR mode                                           |
| f <sub>RTC</sub>                                                                         | RTC clock                                                                                            | _    | 32.768          | KHz  | All modes                                           |
| f <sub>TSTMR</sub>                                                                       | TSTMR clock                                                                                          | _    | 1               | MHz  | All modes                                           |
| f <sub>LPTMR</sub>                                                                       | LPTMR clock                                                                                          | _    | 24              | MHz  | All modes                                           |
| f <sub>TPM</sub> , f <sub>LPIT</sub> ,<br>f <sub>LPSPI</sub> , f <sub>LPI2C</sub> ,      | TPM clock, LPIT clock, LPSPI clock, LPI2C clock, LPUART clock, EMVSIM clock, SAI clock, FlexIO       | _    | 96              | MHz  | High speed run mode                                 |
| f <sub>LPUART</sub> ,<br>f <sub>EMVSIM</sub> , f <sub>SAI</sub> ,<br>f <sub>FLEXIO</sub> | clock                                                                                                | _    | 72              | MHz  | Normal speed run mode                               |
| IFLEXIO                                                                                  |                                                                                                      | _    | 8               | MHz  | VLPR mode                                           |
| f <sub>USB</sub>                                                                         | USB clock                                                                                            | _    | 48              | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                      | _    | 0               | MHz  | VLPR mode                                           |
| f <sub>ERCLK</sub>                                                                       | External reference clock                                                                             | _    | 48              | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                      |      | 16              | MHz  | VLPR mode                                           |
| f <sub>osc_hi_2</sub>                                                                    | Oscillator crystal or resonator frequency — high frequency mode (high range) (SCG_SOSCCFG[RANGE]=11) | _    | 32              | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                      | _    | 16              | MHz  | VLPR mode                                           |
| f <sub>CAU</sub> , f <sub>GPIO</sub>                                                     | CAU clock, GPIO clock                                                                                | _    | 96              | MHz  | High speed run mode                                 |
|                                                                                          |                                                                                                      | _    | 72              | MHz  | Normal speed run mode                               |
|                                                                                          |                                                                                                      | _    | 8               | MHz  | VLPR mode                                           |

<sup>1.</sup> Normal run mode, High speed run mode, and VLPR mode.

# 2.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO, LPI2C, and LPUART signals.

<sup>2.</sup> See ADC electrical specifications

Table 14. General switching specifications

| Description                                                                                                 | Min. | Max.     | Unit                | Notes |
|-------------------------------------------------------------------------------------------------------------|------|----------|---------------------|-------|
| GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _        | Bus clock<br>cycles | 1     |
| GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _        | ns                  |       |
| GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _        | ns                  |       |
| External RESET and NMI pin interrupt pulse width —<br>Asynchronous path                                     | 100  | _        | ns                  | 2     |
| GPIO pin interrupt pulse width — Asynchronous path                                                          | 16   | _        | ns                  | 2     |
| Port rise/fall time                                                                                         |      | <b>'</b> |                     |       |
| Normal drive pins                                                                                           |      |          |                     | 3     |
| <ul> <li>2.7 ≤ VDD ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>                                               | _    | 3        | ns                  |       |
| Slow slew rate                                                                                              | _    | 10.5     |                     |       |
| • 1.71 ≤ VDD ≤ 2.7 V                                                                                        | _    | 4        |                     |       |
| <ul><li>Fast slew rate</li><li>Slow slew rate</li></ul>                                                     | _    | 17       |                     |       |
| High drive pins                                                                                             |      |          |                     | 4     |
| Normal/low drive enabled                                                                                    |      | 2.5      | ns                  |       |
| • 2.7 ≤ VDD ≤ 3.6 V                                                                                         | _    | 10.5     | 115                 |       |
| <ul><li>Fast slew rate</li><li>Slow slew rate</li></ul>                                                     | _    | 10.5     |                     |       |
| • 1.71 ≤ VDD ≤ 2.7 V                                                                                        | _    | 4        |                     |       |
| Fast slew rate                                                                                              | _    | 17       |                     |       |
| Slow slew rate                                                                                              |      |          |                     |       |
| High drive enabled                                                                                          |      |          |                     |       |
| <ul> <li>2.7 ≤ VDD ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>                                               | _    | 2        |                     |       |
| Slow slew rate                                                                                              | _    | 11       |                     |       |
| • 1.71 ≤ VDD ≤ 2.7 V                                                                                        |      | 0.5      |                     |       |
| Fast slew rate                                                                                              | _    | 2.5      |                     |       |
| Slow slew rate                                                                                              | _    | 17       |                     |       |
| Normal drive fast pins                                                                                      |      |          |                     | 5     |
| • 2.7 ≤ VDD ≤ 3.6 V                                                                                         |      | 0.5      | ne                  |       |
| Fast slew rate                                                                                              | _    | 0.5      | ns                  |       |
| • Slow slew rate                                                                                            | _    | 10       |                     |       |
| <ul> <li>1.71 ≤ VDD ≤ 2.7 V</li> <li>Fast slew rate</li> </ul>                                              | _    | 0.75     |                     |       |
| Slow slew rate                                                                                              | _    | 19       |                     |       |
| High drive fast pins                                                                                        |      |          |                     | 6     |
| Normal/low drive enabled                                                                                    |      | 0.5      | no                  |       |
| • 2.7 ≤ VDD ≤ 3.6 V                                                                                         | _    | 0.5      | ns                  |       |

Table 14. General switching specifications

| Description                                                                            | Min.   | Max.    | Unit | Notes |
|----------------------------------------------------------------------------------------|--------|---------|------|-------|
| Fast slew rate                                                                         | _      | 11      |      |       |
| <ul> <li>Slow slew rate</li> <li>1.71 ≤ VDD ≤ 2.7 V</li> <li>Fast slew rate</li> </ul> | _<br>_ | 1<br>19 |      |       |
| Slow slew rate                                                                         |        |         |      |       |
| High drive enabled                                                                     |        |         |      |       |
| 2.7 ≤ VDD ≤ 3.6 V     Fast slew rate                                                   | _      | 2       |      |       |
| <ul> <li>Slow slew rate</li> <li>1.71 ≤ VDD ≤ 2.7 V</li> </ul>                         | _      | 13      |      |       |
| Fast slew rate                                                                         | _      | 4       |      |       |
| Slow slew rate                                                                         | _      | 21      |      |       |

- 1. The synchronous and asynchronous timing must be met.
- 2. This is the shortest pulse that is guaranteed to be recognized.
- 3. For high drive pins with high drive enabled, load is 75pF; other pins load (normal/low drive) is 25pF. Fast slew rate is enabled by clearing PORTx\_PCRn[SRE].
- 4. High drive pins are PTB0,PTB1, PTC3, and PTC4. High drive capability is enabled by setting PORTx\_PCRn[DSE].
- 5. Normal drive fast pins are PTE20, PTE21, PTE22, and PTE23.
- High drive fast pins are PTD4, PTD5, PTD6, and PTD7. High drive capability is enabled by setting PORTx\_PCRn[DSE].

#### NOTE

Only PTA4, PTA20, and PTB19 pins have analog/passive filter.

## 2.4 Thermal specifications

## 2.4.1 Thermal operating requirements

#### Table 15. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit | Notes |
|----------------|--------------------------|------|------|------|-------|
| T <sub>J</sub> | Die junction temperature | -40  | 125  | °C   |       |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   | 1     |

1. Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed the maximum. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} \times$  chip power dissipation.

#### 2.4.2 Thermal attributes

Table 16. Thermal attributes

| Board type        | Symbol           | Description                                                                                     | 100 LQFP | 121<br>XFBGA | Unit | Notes |
|-------------------|------------------|-------------------------------------------------------------------------------------------------|----------|--------------|------|-------|
| Single-layer (1S) | $R_{\theta JA}$  | Thermal resistance, junction to ambient (natural convection)                                    | 64       | 94           | °C/W | 1     |
| Four-layer (2s2p) | $R_{\theta JA}$  | Thermal resistance, junction to ambient (natural convection)                                    | 51       | 57           | °C/W |       |
| Single-layer (1S) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 54       | 81           | °C/W |       |
| Four-layer (2s2p) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 45       | 53           | °C/W |       |
| _                 | $R_{\theta JB}$  | Thermal resistance, junction to board                                                           | 37       | 40           | °C/W | 2     |
| _                 | $R_{\theta JC}$  | Thermal resistance, junction to case                                                            | 19       | 30           | °C/W | 3     |
| _                 | $\Psi_{ m JT}$   | Thermal characterization parameter, junction to package top outside center (natural convection) | 4        | 8            | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)*.

# 3 Peripheral operating requirements and behaviors

### 3.1 Core modules

#### 3.1.1 SWD electricals

Table 17. SWD full voltage range electricals

| Symbol | Description                    | Min. | Max. | Unit |
|--------|--------------------------------|------|------|------|
|        | Operating voltage              | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation |      |      |      |

Table 17. SWD full voltage range electricals (continued)

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 | _    | ns   |
| J3     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | _    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 5. Serial wire clock input timing



Figure 6. Serial wire data timing

## 3.2 System modules

There are no specifications necessary for the device's system modules.

### 3.3 Clock modules

## 3.3.1 System Clock Generation (SCG) specifications

# 3.3.1.1 Fast IRC (FIRC) specifications Table 18. Fast IRC (FIRC) specifications

| Symbol                   | Description                                                                                                                                                                                             | Min. | Тур.         | Max.         | Unit                     | Notes |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------|--------------------------|-------|
| V <sub>dd_firc</sub>     | Supply voltage                                                                                                                                                                                          | 1.71 | _            | 3.6          | V                        |       |
| F <sub>firc_target</sub> | IRC target frequency (nominal)                                                                                                                                                                          | _    |              | _            | MHz                      | 1     |
|                          | Trim range = 00                                                                                                                                                                                         |      | 48           |              |                          |       |
|                          | Trim range = 01                                                                                                                                                                                         |      | 52           |              |                          |       |
|                          | Trim range = 10                                                                                                                                                                                         |      | 56           |              |                          |       |
|                          | Trim range = 11                                                                                                                                                                                         |      | 60           |              |                          |       |
| Δf <sub>firc_ol_lv</sub> | Open loop total deviation of FIRC frequency at low voltage (VDD=1.71V-1.89V) over full temperature  • Regulator disable   (SCG_FIRCCSR[FIRCREGOFF]=1)  • Regulator enable   (SCG_FIRCCSR[FIRCREGOFF]=0) | _    | ±0.5<br>±0.5 | ±1.0<br>±1.5 | %F <sub>firc_targe</sub> |       |
| Δf <sub>firc_ol_hv</sub> | Open loop total deviation of FIRC frequency at high voltage (VDD=1.89V-3.6V) over full temperature                                                                                                      | _    | ±0.5         | ±1.0         | %F <sub>firc_targe</sub> | 2     |
|                          | Regulator enable (SCG_FIRCCSR[FIRCREGOFF]=0)                                                                                                                                                            |      |              |              | t                        |       |
| Δf <sub>firc_cl</sub>    | Fine Trim Resolution                                                                                                                                                                                    | _    | _            | ± 0.1        | %F <sub>firc_targe</sub> |       |
| J <sub>cyc_firc</sub>    | Period Jitter (RMS)                                                                                                                                                                                     | _    | 35           | 150          | ps                       |       |
| T <sub>st_firc</sub>     | Startup time                                                                                                                                                                                            | _    | 2            | 3            | μs                       | 3     |
| I <sub>dd_firc</sub>     | Current consumption:  • 48 MHz                                                                                                                                                                          | _    | 350          | 400          | μА                       |       |
|                          | • 52 MHz                                                                                                                                                                                                | _    | 360          | 420          |                          |       |
|                          | • 56 MHz                                                                                                                                                                                                | _    | 380          | 460          |                          |       |
|                          | • 60 MHz                                                                                                                                                                                                | _    | 400          | 500          |                          |       |

<sup>1.</sup> FIRC trim range is programmable via SCG\_FIRCCFG[RANGE].

- 2. Closed loop operation of the FIRC is only usable for USB device operation; it is not usable for USB host operation. It is enabled by configuring for USB Device, selecting FIRC as USB clock source, and enabling the clock recover function (USBn\_CLK\_RECOVER\_CTRL[CLOCK\_RECOVER\_EN]=1, SCG\_FIRCCSR[FIRCREGOFF]=0).
- 3. FIRC startup time is defined as the time between clock enablement and clock availability for system use.

# 3.3.1.2 Slow IRC (SIRC) specifications Table 19. Slow IRC specifications

| Symbol                 | Description                                                       | Min. | Тур. | Max. | Unit               | Notes |
|------------------------|-------------------------------------------------------------------|------|------|------|--------------------|-------|
| I <sub>DD_sirc2M</sub> | Supply current in 2 MHz mode                                      | _    | 14   | 17   | μΑ                 |       |
| I <sub>DD_sirc8M</sub> | Supply current in 8 MHz mode                                      | _    | 25   | 35   | μΑ                 |       |
| f <sub>sirc</sub>      | Output frequency                                                  | _    | 2    | _    | MHz                | 1     |
|                        |                                                                   | _    | 8    | _    |                    |       |
| $\Delta f_{sirc}$      | Total deviation of trimmed frequency over voltage and temperature |      |      |      | 0/ f               | 2     |
|                        | • 0 to 105 °C                                                     | _    | _    | ±3   | %f <sub>sirc</sub> |       |
|                        | • -40 to 0 °C                                                     | _    | _    | ±4   |                    |       |
| Δf <sub>sirc_t</sub>   | Total deviation of trimmed frequency over                         |      |      |      |                    | 2     |
|                        | temperature @V <sub>DD</sub> =3.3V                                | _    | _    | ±3   | %f <sub>sirc</sub> |       |
|                        |                                                                   |      |      |      |                    |       |
| T <sub>su_sirc</sub>   | Startup time                                                      | _    | _    | 12.5 | μs                 |       |
| J <sub>cyc_sirc</sub>  | Period jitter (RMS)  • f <sub>sirc</sub> = 2 MHz                  | _    | 350  | _    | ps                 | 3     |
|                        | • f <sub>sirc</sub> = 8 Mhz                                       | _    | 100  | _    |                    |       |

- 1. Selection of output frequency for Slow IRC between 2 MHz and 8 MHz is controlled by SCG\_ SIRCCFG[RANGE].
- 2. Maximum deviation occurs at cold temperature (-40 °C) and hot temperature (105 °C).
- 3. This specification was obtained using a NXP developed PCB. Jitter is dependent on the noise characteristics of each PCB and results will vary.

# 3.3.1.3 System PLL specifications Table 20. System PLL Specifications

| Symbol                 | Description                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>pll_ref</sub>   | PLL reference frequency range                                                                                     | 8    | _    | 16   | MHz  |       |
| f <sub>vcoclk_2x</sub> | VCO output frequency                                                                                              | 180  | _    | 288  | MHz  |       |
| f <sub>vcoclk</sub>    | PLL output frequency                                                                                              | 90   | _    | 144  | MHz  |       |
| I <sub>pll</sub>       | PLL operating current — VCO @ 180 MHz (f osc_hi_2 = 10 MHz , f pll_ref = 10 MHz , VDIV multiplier = 18)           | _    | 1.1  | _    | mA   | 1     |
|                        | PLL operating current — VCO @ 288 MHz ( $f_{osc\_hi\_2}$ = 32 MHz , $f_{pll\_ref}$ = 8 MHz ,VDIV multiplier = 36) | _    | 2.0  | _    |      |       |
| J <sub>cyc_pll</sub>   | PLL period jitter (RMS)  • f <sub>vco</sub> = 180 MHz                                                             | _    | 120  | _    | ps   | 2     |
|                        | • f <sub>vco</sub> = 288 MHz                                                                                      | _    | 80   | _    |      |       |

Table 20. System PLL Specifications (continued)

| Symbol                | Description                                                         | Min.  | Тур. | Max.                   | Unit | Notes |
|-----------------------|---------------------------------------------------------------------|-------|------|------------------------|------|-------|
| J <sub>acc_pll</sub>  | PLL accumilated jitter over 1 μs (RMS) • f <sub>vco</sub> = 180 MHz | _     | 600  | _                      | ps   | 2     |
|                       | • f <sub>vco</sub> = 288 MHz                                        | _     | 300  | _                      |      |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance                                       | ±4.47 | _    | ±5.97                  | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time                                        | _     | _    | 150 × 10 <sup>-6</sup> | S    | 3     |
|                       |                                                                     |       |      | + 1075(1/              |      |       |
|                       |                                                                     |       |      | f <sub>pll_ref</sub> ) |      |       |

- 1. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 2. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- 3. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled to PLL enabled. If a crystal/resonator is being used as the reference, this specification assumes it is already running.

## 3.3.2 Oscillator electrical specifications

# 3.3.2.1 Oscillator DC electrical specifications Table 21. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 300  | _    | μΑ   |       |
|                    | • 16 MHz                                | _    | 950  | _    | μA   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 25   | _    | μΑ   |       |
|                    | • 4 MHz                                 | _    | 400  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 500  | _    | μA   |       |
|                    | • 16 MHz                                | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                | _    | 3    | _    | mA   |       |
|                    | • 32 MHz                                | _    | 4    | _    | mA   |       |

Table 21. Oscillator DC electrical specifications (continued)

| Symbol                       | Description                                                                                      | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| C <sub>x</sub>               | EXTAL load capacitance                                                                           | _    | _               | _    |      | 2, 3  |
| C <sub>y</sub>               | XTAL load capacitance                                                                            | _    | _               | _    |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                        | _    | _               | _    | ΜΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                        | _    | 10              | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                       | _    | _               | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                       | _    | 1               | _    | ΜΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                          | _    | _               | _    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                          | _    | 200             | _    | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                         | _    | _               | _    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain mode (HGO=1)                                         |      |                 |      |      |       |
|                              |                                                                                                  | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _    | 1.0             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

<sup>1.</sup>  $V_{DD}$ =3.3 V, Temperature =25 °C

<sup>2.</sup> See crystal or resonator manufacturer's recommendation

<sup>3.</sup>  $C_x$ ,  $C_y$  can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used.

<sup>4.</sup> When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.

<sup>5.</sup> The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 3.3.2.2 Oscillator frequency specifications Table 22. Oscillator frequency specifications

| Symbol                | Description                                                                                   | Min. | Тур. | Max. | Unit | Notes   |
|-----------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|---------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-frequency range (SCG_SOSCCFG[RANGE]=01)       |      | _    | 40   | kHz  |         |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — medium frequency range (SCG_SOSCCFG[RANGE]=10)    |      | _    | 8    | MHz  |         |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency range (SCG_SOSCCFG[RANGE]=11)      |      | _    | 32   | MHz  |         |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                   | _    | _    | 48   | MHz  | 1, 2    |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                  | 40   | 50   | 60   | %    |         |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                           | _    | 750  | _    | ms   | 3, 4, 5 |
|                       | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                           | _    | 250  | _    | ms   |         |
|                       | Crystal startup time — 8 MHz medium frequency (SCG_SOSCCFG[RANGE]=11), low-power mode (HGO=0) | _    | 0.6  | _    | ms   |         |
|                       | Crystal startup time — 8 MHz medium frequency (SCG_SOSCCFG[RANGE]=10), high-gain mode (HGO=1) | _    | 1    | _    | ms   |         |

- 1. Other frequency limits may apply when external clock is being used as a reference for the PLL.
- 2. When transitioning to system PLL mode, restrict the frequency of the input clock so that, when it is divided by PREDIV, it remains within the limits of the PLL reference input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the SCG\_SOSCCSR[SOSCVLD] being set.
- 5. Crystal startup time is dependent on external crystal and/or resonator and loading capacitance as well as series resistance.

# 3.4 Memories and memory interfaces

## 3.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

## 3.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

Table 23. NVM program/erase timing specifications

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   | _     |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _    | 52   | 452  | ms   | 1     |
| t <sub>hversall</sub>     | Erase All high-voltage time              | _    | 104  | 904  | ms   | 1     |

<sup>1.</sup> Maximum time based on expectations at cycling end-of-life.

# 3.4.1.2 Flash timing specifications — commands Table 24. Flash command timing specifications

| Symbol                  | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                  |      |      |      |      | 1     |
| t <sub>rd1blk128k</sub> | 128 KB program flash                          | _    | _    | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector) | _    | _    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | _    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | _    | 65   | 145  | μs   | _     |
|                         | Erase Flash Block execution time              |      |      |      |      | 2     |
| t <sub>ersblk128k</sub> | 128 KB program flash                          | _    | 88   | 600  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time             | _    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time             | _    | _    | 1.8  | ms   | 1     |
| t <sub>rdonce</sub>     | Read Once execution time                      | _    | _    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                   | _    | 65   | _    | μs   | _     |
| t <sub>ersall</sub>     | Erase All Blocks execution time               | _    | 175  | 1300 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time     | _    | _    | 30   | μs   | 1     |

<sup>1.</sup> Assumes 25 MHz flash clock frequency.

# 3.4.1.3 Flash high voltage current behaviors Table 25. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

<sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life.

# 3.4.1.4 Reliability specifications Table 26. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--|--|
| Program Flash           |                                        |      |                   |      |        |       |  |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | _    | years  | _     |  |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | _    | years  | _     |  |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              | _    | cycles | 2     |  |  |

- Typical data retention values are based on measured response accelerated at high temperature and derated to a
  constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in
  Engineering Bulletin EB619.
- 2. Cycling endurance represents number of program/erase cycles at −40 °C ≤ T<sub>i</sub> ≤ 125 °C.

## 3.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

## 3.6 Analog

## 3.6.1 ADC electrical specifications

# 3.6.1.1 16-bit ADC operating conditions Table 27. 16-bit ADC operating conditions

| Symbol            | Description             | Conditions                                                     | Min.  | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-------------------------|----------------------------------------------------------------|-------|-------------------|------------------|------|-------|
| $V_{DDA}$         | Supply voltage          | Absolute                                                       | 1.71  | _                 | 3.6              | V    | _     |
| $\Delta V_{DDA}$  | Supply voltage          | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100  | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage          | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100  | 0                 | +100             | mV   | 2     |
| V <sub>ADIN</sub> | Input voltage           | 16-bit differential mode                                       | VREFL | _                 | 31/32 ×<br>VREFH | V    | _     |
|                   |                         | All other modes                                                | VREFL | _                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input                   | 16-bit mode                                                    | _     | 8                 | 10               | pF   | _     |
|                   | capacitance             | 8-bit / 10-bit / 12-bit<br>modes                               | _     | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series resistance |                                                                | _     | 2                 | 5                | kΩ   | _     |
| R <sub>AS</sub>   | Analog source           | 16-bit modes                                                   |       |                   |                  |      | 3, 4  |
|                   | resistance              | • f <sub>ADCK</sub> > 8 MHz                                    | _     | _                 | 0.5              | kΩ   |       |

Table 27. 16-bit ADC operating conditions (continued)

| Symbol            | Description     | Conditions                                                 | Min.   | Typ. <sup>1</sup> | Max.       | Unit      | Notes |
|-------------------|-----------------|------------------------------------------------------------|--------|-------------------|------------|-----------|-------|
|                   |                 | • f <sub>ADCK</sub> = 4–8 MHz                              | _      | _                 | 1          | kΩ        |       |
|                   |                 | • f <sub>ADCK</sub> < 4 MHz                                | _      | _                 | 2          | kΩ        |       |
|                   |                 | 13-bit / 12-bit modes                                      |        |                   |            |           |       |
|                   |                 | • f <sub>ADCK</sub> > 16 MHz                               | _      | _                 | 0.5        | kΩ        |       |
|                   |                 | • f <sub>ADCK</sub> > 8 MHz                                | _      | _                 | 1          | kΩ        |       |
|                   |                 | • f <sub>ADCK</sub> = 4–8 MHz                              | _      | _                 | 2          | kΩ        |       |
|                   |                 | • f <sub>ADCK</sub> < 4 MHz                                | _      | _                 | 5          | kΩ        |       |
|                   |                 | 11-bit / 10-bit modes                                      |        |                   |            |           |       |
|                   |                 | • f <sub>ADCK</sub> > 8 MHz                                |        |                   |            |           |       |
|                   |                 | • f <sub>ADCK</sub> = 4–8 MHz                              | _      | _                 | 2          | kΩ        |       |
|                   |                 | • f <sub>ADCK</sub> < 4MHz                                 | _      | _                 | 5          | kΩ        |       |
|                   |                 | 9-bit / 8-bit modes • f <sub>ADCK</sub> > 8 MHz            | _      | _                 | 10         | kΩ        |       |
|                   |                 | • f <sub>ADCK</sub> < 8 MHz                                | _      | _                 | 5          | kΩ        |       |
| f .               | ADC conversion  | ≤ 13-bit mode                                              | 1.0    | _                 | 10<br>24.0 | kΩ<br>MHz | 5     |
| f <sub>ADCK</sub> | clock frequency | 16-bit mode                                                | 2.0    |                   | 12.0       | MHz       | 5     |
| C <sub>rate</sub> | ADC conversion  | ≤ 13-bit modes                                             | 2.0    |                   | 12.0       | IVII IZ   | 6     |
| rate              | rate            | No ADC hardware averaging                                  | 20.000 | _                 | 1200       | ksps      |       |
|                   |                 | Continuous conversions enabled, subsequent conversion time | 20.000 | _                 | 1200       | κομο      |       |
| C <sub>rate</sub> | ADC conversion  | 16-bit mode                                                |        |                   |            |           | 6     |
|                   | rate            | No ADC hardware averaging                                  | 37.037 | _                 | 461.467    | ksps      |       |
|                   |                 | Continuous conversions enabled, subsequent conversion time |        |                   |            |           |       |

<sup>1.</sup> Typical values assume  $V_{DDA}$  = 3.0 V, Temp = 25 °C,  $f_{ADCK}$  = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

<sup>2.</sup> DC potential difference.

<sup>3.</sup> Assumes ADLSMP=0

<sup>4.</sup> This resistance is external to the MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8  $\Omega$  analog source resistance. The R<sub>AS</sub> \* C<sub>AS</sub> time constant should be kept to < 1 ns.

<sup>5.</sup> To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.

<sup>6.</sup> For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 7. ADC input impedance equivalency diagram

### 3.6.1.2 16-bit ADC electrical characteristics

Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Symbol               | Description                    | Conditions <sup>1</sup>            | Min.         | Typ. <sup>2</sup> | Max.            | Unit             | Notes                   |
|----------------------|--------------------------------|------------------------------------|--------------|-------------------|-----------------|------------------|-------------------------|
| I <sub>DDA_ADC</sub> | Supply current                 |                                    | 0.215        | _                 | 1.7             | mA               | 3                       |
|                      | ADC asynchronous               | • ADLPC = 1, ADHSC = 0             | 1.2          | 2.4               | 3.9             | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | clock source                   | • ADLPC = 1, ADHSC = 1             | 2.4          | 4.0               | 6.1             | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub>   |                                | • ADLPC = 0, ADHSC = 0             | 3.0          | 5.2               | 7.3             | MHz              |                         |
|                      |                                | • ADLPC = 0, ADHSC = 1             | 4.4          | 6.2               | 9.5             | MHz              |                         |
|                      | Sample Time                    | See Reference Manual chapter       | for sample t | imes              |                 |                  |                         |
| TUE                  | Total unadjusted               | 12-bit modes                       | _            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                       |
|                      | error                          | • <12-bit modes                    | _            | ±1.4              | ±2.1            |                  |                         |
| DNL                  | Differential non-<br>linearity | 12-bit modes                       | _            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                      |                                | <12-bit modes                      | _            | ±0.2              | -0.3 to<br>0.5  |                  |                         |
| INL                  | Integral non-linearity         | 12-bit modes                       | _            | ±1.0              | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                      |                                | <ul><li>&lt;12-bit modes</li></ul> | _            | ±0.5              |                 |                  |                         |

Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description                     | Conditions <sup>1</sup>                         | Min.                   | Typ. <sup>2</sup> | Max.            | Unit                                 | Notes                                                      |
|---------------------|---------------------------------|-------------------------------------------------|------------------------|-------------------|-----------------|--------------------------------------|------------------------------------------------------------|
|                     |                                 |                                                 |                        |                   | -0.7 to<br>+0.5 |                                      |                                                            |
| E <sub>FS</sub>     | Full-scale error                | 12-bit modes                                    | _                      | -4                | -5.4            | LSB <sup>4</sup>                     | $V_{ADIN} = V_{DDA}^{5}$                                   |
|                     |                                 | <ul><li>&lt;12-bit modes</li></ul>              | _                      | -1.4              | -1.8            |                                      |                                                            |
| EQ                  | Quantization error              | 16-bit modes                                    | _                      | -1 to 0           | _               | LSB <sup>4</sup>                     |                                                            |
|                     |                                 | • ≤13-bit modes                                 | _                      | -                 | ±0.5            |                                      |                                                            |
| ENOB                | Effective number of             | 16-bit differential mode                        |                        |                   |                 |                                      | 6                                                          |
|                     | bits                            | • Avg = 32                                      | 12.8                   | 14.5              | _               | bits                                 |                                                            |
|                     |                                 | • Avg = 4                                       | 11.9                   | 13.8              | _               | bits                                 |                                                            |
|                     |                                 | 16-bit single-ended mode                        |                        |                   |                 |                                      |                                                            |
|                     |                                 | • Avg = 32                                      | 12.2                   | 13.9              | _               |                                      |                                                            |
|                     |                                 | • Avg = 4                                       | 11.4                   | 13.1              |                 | bits                                 |                                                            |
|                     |                                 | <u> </u>                                        |                        |                   | _               | bits                                 |                                                            |
| SINAD               | Signal-to-noise plus distortion | See ENOB                                        | 6.02 ×                 | ENOB +            | 1.76            | dB                                   |                                                            |
| THD                 | Total harmonic                  | 16-bit differential mode                        |                        |                   |                 | dB                                   | 7                                                          |
|                     | distortion                      | • Avg = 32                                      | _                      | -94               | _               | dB                                   |                                                            |
|                     |                                 | 16-bit single-ended mode                        | _                      | -85               | _               |                                      |                                                            |
|                     |                                 | • Avg = 32                                      |                        |                   |                 |                                      |                                                            |
| SFDR                | Spurious free                   | 16-bit differential mode                        | 00                     | 0.5               | _               | dB                                   | 7                                                          |
|                     | dynamic range                   | • Avg = 32                                      | 82                     | 95                |                 | dB                                   |                                                            |
|                     |                                 | 16-bit single-ended mode                        | 78                     | 90                | _               | ub                                   |                                                            |
|                     |                                 | • Avg = 32                                      | , ,                    |                   |                 |                                      |                                                            |
|                     |                                 | g                                               |                        |                   |                 | .,,                                  |                                                            |
| E <sub>IL</sub>     | Input leakage error             |                                                 | $I_{ln} \times R_{AS}$ |                   | mV              | I <sub>In</sub> = leakage<br>current |                                                            |
|                     |                                 |                                                 |                        |                   |                 |                                      | (refer to the MCU's voltage and current operating ratings) |
|                     | Temp sensor slope               | Across the full temperature range of the device | 1.55                   | 1.62              | 1.69            | mV/°C                                | 8                                                          |
| V <sub>TEMP25</sub> | Temp sensor voltage             | 25 °C                                           | 706                    | 716               | 726             | mV                                   | 8                                                          |

<sup>1.</sup> All accuracy numbers assume the ADC is calibrated with  $V_{\text{REFH}} = V_{\text{DDA}}$ 

<sup>2.</sup> Typical values assume  $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C,  $f_{ADCK} = 2.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>3.</sup> The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.

#### **ADC** electrical specifications

- 4.  $1 LSB = (V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz



Figure 8. Typical ENOB vs. ADC\_CLK for 16-bit differential mode



Figure 9. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

## 3.6.2 Voltage reference electrical specifications

Table 29. VREF full-range operating requirements

| Symbol         | Description                    | Min.                                      | Max. | Unit | Notes |
|----------------|--------------------------------|-------------------------------------------|------|------|-------|
| $V_{DDA}$      | Supply voltage for 1.2V output | 3.6                                       |      | V    | _     |
|                | Supply voltage for 2.1V output | 2.4                                       | 3.6  | V    | _     |
| T <sub>A</sub> | Temperature                    | Operating temperature range of the device |      | °C   | _     |
| C <sub>L</sub> | Output load capacitance        | 100                                       |      | nF   | 1, 2  |

- 1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.
- 2. The load capacitance should not exceed  $\pm$ -25% of the nominal specified  $C_L$  value over the operating temperature range of the device.

Table 30. VREF full-range operating behaviors

| Symbol            | Description                                                                       | Min.  | Тур.  | Max.  | Unit  | Notes |
|-------------------|-----------------------------------------------------------------------------------|-------|-------|-------|-------|-------|
| V <sub>out</sub>  | Voltage reference output with factory trim at                                     | 1.190 | 1.195 | 1.2   | V     | 1     |
|                   | nominal V <sub>DDA</sub> and temperature=25°C                                     | 2.092 | 2.1   | 2.108 | V     |       |
| V <sub>out</sub>  | Voltage reference 1.2 V output— factory trim                                      | 1.188 | 1.195 | 1.202 | V     | 1     |
|                   | Voltage reference 2.1 V output — factory trim                                     | 2.087 | 2.1   | 2.113 | V     | 1     |
| V <sub>step</sub> | V <sub>step</sub> Voltage reference trim step for 1.2 V output                    |       | 0.5   | _     | mV    | 1     |
|                   | Voltage reference trim step for 2.1 V output                                      | _     | 1.5   | _     | mV    | 1     |
| Ac                | Aging coefficient                                                                 | _     | _     | 400   | uV/yr | _     |
| I <sub>bg</sub>   | Bandgap only current                                                              | _     | 60    | 80    | μA    | 1     |
| I <sub>lp</sub>   | Low-power buffer current                                                          | _     | 180   | 360   | μA    | 1     |
| I <sub>hp</sub>   | High-power buffer current                                                         | _     | 480   | 960   | μΑ    | 1     |
| $\Delta V_{LOAD}$ | Load regulation — current is ± 1.0 mA                                             | _     | ±0.2  | _     | mV    | 1, 2  |
| T <sub>stup</sub> | Buffer startup time                                                               | _     | _     | 100   | μs    | _     |
| $V_{vdrift}$      | Voltage drift for 1.2 V output (Vmax -Vmin across the full voltage range)         | _     | 0.5   | 2     | mV    | 1     |
|                   | Voltage drift for 2.1 V output (Vmax -Vmin across the full voltage range)         | _     | 0.9   | 3.5   | mV    |       |
| $V_{tdrift}$      | Temperature drift for 1.2 V output (Vmax -Vmin across the full temperature range) | _     | 2     | 15    | mV    | 3     |
|                   | Temperature drift for 2.1 V output (Vmax -Vmin across the full temperature range) | _     | 3.5   | 26    | mV    |       |

- See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register for V<sub>out</sub> selection of 1.2 V or 2.1 V.
- 2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load
- 3. To get best performance of VREF temperature drift,  $VREF\_SC[ICOMPEN]$  must be set.

Table 31. VREF limited-range operating requirements

| Symbol         | ool Description |   | Max. | Unit | Notes |
|----------------|-----------------|---|------|------|-------|
| T <sub>A</sub> | Temperature     | 0 | 50   | °C   | _     |

Table 32. VREF limited-range operating behaviors

| Symbol           | Description                                      | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output 1.2 V with factory trim | 1.173 | 1.225 | V    | _     |
| V <sub>out</sub> | Voltage reference output 2.1 V with factory trim | 2.088 | 2.115 | V    | _     |

# 3.6.3 CMP and 6-bit DAC electrical specifications

Table 33. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                          | Min.                  | Тур. | Max.            | Unit             |
|--------------------|------------------------------------------------------|-----------------------|------|-----------------|------------------|
| $V_{DD}$           | Supply voltage                                       | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)      | _                     | _    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)       | _                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                 | V <sub>SS</sub> - 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                          | _                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>            |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                  | _                     | 5    | _               | mV               |
|                    | • CR0[HYSTCTR] = 01                                  | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                  | _                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 11                                  | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                          | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                           | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)   | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)    | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>  |                       | _    | 40              | μs               |
| I <sub>DAC6b</sub> | I <sub>DAC6b</sub> 6-bit DAC current adder (enabled) |                       | 7    | _               | μΑ               |
| INL                | 6-bit DAC integral non-linearity                     |                       | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | NL 6-bit DAC differential non-linearity              |                       | _    | 0.3             | LSB              |

<sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

<sup>3.</sup>  $1 LSB = V_{reference}/64$ 



Figure 10. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)



Figure 11. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

#### 3.6.4 12-bit DAC electrical characteristics

# 3.6.4.1 12-bit DAC operating requirements Table 34. 12-bit DAC operating requirements

| Symbol            | Desciption              |      | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| $V_{DDA}$         | Supply voltage          |      | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| C <sub>L</sub>    | Output load capacitance | _    | 100  | pF   | 2     |
| ΙL                | Output load current     | _    | 1    | mA   |       |

<sup>1.</sup> The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}$ .

<sup>2.</sup> A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.

# 3.6.4.2 12-bit DAC operating behaviors Table 35. 12-bit DAC operating behaviors

| Symbol                | Description                                                                      | Min.                      | Тур.     | Max.              | Unit   | Notes |
|-----------------------|----------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                                                  | _                         | _        | 250               | μΑ     |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                                                 | _                         | _        | 900               | μΑ     |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) — low-power mode                       | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode                      | _                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>  | Code-to-code settling time (0xBF8 to 0xC08) — low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>  | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000    | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>  | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF   | V <sub>DACR</sub><br>-100 | _        | V <sub>DACR</sub> | mV     |       |
| INL                   | Integral non-linearity error — high speed mode                                   | _                         | _        | ±8                | LSB    | 2     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                    | _                         | _        | ±1                | LSB    | 3     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                  | _                         | _        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>   | Offset error                                                                     | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>        | Gain error                                                                       | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                  | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V                           | 60                        | _        | 90                | dB     |       |
| T <sub>CO</sub>       | Temperature coefficient offset voltage                                           | _                         | 3.7      | _                 | μV/C   | 6     |
| $T_GE$                | Temperature coefficient gain error                                               | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                   | Output resistance (load = $3 \text{ k}\Omega$ )                                  | _                         | _        | 250               | Ω      |       |
| SR                    | Slew rate -80h→ F7Fh→ 80h                                                        |                           |          |                   | V/µs   |       |
|                       | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                 | 1.2                       | 1.7      | _                 |        |       |
|                       | • Low power (SP <sub>LP</sub> )                                                  | 0.05                      | 0.12     | _                 |        |       |
| BW                    | 3dB bandwidth                                                                    |                           |          |                   | kHz    |       |
|                       | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                 | 550                       | -        | _                 |        |       |
|                       | • Low power (SP <sub>LP</sub> )                                                  | 40                        | _        | _                 |        |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  100 mV
- 6.  $V_{DDA} = 3.0 \text{ V}$ , reference select set for  $V_{DDA}$  (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 12. Typical INL error vs. digital code



Figure 13. Offset at half scale vs. temperature

#### 3.7 Timers

See General switching specifications.

#### 3.8 Communication interfaces

# 3.8.1 EMV SIM specifications

Each EMV SIM module interface consists of a total of five pins.

The interface is designed to be used with synchronous Smart cards, meaning the EMV SIM module provides the clock used by the Smart card. The clock frequency is typically 372 times the Tx/Rx data rate; however, the EMV SIM module can also work with CLK frequencies of 16 times the Tx/Rx data rate.

There is no timing relationship between the clock and the data. The clock that the EMV SIM module provides to the Smart card is used by the Smart card to recover the clock from the data in the same manner as standard UART data exchanges. All five signals of the EMV SIM module are asynchronous with each other.

There are no required timing relationships between signals in normal mode. The smart card is initiated by the interface device; the Smart card responds with Answer to Reset. Although the EMV SIM interface has no defined requirements, the ISO/IEC 7816 defines reset and power-down sequences (for detailed information see ISO/IEC 7816).



Figure 14. EMV SIM Clock Timing Diagram

The following table defines the general timing requirements for the EMV SIM interface.

Table 36. Timing Specifications, High Drive Strength

| ID      | Parameter                                                    | Symbol            | Min | Max              | Unit |
|---------|--------------------------------------------------------------|-------------------|-----|------------------|------|
| SI<br>1 | EMV SIM clock frequency (EMVSIMn_CLK) <sup>1</sup>           | S <sub>freq</sub> | 1   | 5                | MHz  |
| SI<br>2 | EMV SIM clock rise time (EMVSIMn_CLK) <sup>2</sup>           | S <sub>rise</sub> | _   | 0.08 × (1/Sfreq) | ns   |
| SI<br>3 | EMV SIM clock fall time (EMVSIMn_CLK) <sup>2</sup>           | S <sub>fall</sub> | _   | 0.08 × (1/Sfreq) | ns   |
| SI<br>4 | EMV SIM input transition time (EMVSIMn_IO, EMVSIMn_PD)       | S <sub>tran</sub> | 20  | 25               | ns   |
| Si<br>5 | EMV SIM I/O rise time / fall time (EMVSIMn_IO) <sup>3</sup>  | Tr/Tf             | _   | 0.8              | μs   |
| Si<br>6 | EMV SIM RST rise time / fall time (EMVSIMn_RST) <sup>4</sup> | Tr/Tf             | _   | 0.8              | μs   |

<sup>1. 50%</sup> duty cycle clock,

#### 3.8.1.1 EMV SIM Reset Sequences

Smart cards may have internal reset, or active low reset. The following subset describes the reset sequences in these two cases.

#### 3.8.1.1.1 Smart Cards with Internal Reset

Following figure shows the reset sequence for Smart cards with internal reset. The reset sequence comprises the following steps:

- After power-up, the clock signal is enabled on EMVSIMn\_CLK (time T0)
- After 200 clock cycles, EMVSIMn\_IO must be asserted.
- The card must send a response on EMVSIMn\_IO acknowledging the reset between 400–40000 clock cycles after T0.

<sup>2.</sup> With C = 50 pF

<sup>3.</sup> With Cin = 30 pF, Cout = 30 pF,

<sup>4.</sup> With Cin = 30 pF,



Figure 15. Internal Reset Card Reset Sequence

The following table defines the general timing requirements for the SIM interface.

Table 37. Timing Specifications, Internal Reset Card Reset Sequence

| Ref | Min | Max | Units                    |
|-----|-----|-----|--------------------------|
| 1   | _   |     | EMVSIMx_CLK clock cycles |
| 2   | 400 |     | EMVSIMx_CLK clock cycles |

#### 3.8.1.1.2 Smart Cards with Active Low Reset

Following figure shows the reset sequence for Smart cards with active low reset. The reset sequence comprises the following steps::

- After power-up, the clock signal is enabled on EMVSIMn\_CLK (time T0)
- After 200 clock cycles, EMVSIMn\_IO must be asserted.
- EMVSIMn\_RST must remain low for at least 40,000 clock cycles after T0 (no response is to be received on RX during those 40,000 clock cycles)
- EMVSIMn\_RST is asserted (at time T1)
- EMVSIMn\_RST must remain asserted for at least 40,000 clock cycles after T1, and a response must be received on EMVSIMn\_IO between 400 and 40,000 clock cycles after T1.



Figure 16. Active-Low-Reset Smart Card Reset Sequence

The following table defines the general timing requirements for the EMVSIM interface..

 Ref No
 Min
 Max
 Units

 1
 —
 200
 EMVSIMx\_CLK clock cycles

 2
 400
 40,000
 EMVSIMx\_CLK clock cycles

 3
 40,000
 —
 EMVSIMx\_CLK clock cycles

Table 38. Timing Specifications, Internal Reset Card Reset Sequence

#### 3.8.1.2 EMVSIM Power-Down Sequence

Following figure shows the EMV SIM interface power-down AC timing diagram. Table 39 table shows the timing requirements for parameters (SI7–SI10) shown in the figure. The power-down sequence for the EMV SIM interface is as follows:

- EMVSIMn\_SIMPD port detects the removal of the Smart Card
- EMVSIMn\_RST is negated
- EMVSIMn\_CLK is negated
- EMVSIM\_IO is negated
- EMVSIMx\_VCCENy is negated

Each of the above steps requires one OSC32KCLK period (usually 32 kHz, also known as rtcclk in below figure). Power-down may be initiated by a Smart card removal detection; or it may be launched by the processor.



Figure 17. Smart Card Interface Power Down AC Timing

Table 39. Timing Requirements for Power-down Sequence

| Ref No | Parameter                               | Symbol               | Min                              | Max             | Units |
|--------|-----------------------------------------|----------------------|----------------------------------|-----------------|-------|
| SI7    | EMVSIM reset to SIM clock stop          | S <sub>rst2clk</sub> | 0.9 × 1/<br>Frtcclk <sup>1</sup> | 1.1 × 1/Frtcclk | μs    |
| SI8    | EMVSIM reset to SIM Tx data low         | S <sub>rst2dat</sub> | 1.8 × 1/Frtcclk                  | 2.2 × 1/Frtcclk | μs    |
| SI9    | EMVSIM reset to SIM voltage enable low  | S <sub>rst2ven</sub> | 2.7 × 1/Frtcclk                  | 3.3 × 1/Frtcclk | μs    |
| SI10   | EMVSIM presence detect to SIM reset low | S <sub>pd2rst</sub>  | 0.9 × 1/Frtcclk                  | 1.1 × 1/Frtcclk | μs    |

1. Frtcclk is OSC32KCLK, and this clock must be enabled during the power down sequence.

#### **NOTE**

Same timing is also followed when auto power down is initiated. See Reference Manual for reference.

## 3.8.2 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit **usb.org**.

#### **NOTE**

The Fast IRC do not meet the USB jitter specifications for certification for Host mode operation.

# 3.8.3 USB VREG electrical specifications Table 40. USB VREG electrical specifications

| Symbol                | Description                                                                          | Min. | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|--------------------------------------------------------------------------------------|------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                 | 2.7  | _                 | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current equal zero, input supply (VREGIN) > 3.6 V | _    | 125               | 186  | μА       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                            | _    | 1.1               | 10   | μA       |       |
| I <sub>DDoff</sub>    |                                                                                      |      | 650<br>—          | 4    | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                      | _    | _                 | 120  | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                  | _    | _                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) > 3.6 V                             |      |                   |      |          |       |
|                       | Run mode     Standby mode                                                            | 3    | 3.3               | 3.6  | V        |       |
|                       |                                                                                      | 2.1  | 2.8               | 3.6  | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) < 3.6 V, pass-through mode          | 2.1  | _                 | 3.6  | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                            | 1.76 | 2.2               | 8.16 | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                               | 1    | _                 | 100  | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                | _    | 290               | _    | mA       |       |

<sup>1.</sup> Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.

<sup>2.</sup> Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.

## 3.8.4 LPSPI switching specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes.

All timing is shown with respect to  $20\%~V_{DD}$  and  $80\%~V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all LPSPI pins.

#### NOTE

- Slew rate disabled pads are those pins with PORTx\_PCRn[SRE] bit cleared. Slew rate enabled pads are those pins with PORTx\_PCRn[SRE] bit set.
- To achieve high bit rate, it is recommended to use fast pins (PTE20, PTE21, PTE22, PTE23, PTD4, PTD5, PTD6, and PTD7) and/or high drive pins (PTC3, PTC4, PTD4, PTD5, PTD6, and PTD7).

Table 41. LPSPI master mode timing on slew rate disabled pads

| Num. | Symbol              | Description                    | Min.                      | Max.                          | Unit               | Note |
|------|---------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1/2                       | _                             | t <sub>SPSCK</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1/2                       | _                             | t <sub>SPSCK</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x<br>t <sub>periph</sub> | ns                 | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 18                        | _                             | ns                 | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                         | _                             | ns                 | _    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                         | 15                            | ns                 | _    |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                         | _                             | ns                 | _    |
| 10   | t <sub>RI</sub>     | Rise time input                | _                         | t <sub>periph</sub> - 25      | ns                 | _    |
|      | t <sub>FI</sub>     | Fall time input                | ]                         |                               |                    |      |
| 11   | t <sub>RO</sub>     | Rise time output               | _                         | 25                            | ns                 | _    |
|      | t <sub>FO</sub>     | Fall time output               |                           |                               |                    |      |

<sup>1.</sup> f<sub>periph</sub> is the LPSPI peripheral functional clock.

Table 42. LPSPI master mode timing on slew rate enabled pads

| Num. | Symbol          | Description            | Min.                      | Max.                   | Unit | Note |
|------|-----------------|------------------------|---------------------------|------------------------|------|------|
| 1    | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz   | 1    |

Table continues on the next page...

<sup>2.</sup>  $t_{periph} = 1/f_{periph}$ 

Table 42. LPSPI master mode timing on slew rate enabled pads (continued)

| Num. | Symbol            | Description                    | Min.                     | Max.                          | Unit               | Note |
|------|-------------------|--------------------------------|--------------------------|-------------------------------|--------------------|------|
| 2    | tspsck            | SPSCK period                   | 2 x t <sub>periph</sub>  | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub> | Enable lead time               | 1/2                      | _                             | t <sub>SPSCK</sub> | _    |
| 4    | t <sub>Lag</sub>  | Enable lag time                | 1/2                      | _                             | t <sub>SPSCK</sub> | _    |
| 5    | twspsck           | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns                 | _    |
| 6    | t <sub>SU</sub>   | Data setup time (inputs)       | 96                       | _                             | ns                 | _    |
| 7    | t <sub>HI</sub>   | Data hold time (inputs)        | 0                        | _                             | ns                 | _    |
| 8    | t <sub>v</sub>    | Data valid (after SPSCK edge)  | _                        | 52                            | ns                 | _    |
| 9    | t <sub>HO</sub>   | Data hold time (outputs)       | 0                        | _                             | ns                 | _    |
| 10   | t <sub>RI</sub>   | Rise time input                | _                        | t <sub>periph</sub> - 25      | ns                 | _    |
|      | t <sub>FI</sub>   | Fall time input                | 1                        |                               |                    |      |
| 11   | t <sub>RO</sub>   | Rise time output               | _                        | 36                            | ns                 | _    |
|      | t <sub>FO</sub>   | Fall time output               | ]                        |                               |                    |      |

- 1.  $f_{periph}$  is the LPSPI peripheral functional clock
- 2.  $t_{periph} = 1/f_{periph}$



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 18. LPSPI master mode timing (CPHA = 0)



<sup>1.</sup>If configured as output

Figure 19. LPSPI master mode timing (CPHA = 1)

Table 43. LPSPI slave mode timing on slew rate disabled pads

| Num. | Symbol             | Description                    | Min.                           | Max.                     | Unit                | Note |
|------|--------------------|--------------------------------|--------------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>    | Frequency of operation         | 0                              | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub> | SPSCK period                   | 4 x t <sub>periph</sub>        | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>  | Enable lead time               | 1                              | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>   | Enable lag time                | 1                              | _                        | t <sub>periph</sub> | _    |
| 5    | twspsck            | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30       | _                        | ns                  | _    |
| 6    | t <sub>SU</sub>    | Data setup time (inputs)       | Pata setup time (inputs) 2.5 — |                          | ns                  | _    |
| 7    | t <sub>HI</sub>    | Data hold time (inputs)        | 3.5                            | _                        | ns                  | _    |
| 8    | t <sub>a</sub>     | Slave access time              | _                              | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>   | Slave MISO disable time        | _                              | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>     | Data valid (after SPSCK edge)  | _                              | 31                       | ns                  | _    |
| 11   | t <sub>HO</sub>    | Data hold time (outputs)       | 0                              | _                        | ns                  | _    |
| 12   | t <sub>RI</sub>    | Rise time input                | _                              | t <sub>periph</sub> - 25 | ns                  | _    |
|      | t <sub>FI</sub>    | Fall time input                |                                |                          |                     |      |
| 13   | t <sub>RO</sub>    | Rise time output               | _                              | 25                       | ns                  | _    |
|      | t <sub>FO</sub>    | Fall time output               |                                |                          |                     |      |

<sup>1.</sup> f<sub>periph</sub> is the LPSPI peripheral functional clock

<sup>2.</sup> LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

<sup>2.</sup>  $t_{periph} = 1/f_{periph}$ 

<sup>3.</sup> Time to data active from high-impedance state

<sup>4.</sup> Hold time to high-impedance state

| Table 44. | LPSPI slave mode timing on slew rate enabled page | ds |
|-----------|---------------------------------------------------|----|
|           |                                                   |    |

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | _                        | t <sub>periph</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                        | ns                  | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | _                        | ns                  | _    |
| 8    | ta                  | Slave access time              | _                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                        | 122                      | ns                  | _    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | _    |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  | _    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | _                        | 36                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

- 1.  $f_{periph}$  is the LPSPI peripheral functional clock
- $t_{periph} = 1/f_{periph}$ Time to data active from high-impedance state
- 4. Hold time to high-impedance state



Figure 20. LPSPI slave mode timing (CPHA = 0)



Figure 21. LPSPI slave mode timing (CPHA = 1)

# 3.8.5 LPI<sup>2</sup>C

Table 45. LPI<sup>2</sup>C specifications

| Symbol           | Description         |                           | Min. | Max. | Unit | Notes |
|------------------|---------------------|---------------------------|------|------|------|-------|
| f <sub>SCL</sub> | SCL clock frequency | Standard mode (Sm)        | 0    | 100  | kHz  | 1     |
|                  |                     | Fast mode (Fm)            | 0    | 400  |      | 1, 2  |
|                  |                     | Fast mode Plus (Fm+)      | 0    | 1000 |      | 1, 3  |
|                  |                     | Ultra Fast mode (UFm)     | 0    | 5000 |      | 1, 4  |
|                  |                     | High speed mode (Hs-mode) | 0    | 3400 |      | 1, 5  |

- 1. See General switching specifications, measured at room temperature.
- 2. Measured with the maximum bus loading of 400pF at 3.3V VDD with pull-up Rp =  $580\Omega$  on normal drive pins or  $350\Omega$  on high drive pins, and at 1.8V VDD with Rp =  $880\Omega$ . For all other cases, select appropriate Rp per I2C Bus Specification and the pin drive capability.
- 3. Fm+ is only supported on high drive pin with high drive enabled. It is measured with the maximum bus loading of 400pF at 3.3V VDD with Rp =  $350\Omega$ . For all other cases, select appropriate Rp per I2C Bus Specification and the pin drive capability.
- 4. UFm is only supported on high drive pin with high drive enabled and push-pull output only mode. It is measured at 3.3V VDD with the maximum bus loading of 400pF. For 1.8V VDD, the maximum speed is 4Mbps.
- 5. Hs-mode is only supported in slave mode and on the high drive pins with high drive enabled.

#### **3.8.6 LPUART**

See General switching specifications.

#### 3.8.7 I2S/SAI switching specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.

# 3.8.7.1 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

Characteristic Min. Unit Num. Max. Operating voltage 1.71 3.6 S1 12S\_MCLK cycle time 40 ns S2 I2S\_MCLK (as an input) pulse width high/low 45% MCLK period 55% S3 I2S\_TX\_BCLK/I2S\_RX\_BCLK cycle time (output) 80 **S4** I2S\_TX\_BCLK/I2S\_RX\_BCLK pulse width high/low 45% 55% BCLK period **S5** I2S\_TX\_BCLK/I2S\_RX\_BCLK to I2S\_TX\_FS/ 15.5 12S RX FS output valid S6 I2S\_TX\_BCLK/I2S\_RX\_BCLK to I2S\_TX\_FS/ 0 ns I2S RX FS output invalid S7 I2S\_TX\_BCLK to I2S\_TXD valid 19 ns S8 I2S\_TX\_BCLK to I2S\_TXD invalid 0 ns S9 I2S\_RXD/I2S\_RX\_FS input setup before 26 ns I2S\_RX\_BCLK I2S\_RXD/I2S\_RX\_FS input hold after 0 S10 ns 12S\_RX\_BCLK

Table 46. I2S/SAI master mode timing



Figure 22. I2S/SAI timing — master modes

Table 47. I2S/SAI slave mode timing

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 80   | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    | 33   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 10   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 28   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 23. I2S/SAI timing — slave modes

# 3.8.7.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

Table 48. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid |      | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    |      | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  |      | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |



Figure 24. I2S/SAI timing — master modes

Table 49. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   |      | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    |      | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 |      | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 25. I2S/SAI timing — slave modes

# 3.9 Human-machine interfaces (HMI)

# 3.9.1 TSI electrical specifications

Table 50. TSI electrical specifications

| Symbol    | Description                                                                        | Min. | Тур. | Max. | Unit |
|-----------|------------------------------------------------------------------------------------|------|------|------|------|
| TSI_RUNF  | Fixed power consumption in run mode                                                | _    | 100  | _    | μΑ   |
| TSI_RUNV  | Variable power consumption in run mode (depends on oscillator's current selection) | 1.0  | _    | 128  | μΑ   |
| TSI_EN    | Power consumption in enable mode                                                   | _    | 100  | _    | μΑ   |
| TSI_DIS   | Power consumption in disable mode                                                  | _    | 1.2  | _    | μΑ   |
| TSI_TEN   | TSI analog enable time                                                             | _    | 66   | _    | μs   |
| TSI_CREF  | REF TSI reference capacitor                                                        |      | 1.0  | _    | pF   |
| TSI_DVOLT | Voltage variation of VP & VM around nominal values                                 | 0.19 | _    | 1.03 | V    |

## 4 Dimensions

# 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to **nxp.com** and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 100-pin LQFP                             | 98ASS23308W                   |
| 121-pin XFBGA                            | 98ASA00595D                   |

# 5 Pinouts and Packaging

# 5.1 KL28Z Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT function is available on each pin.

#### NOTE

The 121-pin XFBGA package for this product is not yet available. However, it is included in a Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.

#### **NOTE**

- A pull-up resistor (typically 4.7 KΩ) must be connected to the EMVSIM0\_IO pin if this pin is configured as EMV SIM function.
- PTB0/1, PTC3/4, PTD4/5/6/7 have both high drive and normal/low drive capability. PTD4, PTD5, PTD6, PTD7, PTE20, PTE21, PTE22, PTE23 are also fast pins. When a high bit rate is required on the communication interface pins, it is recommended to use fast pins. In case of high bus loading, the high drive strength of high drive pins must be enabled by setting the corresponding PORTx\_PCRn[DSE] bit.
- RESET\_b pin is open drain with internal pullup device and passive analog filter when configured as RESET pin (default state after POR). When this pin is configured to other shared functions, the passive analog filter is disabled.

- NMIO\_b pin has pullup device enabled and passive analog filter disabled after POR.
- SWD\_DIO pin has pullup device enabled after POR. SWD\_CLK has pulldown device enabled after POR.

| 121<br>XFB<br>GA | 100<br>LQFP | Pin Name           | Default                | ALT0                   | ALT1                | ALT2            | ALT3              | ALT4       | ALT5                                | ALT6        | ALT7 |
|------------------|-------------|--------------------|------------------------|------------------------|---------------------|-----------------|-------------------|------------|-------------------------------------|-------------|------|
| E4               | 1           | PTE0               | ADC0_SE16              | ADC0_SE16              | PTE0/<br>RTC_CLKOUT | LPSPI1_SIN      | LPUART1_TX        |            | CMP0_OUT                            | LPI2C1_SDA  |      |
| E3               | 2           | PTE1/<br>LLWU_P0   | ADC0_SE17              | ADC0_SE17              | PTE1/<br>LLWU_P0    | LPSPI1_<br>SOUT | LPUART1_RX        |            |                                     | LPI2C1_SCL  |      |
| E2               | 3           | PTE2/<br>LLWU_P1   | ADC0_SE18              | ADC0_SE18              | PTE2/<br>LLWU_P1    | LPSPI1_SCK      | LPUART1_<br>CTS_b |            |                                     | LPI2C1_SDAS |      |
| F4               | 4           | PTE3               | ADC0_SE19              | ADC0_SE19              | PTE3                | LPSPI1_SIN      | LPUART1_<br>RTS_b |            |                                     | LPI2C1_SCLS |      |
| H7               | 5           | PTE4/<br>LLWU_P2   | DISABLED               |                        | PTE4/<br>LLWU_P2    | LPSPI1_PCS0     |                   |            |                                     |             |      |
| G4               | 6           | PTE5               | DISABLED               |                        | PTE5                | LPSPI1_PCS1     |                   |            |                                     |             |      |
| F3               | 7           | PTE6/<br>LLWU_P16  | DISABLED               |                        | PTE6/<br>LLWU_P16   | LPSPI1_PCS2     |                   | I2S0_MCLK  | USB_SOF_<br>OUT                     |             |      |
| E6               | 8           | VDD                | VDD                    | VDD                    |                     |                 |                   |            |                                     |             |      |
| G7               | 9           | VSS                | VSS                    | VSS                    |                     |                 |                   |            |                                     |             |      |
| L6               | _           | VSS                | VSS                    | VSS                    |                     |                 |                   |            |                                     |             |      |
| F1               | 10          | USB0_DP            | USB0_DP                | USB0_DP                |                     |                 |                   |            |                                     |             |      |
| F2               | 11          | USB0_DM            | USB0_DM                | USB0_DM                |                     |                 |                   |            |                                     |             |      |
| G1               | 12          | VOUT33             | VOUT33                 | VOUT33                 |                     |                 |                   |            |                                     |             |      |
| G2               | 13          | VREGIN             | VREGIN                 | VREGIN                 |                     |                 |                   |            |                                     |             |      |
| H1               | 14          | PTE16              | ADC0_DP1/<br>ADC0_SE1  | ADC0_DP1/<br>ADC0_SE1  | PTE16               | LPSPI0_PCS0     | LPUART2_TX        | TPM0_CLKIN | LPSPI1_PCS3                         | FXIO0_D0    |      |
| H2               | 15          | PTE17/<br>LLWU_P19 | ADC0_DM1/<br>ADC0_SE5a | ADC0_DM1/<br>ADC0_SE5a | PTE17/<br>LLWU_P19  | LPSPI0_SCK      | LPUART2_RX        | TPM1_CLKIN | LPTMR0_<br>ALT3/<br>LPTMR1_<br>ALT3 | FXIO0_D1    |      |
| J1               | 16          | PTE18/<br>LLWU_P20 | ADC0_DP2/<br>ADC0_SE2  | ADC0_DP2/<br>ADC0_SE2  | PTE18/<br>LLWU_P20  | LPSPI0_<br>SOUT | LPUART2_<br>CTS_b | LPI2C0_SDA |                                     | FXIO0_D2    |      |
| J2               | 17          | PTE19              | ADC0_DM2/<br>ADC0_SE6a | ADC0_DM2/<br>ADC0_SE6a | PTE19               | LPSPI0_SIN      | LPUART2_<br>RTS_b | LPI2C0_SCL |                                     | FXIO0_D3    |      |
| K1               | 18          | PTE20              | ADC0_DP0/<br>ADC0_SE0  | ADC0_DP0/<br>ADC0_SE0  | PTE20               | LPSPI2_SCK      | TPM1_CH0          | LPUART0_TX |                                     | FXIO0_D4    |      |
| K2               | 19          | PTE21              | ADC0_DM0/<br>ADC0_SE4a | ADC0_DM0/<br>ADC0_SE4a | PTE21               | LPSPI2_<br>SOUT | TPM1_CH1          | LPUART0_RX |                                     | FXIO0_D5    |      |
| L1               | 20          | PTE22              | ADC0_DP3/<br>ADC0_SE3  | ADC0_DP3/<br>ADC0_SE3  | PTE22               | LPSPI2_SIN      | TPM2_CH0          | LPUART2_TX |                                     | FXIO0_D6    |      |
| L2               | 21          | PTE23              | ADC0_DM3/<br>ADC0_SE7a | ADC0_DM3/<br>ADC0_SE7a | PTE23               | LPSPI2_PCS0     | TPM2_CH1          | LPUART2_RX |                                     | FXIO0_D7    |      |
| F5               | 22          | VDDA               | VDDA                   | VDDA                   |                     |                 |                   |            |                                     |             |      |

#### **Pinouts and Packaging**

| 121<br>XFB<br>GA | 100<br>LQFP | Pin Name           | Default                                          | ALT0                                             | ALT1                 | ALT2              | ALT3       | ALT4              | ALT5            | ALT6             | ALT7      |
|------------------|-------------|--------------------|--------------------------------------------------|--------------------------------------------------|----------------------|-------------------|------------|-------------------|-----------------|------------------|-----------|
| G5               | 23          | VREFH/<br>VREF_OUT | VREFH/<br>VREF_OUT                               | VREFH/<br>VREF_OUT                               |                      |                   |            |                   |                 |                  |           |
| G6               | 24          | VREFL              | VREFL                                            | VREFL                                            |                      |                   |            |                   |                 |                  |           |
| F6               | 25          | VSSA               | VSSA                                             | VSSA                                             |                      |                   |            |                   |                 |                  |           |
| L3               | 26          | PTE29              | CMP1_IN5/<br>CMP0_IN5/<br>ADC0_SE4b              | CMP1_IN5/<br>CMP0_IN5/<br>ADC0_SE4b              | PTE29                | EMVSIMO_<br>CLK   | TPM0_CH2   | TPM0_CLKIN        |                 |                  |           |
| K5               | 27          | PTE30              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23/<br>CMP0_IN4 | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23/<br>CMP0_IN4 | PTE30                | EMVSIMO_<br>RST   | TPM0_CH3   | TPM1_CLKIN        |                 |                  |           |
| L4               | 28          | PTE31              | DISABLED                                         |                                                  | PTE31                | EMVSIMO_<br>VCCEN | TPM0_CH4   | TPM2_CLKIN        | LPI2C0_<br>HREQ |                  |           |
| L5               | 29          | VSS                | VSS                                              | VSS                                              |                      |                   |            |                   |                 |                  |           |
| K6               | 30          | VDD                | VDD                                              | VDD                                              |                      |                   |            |                   |                 |                  |           |
| H5               | 31          | PTE24              | ADC0_SE20                                        | ADC0_SE20                                        | PTE24                | EMVSIM0_IO        | TPM0_CH0   |                   | LPI2C0_SCL      |                  |           |
| J5               | 32          | PTE25/<br>LLWU_P21 | ADC0_SE21                                        | ADC0_SE21                                        | PTE25/<br>LLWU_P21   | EMVSIM0_PD        | TPM0_CH1   |                   | LPI2C0_SDA      |                  |           |
| H6               | 33          | PTE26              | DISABLED                                         |                                                  | PTE26/<br>RTC_CLKOUT |                   | TPM0_CH5   |                   | LPI2C0_SCLS     |                  | USB_CLKIN |
| J6               | 34          | PTA0               | SWD_CLK                                          | TSI0_CH1                                         | PTA0                 | LPUARTO_<br>CTS_b | TPM0_CH5   |                   | LPI2C0_SDAS     |                  | SWD_CLK   |
| H8               | 35          | PTA1               | DISABLED                                         | TSI0_CH2                                         | PTA1                 | LPUART0_RX        | TPM2_CH0   |                   |                 |                  |           |
| J7               | 36          | PTA2               | DISABLED                                         | TSI0_CH3                                         | PTA2                 | LPUART0_TX        | TPM2_CH1   |                   |                 |                  |           |
| H9               | 37          | PTA3               | SWD_DIO                                          | TSI0_CH4                                         | PTA3                 | LPI2C1_SCL        | TPM0_CH0   | LPUARTO_<br>RTS_b |                 |                  | SWD_DIO   |
| J8               | 38          | PTA4/<br>LLWU_P3   | DISABLED                                         | TSI0_CH5                                         | PTA4/<br>LLWU_P3     | LPI2C1_SDA        | TPM0_CH1   |                   |                 |                  | NMI0_b    |
| K7               | 39          | PTA5               | DISABLED                                         |                                                  | PTA5                 | USB_CLKIN         | TPM0_CH2   |                   | LPI2C2_<br>HREQ | I2S0_TX_<br>BCLK |           |
| <b>E</b> 5       | _           | VDD                | VDD                                              | VDD                                              |                      |                   |            |                   |                 |                  |           |
| G3               | _           | VSS                | VSS                                              | VSS                                              |                      |                   |            |                   |                 |                  |           |
| K3               | 40          | PTA6               | DISABLED                                         |                                                  | PTA6                 |                   | TPM0_CH3   |                   |                 |                  |           |
| H4               | 41          | PTA7               | DISABLED                                         |                                                  | PTA7                 | LPSPI0_PCS3       | TPM0_CH4   |                   | LPI2C2_SDAS     |                  |           |
| J9               | ı           | PTA10/<br>LLWU_P22 | DISABLED                                         |                                                  | PTA10/<br>LLWU_P22   | LPSPI0_PCS2       | TPM2_CH0   |                   | LPI2C2_SCLS     |                  |           |
| J4               | _           | PTA11/<br>LLWU_P23 | DISABLED                                         |                                                  | PTA11/<br>LLWU_P23   | LPSPI0_PCS1       | TPM2_CH1   |                   | LPI2C2_SDA      |                  |           |
| K8               | 42          | PTA12              | DISABLED                                         |                                                  | PTA12                |                   | TPM1_CH0   |                   | LPI2C2_SCL      | 12S0_TXD0        |           |
| L8               | 43          | PTA13/<br>LLWU_P4  | DISABLED                                         |                                                  | PTA13/<br>LLWU_P4    |                   | TPM1_CH1   |                   | LPI2C2_SDA      | I2S0_TX_FS       |           |
| K9               | 44          | PTA14              | DISABLED                                         |                                                  | PTA14                | LPSPI0_PCS0       | LPUARTO_TX |                   | LPI2C2_SCL      | I2S0_RX_<br>BCLK | I2S0_TXD0 |
| L9               | 45          | PTA15              | DISABLED                                         |                                                  | PTA15                | LPSPI0_SCK        | LPUARTO_RX |                   |                 | I2S0_RXD0        |           |

| 121<br>XFB<br>GA | 100<br>LQFP | Pin Name         | Default                 | ALT0                    | ALT1             | ALT2            | ALT3              | ALT4             | ALT5              | ALT6                                | ALT7      |
|------------------|-------------|------------------|-------------------------|-------------------------|------------------|-----------------|-------------------|------------------|-------------------|-------------------------------------|-----------|
| J10              | 46          | PTA16            | DISABLED                |                         | PTA16            | LPSPIO_<br>SOUT | LPUARTO_<br>CTS_b |                  |                   | I2S0_RX_FS                          | I2S0_RXD0 |
| H10              | 47          | PTA17            | ADC0_SE22               | ADC0_SE22               | PTA17            | LPSPI0_SIN      | LPUARTO_<br>RTS_b |                  |                   | I2S0_MCLK                           |           |
| L10              | 48          | VDD              | VDD                     | VDD                     |                  |                 |                   |                  |                   |                                     |           |
| K10              | 49          | VSS              | VSS                     | VSS                     |                  |                 |                   |                  |                   |                                     |           |
| L11              | 50          | PTA18            | EXTAL0                  | EXTAL0                  | PTA18            |                 | LPUART1_RX        | TPM0_CLKIN       |                   |                                     |           |
| K11              | 51          | PTA19            | XTAL0                   | XTAL0                   | PTA19            |                 | LPUART1_TX        | TPM1_CLKIN       |                   | LPTMR0_<br>ALT1/<br>LPTMR1_<br>ALT1 |           |
| J11              | 52          | PTA20            | RESET_b                 |                         | PTA20            | LPI2C0_SCLS     |                   | TPM2_CLKIN       |                   |                                     | RESET_b   |
| H11              | _           | PTA29            | DISABLED                |                         | PTA29            | LPI2C0_SDAS     |                   |                  |                   |                                     |           |
| G11              | 53          | PTB0/<br>LLWU_P5 | ADC0_SE8/<br>TSI0_CH0   | ADC0_SE8/<br>TSI0_CH0   | PTB0/<br>LLWU_P5 | LPI2C0_SCL      | TPM1_CH0          |                  |                   | FXIO0_D8                            |           |
| G10              | 54          | PTB1             | ADC0_SE9/<br>TSI0_CH6   | ADC0_SE9/<br>TSI0_CH6   | PTB1             | LPI2C0_SDA      | TPM1_CH1          |                  |                   | FXIO0_D9                            |           |
| G9               | 55          | PTB2             | ADC0_SE12/<br>TSI0_CH7  | ADC0_SE12/<br>TSI0_CH7  | PTB2             | LPI2C0_SCL      | TPM2_CH0          |                  | LPUARTO_<br>RTS_b | FXIO0_D10                           |           |
| G8               | 56          | PTB3             | ADC0_SE13/<br>TSI0_CH8  | ADC0_SE13/<br>TSI0_CH8  | PTB3             | LPI2CO_SDA      | TPM2_CH1          | LPSPI1_PCS3      | LPUARTO_<br>CTS_b | FXIO0_D11                           |           |
| F11              | _           | PTB6             | DISABLED                |                         | PTB6             | LPSPI1_PCS2     |                   |                  |                   |                                     |           |
| E11              | 57          | PTB7             | DISABLED                |                         | PTB7             | LPSPI1_PCS1     |                   |                  |                   |                                     |           |
| D11              | 58          | PTB8             | DISABLED                |                         | PTB8             | LPSPI1_PCS0     |                   |                  |                   | FXIO0_D12                           |           |
| E10              | 59          | PTB9             | DISABLED                |                         | PTB9             | LPSPI1_SCK      |                   |                  |                   | FXIO0_D13                           |           |
| D10              | 60          | PTB10            | DISABLED                |                         | PTB10            | LPSPI1_PCS0     |                   |                  |                   | FXIO0_D14                           |           |
| C10              | 61          | PTB11            | DISABLED                |                         | PTB11            | LPSPI1_SCK      |                   | TPM2_CLKIN       |                   | FXIO0_D15                           |           |
| B10              | 62          | PTB16            | TSI0_CH9                | TSI0_CH9                | PTB16            | LPSPI1_<br>SOUT | LPUART0_RX        | TPM0_CLKIN       | LPSPI2_PCS3       | FXIO0_D16                           |           |
| E9               | 63          | PTB17            | TSI0_CH10               | TSI0_CH10               | PTB17            | LPSPI1_SIN      | LPUART0_TX        | TPM1_CLKIN       | LPSPI2_PCS2       | FXIO0_D17                           |           |
| D9               | 64          | PTB18            | TSI0_CH11               | TSI0_CH11               | PTB18            |                 | TPM2_CH0          | I2S0_TX_<br>BCLK | LPI2C1_<br>HREQ   | FXIO0_D18                           |           |
| C9               | 65          | PTB19            | TSI0_CH12               | TSI0_CH12               | PTB19            |                 | TPM2_CH1          | I2S0_TX_FS       | LPSPI2_PCS1       | FXIO0_D19                           |           |
| F10              | 66          | PTB20            | DISABLED                |                         | PTB20            | LPSPI2_PCS0     |                   |                  |                   | CMP0_OUT                            |           |
| F9               | 67          | PTB21            | DISABLED                |                         | PTB21            | LPSPI2_SCK      |                   |                  |                   | CMP1_OUT                            |           |
| F8               | 68          | PTB22            | DISABLED                |                         | PTB22            | LPSPI2_<br>SOUT |                   |                  |                   |                                     |           |
| E8               | 69          | PTB23            | DISABLED                |                         | PTB23            | LPSPI2_SIN      |                   |                  |                   |                                     |           |
| В9               | 70          | PTC0             | ADC0_SE14/<br>TSI0_CH13 | ADC0_SE14/<br>TSI0_CH13 | PTC0             | LPSPI2_PCS1     |                   | USB_SOF_<br>OUT  | CMP0_OUT          | I2S0_TXD0                           |           |
| D8               | 71          | PTC1/<br>LLWU_P6 | ADC0_SE15/<br>TSI0_CH14 | ADC0_SE15/<br>TSI0_CH14 | PTC1/<br>LLWU_P6 | LPI2C1_SCL      | LPUART1_<br>RTS_b | TPM0_CH0         |                   | I2S0_TXD0                           |           |

#### **Pinouts and Packaging**

| 121<br>XFB | 100<br>LQFP | Pin Name           | Default                              | ALT0                                 | ALT1               | ALT2              | ALT3                                | ALT4             | ALT5      | ALT6             | ALT7 |
|------------|-------------|--------------------|--------------------------------------|--------------------------------------|--------------------|-------------------|-------------------------------------|------------------|-----------|------------------|------|
| GA<br>C8   | 72          | PTC2               | ADC0_SE11/<br>CMP1_IN0/<br>TSI0_CH15 | ADC0_SE11/<br>CMP1_IN0/<br>TSI0_CH15 | PTC2               | LPI2C1_SDA        | LPUART1_<br>CTS_b                   | TPM0_CH1         |           | 12S0_TX_FS       |      |
| В8         | 73          | PTC3/<br>LLWU_P7   | CMP1_IN1                             | CMP1_IN1                             | PTC3/<br>LLWU_P7   | LPSPI0_PCS1       | LPUART1_RX                          | TPM0_CH2         | CLKOUT    | I2SO_TX_<br>BCLK |      |
| F7         | 74          | VSS                | VSS                                  | VSS                                  |                    |                   |                                     |                  |           |                  |      |
| E7         | 75          | VDD                | VDD                                  | VDD                                  |                    |                   |                                     |                  |           |                  |      |
| B11        | _           | PTC22              | DISABLED                             |                                      | PTC22              | LPSPI0_PCS3       |                                     |                  |           |                  |      |
| C11        | _           | PTC23              | DISABLED                             |                                      | PTC23              | LPSPI0_PCS2       |                                     |                  |           |                  |      |
| A8         | 76          | PTC4/<br>LLWU_P8   | DISABLED                             |                                      | PTC4/<br>LLWU_P8   | LPSPI0_PCS0       | LPUART1_TX                          | TPM0_CH3         | I2S0_MCLK | CMP1_OUT         |      |
| D7         | 77          | PTC5/<br>LLWU_P9   | DISABLED                             |                                      | PTC5/<br>LLWU_P9   | LPSPI0_SCK        | LPTMR0_<br>ALT2/<br>LPTMR1_<br>ALT2 | I2S0_RXD0        |           | CMP0_OUT         |      |
| <b>C</b> 7 | 78          | PTC6/<br>LLWU_P10  | CMP0_IN0                             | CMP0_IN0                             | PTC6/<br>LLWU_P10  | LPSPI0_<br>SOUT   |                                     | I2S0_RX_<br>BCLK |           | I2S0_MCLK        |      |
| В7         | 79          | PTC7               | CMP0_IN1                             | CMP0_IN1                             | PTC7               | LPSPI0_SIN        | USB_SOF_<br>OUT                     | I2S0_RX_FS       |           | FXIO0_D20        |      |
| A7         | 80          | PTC8               | CMP0_IN2                             | CMP0_IN2                             | PTC8               | LPI2C0_SCL        | TPM0_CH4                            | I2S0_MCLK        |           | FXIO0_D21        |      |
| D6         | 81          | PTC9               | CMP0_IN3                             | CMP0_IN3                             | PTC9               | LPI2CO_SDA        | TPM0_CH5                            | I2S0_RX_<br>BCLK |           | FXIO0_D22        |      |
| C6         | 82          | PTC10              | DISABLED                             |                                      | PTC10              | LPI2C1_SCL        |                                     | 12S0_RX_FS       |           | FXIO0_D23        |      |
| C5         | 83          | PTC11/<br>LLWU_P11 | DISABLED                             |                                      | PTC11/<br>LLWU_P11 | LPI2C1_SDA        |                                     | I2S0_RXD0        |           |                  |      |
| B6         | 84          | PTC12              | DISABLED                             |                                      | PTC12              | LPI2C1_SCLS       |                                     | TPM0_CLKIN       |           |                  |      |
| A6         | 85          | PTC13              | DISABLED                             |                                      | PTC13              | LPI2C1_SDAS       |                                     | TPM1_CLKIN       |           |                  |      |
| A5         | 86          | PTC14              | DISABLED                             |                                      | PTC14              | EMVSIMO_<br>CLK   |                                     |                  |           |                  |      |
| B5         | 87          | PTC15              | DISABLED                             |                                      | PTC15              | EMVSIM0_<br>RST   |                                     |                  |           |                  |      |
| A11        | 88          | VSS                | VSS                                  | VSS                                  |                    |                   |                                     |                  |           |                  |      |
| -          | 89          | VDD                | VDD                                  | VDD                                  |                    |                   |                                     |                  |           |                  |      |
| D5         | 90          | PTC16              | DISABLED                             |                                      | PTC16              | EMVSIMO_<br>VCCEN |                                     |                  |           |                  |      |
| C4         | 91          | PTC17              | DISABLED                             |                                      | PTC17              | EMVSIM0_IO        | LPSPI0_PCS3                         |                  |           |                  |      |
| B4         | 92          | PTC18              | DISABLED                             |                                      | PTC18              | EMVSIM0_PD        | LPSPI0_PCS2                         |                  |           |                  |      |
| A4         | _           | PTC19              | DISABLED                             |                                      | PTC19              | LPSPI0_PCS1       |                                     |                  |           |                  |      |
| D4         | 93          | PTD0/<br>LLWU_P12  | DISABLED                             |                                      | PTD0/<br>LLWU_P12  | LPSPI0_PCS0       | LPUART2_<br>RTS_b                   | TPM0_CH0         |           | FXIO0_D0         |      |
| D3         | 94          | PTD1               | ADC0_SE5b                            | ADC0_SE5b                            | PTD1               | LPSPI0_SCK        | LPUART2_<br>CTS_b                   | TPM0_CH1         |           | FXIO0_D1         |      |
| C3         | 95          | PTD2/<br>LLWU_P13  | DISABLED                             |                                      | PTD2/<br>LLWU_P13  | LPSPI0_<br>SOUT   | LPUART2_RX                          | TPM0_CH2         |           | FXIO0_D2         |      |

| 121<br>XFB<br>GA | 100<br>LQFP | Pin Name           | Default   | ALT0      | ALT1               | ALT2            | ALT3        | ALT4     | ALT5              | ALT6      | ALT7 |
|------------------|-------------|--------------------|-----------|-----------|--------------------|-----------------|-------------|----------|-------------------|-----------|------|
| В3               | 96          | PTD3               | DISABLED  |           | PTD3               | LPSPI0_SIN      | LPUART2_TX  | TPM0_CH3 |                   | FXIO0_D3  |      |
| A3               | 97          | PTD4/<br>LLWU_P14  | DISABLED  |           | PTD4/<br>LLWU_P14  | LPSPI1_PCS0     | LPUART2_RX  | TPM0_CH4 | LPUARTO_<br>RTS_b | FXIO0_D4  |      |
| A2               | 98          | PTD5               | ADC0_SE6b | ADC0_SE6b | PTD5               | LPSPI1_SCK      | LPUART2_TX  | TPM0_CH5 | LPUARTO_<br>CTS_b | FXIO0_D5  |      |
| B2               | 99          | PTD6/<br>LLWU_P15  | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15  | LPSPI1_<br>SOUT | LPUART0_RX  |          |                   | FXIO0_D6  |      |
| A1               | 100         | PTD7               | DISABLED  |           | PTD7               | LPSPI1_SIN      | LPUART0_TX  |          |                   | FXIO0_D7  |      |
| A10              | -           | PTD8/<br>LLWU_P24  | DISABLED  |           | PTD8/<br>LLWU_P24  | LPI2C0_SCL      | LPSPI1_PCS1 |          |                   | FXIO0_D24 |      |
| A9               | _           | PTD9               | DISABLED  |           | PTD9               | LPI2C0_SDA      | LPSPI2_PCS3 |          |                   | FXIO0_D25 |      |
| B1               | _           | PTD10              | DISABLED  |           | PTD10              | LPSPI2_PCS2     | LPI2C0_SCLS |          |                   | FXIO0_D26 |      |
| C2               | _           | PTD11/<br>LLWU_P25 | DISABLED  |           | PTD11/<br>LLWU_P25 | LPSPI2_PCS0     | LPI2C0_SDAS |          |                   | FXIO0_D27 |      |
| C1               | _           | PTD12              | DISABLED  |           | PTD12              | LPSPI2_SCK      |             |          |                   | FXIO0_D28 |      |
| D2               | -           | PTD13              | DISABLED  |           | PTD13              | LPSPI2_<br>SOUT |             |          |                   | FXIO0_D29 |      |
| D1               | _           | PTD14              | DISABLED  |           | PTD14              | LPSPI2_SIN      |             |          |                   | FXIO0_D30 |      |
| E1               | _           | PTD15              | DISABLED  |           | PTD15              | LPSPI2_PCS1     |             |          |                   | FXIO0_D31 |      |
| J3               | _           | NC                 | NC        | NC        |                    |                 |             |          |                   |           |      |
| H3               | _           | NC                 | NC        | NC        |                    |                 |             |          |                   |           |      |
| K4               | _           | NC                 | NC        | NC        |                    |                 |             |          |                   |           |      |
| L7               | _           | NC                 | NC        | NC        |                    |                 |             |          |                   |           |      |

## 5.2 KL28Z Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

|   | 1                  | 2                  | 3                 | 4                  | 5                  | 6     | 7                 | 8                 | 9                  | 10                | 11               | _ |
|---|--------------------|--------------------|-------------------|--------------------|--------------------|-------|-------------------|-------------------|--------------------|-------------------|------------------|---|
| Α | PTD7               | PTD5               | PTD4/<br>LLWU_P14 | PTC19              | PTC14              | PTC13 | PTC8              | PTC4/<br>LLWU_P8  | PTD9               | PTD8/<br>LLWU_P24 | VSS              | А |
| В | PTD10              | PTD6/<br>LLWU_P15  | PTD3              | PTC18              | PTC15              | PTC12 | PTC7              | PTC3/<br>LLWU_P7  | PTC0               | PTB16             | PTC22            | В |
| С | PTD12              | PTD11/<br>LLWU_P25 | PTD2/<br>LLWU_P13 | PTC17              | PTC11/<br>LLWU_P11 | PTC10 | PTC6/<br>LLWU_P10 | PTC2              | PTB19              | PTB11             | PTC23            | С |
| D | PTD14              | PTD13              | PTD1              | PTD0/<br>LLWU_P12  | PTC16              | PTC9  | PTC5/<br>LLWU_P9  | PTC1/<br>LLWU_P6  | PTB18              | PTB10             | PTB8             | D |
| E | PTD15              | PTE2/<br>LLWU_P1   | PTE1/<br>LLWU_P0  | PTE0               | VDD                | VDD   | VDD               | PTB23             | PTB17              | PTB9              | РТВ7             | E |
| F | USB0_DP            | USB0_DM            | PTE6/<br>LLWU_P16 | PTE3               | VDDA               | VSSA  | VSS               | PTB22             | PTB21              | PTB20             | PTB6             | F |
| G | VOUT33             | VREGIN             | VSS               | PTE5               | VREFH/<br>VREF_OUT | VREFL | VSS               | PTB3              | PTB2               | PTB1              | PTB0/<br>LLWU_P5 | G |
| Н | PTE16              | PTE17/<br>LLWU_P19 | NC                | PTA7               | PTE24              | PTE26 | PTE4/<br>LLWU_P2  | PTA1              | PTA3               | PTA17             | PTA29            | н |
| J | PTE18/<br>LLWU_P20 | PTE19              | NC                | PTA11/<br>LLWU_P23 | PTE25/<br>LLWU_P21 | PTA0  | PTA2              | PTA4/<br>LLWU_P3  | PTA10/<br>LLWU_P22 | PTA16             | PTA20            | J |
| К | PTE20              | PTE21              | PTA6              | NC                 | PTE30              | VDD   | PTA5              | PTA12             | PTA14              | VSS               | PTA19            | к |
| L | PTE22              | PTE23              | PTE29             | PTE31              | VSS                | VSS   | NC                | PTA13/<br>LLWU_P4 | PTA15              | VDD               | PTA18            | L |
|   | 1                  | 2                  | 3                 | 4                  | 5                  | 6     | 7                 | 8                 | 9                  | 10                | 11               | 1 |

Figure 26. 121 XFBGA Pinout Diagram



Figure 27. 100 LQFP Pinout Diagram

# 6 Ordering parts

### 6.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **nxp.com** and perform a part number search for the following device numbers: PKL28Z and MKL28Z

# 7 Design considerations

# 7.1 Hardware design considerations

This device contains protective circuitry to guard against damage due to high static voltage or electric fields. However, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit.

#### 7.1.1 Printed circuit board recommendations

- Place connectors or cables on one edge of the board and do not place digital circuits between connectors.
- Drivers and filters for I/O functions must be placed as close to the connectors as possible. Connect TVS devices at the connector to a good ground. Connect filter capacitors at the connector to a good ground.
- Physically isolate analog circuits from digital circuits if possible.
- Place input filter capacitors as close to the MCU as possible.
- For best EMC performance, route signals as transmission lines; use a ground plane directly under LQFP/MAPBGA packages.

#### 7.1.2 Power delivery system

Consider the following items in the power delivery system:

- Use a plane for ground.
- Use a plane for MCU VDD supply if possible.
- Always route ground first, as a plane or continuous surface, and never as sequential segments.
- Route power next, as a plane or traces that are parallel to ground traces.
- Place bulk capacitance, 10 µF or more, at the entrance of the power plane.
- Place bypass capacitors for MCU power domain as close as possible to each VDD/VSS pair, including VDDA/VSSA and VREFH/VREFL.

- The minimum bypass requirement is to place 0.1 µF capacitors positioned as near as possible to the package supply pins.
- The VREG\_IN voltage range is 2.7 V to 5.5 V. Typically, 5.0V is applied here. If USB module is used, this pin must be powered to make the USB transceiver also powered. It is recommended to include a filter circuit with one bulk capacitor (no less than 2.2  $\mu$ F) and one 0.1  $\mu$ F capacitor to VREG\_IN at this pin to improve USB performance. Total capacitors on VBUS should be less than 10  $\mu$ F.
- Take special care to minimize noise levels on the VREFH/VREFL inputs. An
  option is to use the internal reference voltage (output 1.2 V or 2.1 V typically) as
  the ADC reference.

#### NOTE

The internal reference voltage output (VREF\_OUT) is bonded to the VREFH pin. When the VREF\_OUT output is used, a  $0.1~\mu F$  capacitor is required as a filter. Do not connect any other supply voltage to the pin that has VREF\_OUT activated.

#### 7.1.3 Analog design

Each ADC input must have an RC filter as shown in the following figure. The maximum value of R must be smaller than RAS max if high resolution is required. The value of C must be chosen to ensure that the RC time constant is very small compared to the sample period. See AN4373: Cookbook for SAR ADC Measurements for how to select proper RC values.



Figure 28. RC circuit for ADC input

High voltage measurement circuits require voltage division, current limiting, and overvoltage protection as shown the following figure. The voltage divider formed by R1 – R4 must yield a voltage less than or equal to VREFH. Typically, VREFH is connected to VDDA. The current must be limited to less than the negative injection current limit. Since the ADC pins do not have diodes to VDD, external clamp diodes must be included to protect against transient over-voltages.



Figure 29. High voltage measurement with an ADC input

#### 7.1.4 Digital design

Ensure that all I/O pins cannot get pulled above VDD (Max I/O is VDD+0.3V).

#### **CAUTION**

Do not provide power to I/O pins prior to VDD, especially the RESET\_b pin.

#### • High drive pins

PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6 and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. When in high drive mode, the sink/source current for a high drive pin can reach 20 mA. However, the total current flowing into the MCU VDD must not exceed maximum limit of IDD.

#### • Fast pins

PTE20, PTE21, PTE22, PTE23, PTD4, PTD5, PTD6, PTD7 can support fast slew rate of 0.5 ns and are used for high speed communications. It is set/cleared by PTx\_PCRn[SRE].

#### • Default I/O state

Most of digital pins are disabled (in high impedance state) after power up, so a pull-up/down is needed to a determined level for some applications. Please refer to the Signal Multiplexing and Pin Assignments chapter to know the default IO state for a dedicate pin.

• RESET\_b pin

The RESET\_b pin is an open-drain I/O pin that has an internal pullup resistor. An external RC circuit is recommended to filter noise as shown in the following figure. The resistor value must be in the range of 4.7 k $\Omega$  to 10 k $\Omega$ ; the recommended capacitance value is 0.1  $\mu$ F. The RESET\_b pin also has a selectable digital filter to reject spurious noise.



Figure 30. Reset circuit

When an external supervisor chip is connected to the RESET\_b pin, a series resistor must be used to avoid damaging the supervisor chip or the RESET\_b pin, as shown in the following figure. The series resistor value (RS below) must be in the range of  $100~\Omega$  to  $1~k\Omega$  depending on the external reset chip drive strength. The supervisor chip must have an active high, open-drain output.



Figure 31. Reset signal connection to external reset chip

• NMI pin

Do not add a pull-down resistor or capacitor on the NMI\_b pin, because a low level on this pin will trigger non-maskable interrupt. When this pin is enabled as the NMI function, an external pull-up resistor (10 k $\Omega$ ) as shown in the following figure is recommended for robustness.

If the NMI\_b pin is used as an I/O pin, use the following two ways to disable NMI function:

- a. Define NMI interrupt handler in which NMI pin function is remapped to other pin mux function
- b. Disable NMI function by programming flash configuration byte at 0x40d for FOPT, change FOPT[NMI\_DIS] bit to zero. It will not take effect until next reset.



Figure 32. NMI pin biasing

#### • Debug interface

This MCU uses the standard ARM SWD interface protocol as shown in the following figure. While pull-up or pull-down resistors are not required (SWD\_DIO has an internal pull-up and SWD\_CLK has an internal pull-down), external  $10 \text{ k}\Omega$  pull resistors are recommended for system robustness. The RESET\_b pin recommendations mentioned above must also be considered.



Figure 33. SWD debug interface

Low leakage stop mode wakeup

Select low leakage wakeup pins (LLWU\_Px) to wake the MCU from one of the low leakage stop modes (LLS/VLLSx). See KL28 Signal Multiplexing and Pin Assignments chapter for pin selection.

#### Unused pin

Unused GPIO pins must be left floating (no electrical connections) with the MUX field of the pin's PORTx\_PCRn register equal to 000. This disables the digital input path to the MCU.

If the USB module is not used, leave the USB data pins (USB0\_DP, USB0\_DM) floating.

#### • EMVSIM

When using EMVSIM, a typical 4.7 K $\Omega$  pull up resistor should be added on the EMVSIM\_IO pin.



Figure 34. EMVSIM interface

• Pull up resistor for getting correct power consumption result

Connect the pull up resistor to VDD\_MCU for the pins like RESET and NMI. For other pull up resistor, do not use VDD\_MCU.

#### 7.1.5 Crystal oscillator

When using an external crystal or ceramic resonator as the frequency reference for the MCU clock system, refer to the following table and diagrams.

The feedback resistor, RF, is incorporated internally with the low power oscillators. An external feedback is required when using high gain (HGO=1) mode. In harsh EMC environment, it is recommended to use high gain mode. For low frequency (32 to 40 kHz), switching between high gain and low power is not supported.

The series resistor, RS, is used to limit current to external crystal or resonator to avoid overdrive, and is required in high gain (HGO=1) mode when the crystal or resonator frequency is below 2 MHz. The low power oscillator (HGO=0) must not have any series resistor RS.

Internal load capacitors (Cx, Cy) are provided in the low frequency (32.786kHz) mode. Use the SCxP bits in the SCG\_SOSCCFG register to adjust the load capacitance for the crystal. Typically, values of 10 pf to 16 pF are sufficient for 32.768 kHz crystals that have a 12.5 pF CL specification. The internal load capacitor selection must not be used for high frequency crystals and resonators. See crystal or resonator manufacturer's recommendation for parameters about load capacitance and RF.

Table 51. External crystal/resonator connections

| Oscillator mode                             | Diagram              |
|---------------------------------------------|----------------------|
| Low frequency (32 kHz-40 kHz), low power    | Diagram 1            |
| Low frequency (32 kHz-40 kHz), high gain    | Diagram 2, Diagram 4 |
| High/Medium frequency (1-32 MHz), low power | Diagram 3            |
| High/Medium frequency (1-32MHz), high gain  | Diagram 4            |



Figure 35. Crystal connection – Diagram 1



Figure 36. Crystal connection - Diagram 2



Figure 37. Crystal connection – Diagram 3



Figure 38. Crystal connection - Diagram 4

#### 7.2 Software considerations

All Kinetis MCUs are supported by comprehensive NXP and third-party hardware and software enablement solutions, which can reduce development costs and time to market. Featured software and tools are listed below. Visit <a href="http://www.nxp.com/kinetis/sw">http://www.nxp.com/kinetis/sw</a> for more information and supporting collateral.

Evaluation and Prototyping Hardware

#### Part identification

- NXP Freedom Development Platform: http://www.nxp.com/freedom
- Tower System Development Platform: http://www.nxp.com/tower

#### IDEs for Kinetis MCUs

- Kinetis Design Studio IDE: http://www.nxp.com/kds
- Partner IDEs: http://www.nxp.com/kide

#### **Development Tools**

- PEG Graphics Software: http://www.nxp.com/peg
- Processor Expert Software and Embedded Components: http://www.nxp.com/ processorexpert )

#### Run-time Software

- Kinetis SDK: http://www.nxp.com/ksdk
- Kinetis Bootloader: http://www.nxp.com/kboot
- ARM mbed Development Platform: http://www.nxp.com/mbed
- MQX RTOS: http://www.nxp.com/mqx

For all other partner-developed software and tools, visit <a href="http://www.nxp.com/partners">http://www.nxp.com/partners</a>.

# 8 Part identification

### 8.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 8.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

#### 8.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

Table 52. Part number fields descriptions

| Field | Description                 | Values                                                                                     |
|-------|-----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| KL##  | Kinetis family              | • KL28                                                                                     |
| Α     | Key attribute               |                                                                                            |
| FFF   | Program flash memory size   | <ul><li>256 = 256 KB</li><li>512 = 512 KB</li></ul>                                        |
| R     | Silicon revision            | <ul><li>(Blank) = Main</li><li>A = Revision after main</li></ul>                           |
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                           |
| PP    | Package identifier          | <ul><li>LL = 100 LQFP (14 mm x 14 mm)</li><li>DC = 121XFBGA (8mm x 8mm)</li></ul>          |
| CC    | Maximum CPU frequency (MHz) | • 7 = 72 MHz                                                                               |
| N     | Packaging type              | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                |

# 8.4 Example

This is an example part number:

MKL28Z512VDC7

MKL28Z512VLL7

# 9 Terminology and guidelines

#### 9.1 Definitions

Key terms are defined in the following table:

| Term Definition |                                                                                                               |  |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1 9 1           | A minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure: |  |  |  |  |

Table continues on the next page...

#### Terminology and guidelines

| Term                  | Definition                                                                                                                                                                                                                          |  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                       | <ul> <li>Operating ratings apply during operation of the chip.</li> <li>Handling ratings apply when the chip is not powered.</li> </ul>                                                                                             |  |  |  |  |
|                       | NOTE: The likelihood of permanent chip failure increases rapidly as soon as a characteristic begins to exceed one of its operating ratings.                                                                                         |  |  |  |  |
| Operating requirement | A specified value or range of values for a technical characteristic that you must guarantee duri<br>operation to avoid incorrect operation and possibly decreasing the useful life of the chip                                      |  |  |  |  |
| Operating behavior    | A specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions                                                  |  |  |  |  |
| Typical value         | A specified value for a technical characteristic that:                                                                                                                                                                              |  |  |  |  |
|                       | <ul> <li>Lies within the range of values specified by the operating behavior</li> <li>Is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions</li> </ul> |  |  |  |  |
|                       | NOTE: Typical values are provided as design guidelines and are neither tested nor guaranteed.                                                                                                                                       |  |  |  |  |

# 9.2 Examples

# Operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## Operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# Operating behavior that includes a typical value:

| Symbol          | Description                                    | Min.    | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|---------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 tank | 70   | 130  | μΑ   |

## 9.3 Typical-value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description         | Value | Unit |
|----------------|---------------------|-------|------|
| T <sub>A</sub> | Ambient temperature | 25    | °C   |
| $V_{DD}$       | Supply voltage      | 3.3   | V    |

## 9.4 Relationship between ratings and operating requirements



# 9.5 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 10 Revision History

The following table provides a revision history for this document.

**Table 53. Revision History** 

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 08/2015 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1        | 10/2015 | Removed "Ready Play module (RPM)" from the features list Added "96 MHz high speed mode" to the features list under "Core"  Updated the values in the following sections: Voltage and current operating requirements Power mode transition operating behaviors EMC radiated emissions operating behaviors General switching specifications Oscillator frequency specifications Ichelit ADC operating conditions LPSPI switching specifications LPI2C specifications Created new table for topic "Power consumption operating behaviors" Updated the pinouts Updated the "Terminology and guidelines" section to a new format            |
| 2        | 04/2016 | Removed 64-pin package information and marked 121-pin package information as "Package Your Way"  Updated the values in Power mode transition operating behaviors  Updated values and resolved TBDs in Power consumption operating behaviors  In section Diagram: Typical IDD_RUN operating behavior:  Added "For the ALLON curve, all peripheral clocks are enabled as specified in notes of Table 9."  Updated figures  Updated table in Slow IRC (SIRC) specifications  Removed section "Specification Test Methods"  In table VREF full-range operating behaviors, removed the user trim values and updated the factory trim values |
| 2.1      | 06/2016 | In table Table 10 Low power mode peripheral adders — typical value, removed     I <sub>USB_Alive</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2015 - 2016 NXP B.V.

Document Number MKL28Z512Vxx7 Revision 2.1, 06/2016



