KV5XP144M240 Rev. 4, 06/2016

Data Sheet: Technical Data

#### **KV5x Data Sheet**

# 240 MHz Cortex-M7 based MCU for Real-time, high performance connected control

The Kinetis KV5x family of MCU is a high-performance solution offering exceptional precision, sensing, and control targeting Motor Control, Industrial Drives and Automation, and Power Conversion. Apart from the high performance Cortex-M7 core, it features top notch real time control peripherals such as high resolution pulse-width modulation (PWM) with 260 ps resolution, 4 Fast 12-bit ADCs with 5 MSps, up to 44 PWM channels for supporting multi-motor systems. It also comes with multiple communication peripherals including 3 FlexCAN modules, optional Ethernet Communications, and multiple UART, SPI, and I2C modules. The KV5x is supported by a comprehensive enablement suite from NXP and third-party resources including reference designs, software libraries, and motor configuration tools.

MKV58F1M0Vxx24 MKV56F1M0Vxx24 MKV58F512Vxx24 MKV56F512Vxx24



#### Core

 ARM® Cortex®-M7 core up to 240 MHz with single precision Floating Point Unit (FPU)

#### **Memories**

- Up to 1 MB program flash memory
- Up to 256 KB RAM
- External memory interface (FlexBus)

#### System peripherals

- 32-channel DMA controller
- · Low-leakage wakeup unit
- SWD debug interface
- · Advanced independent clocked watchdog
- JTAG debug interface

#### Clocks

- 32 to 40 kHz or 3 to 32 MHz crystal oscillator
- MCG with FLL and PLL referencing internal or external reference clock

#### **Operating Characteristics**

- Voltage range: 1.71 to 3.6 V
- Temperature range: -40 to 105 °C

#### **Human-machine interface**

· General-purpose input/output

#### Communication interfaces

- Six UART/FlexSCI modules with programmable 8or 9-bit data format
- Three 16-bit SPI modules
- Two I2C modules
- Three FlexCAN modules
- Ethernet Module (Optional)

#### **Analog Modules**

- Four 12-bit SAR High Speed ADCs with 5 MSPS sample rate
- One 16-bit ADC
- Four CMPs with a 6-bit DAC and programmable reference input
- One 12-bit DAC

#### **Timers**

- Two eFlexPWM with 4 sub-modules, with 12 PWM outputs, one eFlexPWM module with less than 285 ps resolution provided by nano-edge module.
- Two 8-channel FlexTimers (FTM0 and FTM3)
- Two 2-channel FlexTimers (FTM1 and FTM2)
- Four Periodic interrupt timers (PIT)
- Two Programmable Delay Blocks (PDB)
- Quadrature Encoder/Decoder (ENC)

#### Security and integrity modules



- Hardware CRC module to support fast cyclic redundancy checks
- External Watchdog Monitor (EWM)
- True Random Number Generator (TRNG)
- Memory mapped Cryptographic Acceleration Unit (MMCAU)
- · Advanced Watchdog (WDOG) timer modules

#### Orderable part numbers summary1

| NXP part number             | CPU<br>frequency<br>(MHz) | Ambient operating temperat ure (°C) | Package       | Flash/<br>SRAM   | Ethernet | CAN | GPIO |
|-----------------------------|---------------------------|-------------------------------------|---------------|------------------|----------|-----|------|
| MKV58F1M0VMD24 <sup>2</sup> | 240                       | 105                                 | 144<br>MAPBGA | 1 MB/256<br>KB   | Yes      | 3   | 111  |
| MKV58F1M0VLQ24              | 240                       | 105                                 | 144 LQFP      | 1 MB/256<br>KB   | Yes      | 3   | 111  |
| MKV58F1M0VLL24              | 240                       | 105                                 | 100 LQFP      | 1 MB/256<br>KB   | Yes      | 3   | 74   |
| MKV56F1M0VMD24 <sup>2</sup> | 240                       | 105                                 | 144<br>MAPBGA | 1 MB/256<br>KB   | No       | 2   | 111  |
| MKV56F1M0VLQ24              | 240                       | 105                                 | 144 LQFP      | 1 MB/256<br>KB   | No       | 2   | 111  |
| MKV56F1M0VLL24              | 240                       | 105                                 | 100 LQFP      | 1 MB/256<br>KB   | No       | 2   | 74   |
| MKV58F512VMD24 <sup>2</sup> | 240                       | 105                                 | 144<br>MAPBGA | 512 KB/128<br>KB | Yes      | 3   | 111  |
| MKV58F512VLQ24              | 240                       | 105                                 | 144 LQFP      | 512 KB/128<br>KB | Yes      | 3   | 111  |
| MKV58F512VLL24              | 240                       | 105                                 | 100 LQFP      | 512 KB/128<br>KB | Yes      | 3   | 74   |
| MKV56F512VMD24 <sup>2</sup> | 240                       | 105                                 | 144<br>MAPBGA | 512 KB/128<br>KB | No       | 2   | 111  |
| MKV56F512VLQ24              | 240                       | 105                                 | 144 LQFP      | 512 KB/128<br>KB | No       | 2   | 111  |
| MKV56F512VLL24              | 240                       | 105                                 | 100 LQFP      | 512 KB/128<br>KB | No       | 2   | 74   |

- 1. To confirm current availability of ordererable part numbers, go to <a href="http://www.nxp.com">http://www.nxp.com</a> and perform a part number search.
- 2. The 144-pin MAPBGA package for this product is not yet available. However, it is included in a Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.

#### **Related Resources**

| Type Description |                                                                    | Resource         |
|------------------|--------------------------------------------------------------------|------------------|
| Selector         | The Solution Advisor is a web-based tool that features interactive | Solution Advisor |
| Guide            | application wizards and a dynamic product selector.                |                  |

#### **Related Resources (continued)**

| Туре                | Description                                                                                                      | Resource                                                                                                                                                                          |
|---------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | KV5XP144M240RM <sup>1</sup>                                                                                                                                                       |
| Data Sheet          | The Data Sheet includes electrical characteristics and signal connections.                                       | KV5XP144M240 <sup>1</sup>                                                                                                                                                         |
| Chip Errata         | The chip mask set Errata provides additional or corrective information for a particular device mask set.         | KINETIS_V_0N86P <sup>1</sup> KINETIS_V_1N86P <sup>1</sup>                                                                                                                         |
| Package<br>drawing  | Package dimensions are provided in package drawings.                                                             | <ul> <li>MAPBGA 144-pin:         98ASA00222D<sup>1</sup></li> <li>LQFP 144-pin:         98ASS23177W<sup>1</sup></li> <li>LQFP 100-pin:         98ASS23308W<sup>1</sup></li> </ul> |

1. To find the associated resource, go to http://www.nxp.com and perform a search using this term.



Figure 1. KV5x block diagram

## **Table of Contents**

| 1 Rat | ings6                                                | 3.7.2 ADC electrical specifications                   | 37           |
|-------|------------------------------------------------------|-------------------------------------------------------|--------------|
| 1.1   | Thermal handling ratings6                            | 3.7.3 CMP and 6-bit DAC electrical specifications     | 42           |
| 1.2   | Moisture handling ratings6                           | 3.7.4 12-bit DAC electrical characteristics           | 43           |
| 1.3   | ESD handling ratings6                                | 3.8 Timers                                            | 46           |
| 1.4   | Voltage and current operating ratings6               | 3.8.1 Enhanced NanoEdge PWM characteristics           | 46           |
| 2 Ger | neral7                                               | 3.9 Communication interfaces                          | 47           |
| 2.1   | AC electrical characteristics7                       | 3.9.1 CAN switching specifications                    | 47           |
| 2.2   | Nonswitching electrical specifications7              | 3.9.2 Ethernet switching specifications               | 47           |
|       | 2.2.1 Operating Requirements7                        | 3.9.3 DSPI switching specifications (limited voltage  | <del>)</del> |
|       | 2.2.2 HVD, LVD, and POR operating requirements8      | range)                                                | 49           |
|       | 2.2.3 PORT Voltage and current operating behaviors 9 | 3.9.4 DSPI switching specifications (full voltage     |              |
|       | 2.2.4 Power mode transition operating behaviors10    | range)                                                | 50           |
|       | 2.2.5 Power consumption operating behaviors11        | 3.9.5 I2C                                             | 52           |
|       | 2.2.6 EMC radiated emissions operating behaviors 15  | 3.9.6 UART                                            | 52           |
|       | 2.2.7 Designing with radiated emissions in mind 16   | 4 Dimensions                                          | 52           |
|       | 2.2.8 Capacitance attributes                         | 4.1 Obtaining package dimensions                      | 52           |
| 2.3   | Switching specifications                             | 5 Pinouts and Packaging                               | 53           |
|       | 2.3.1 Typical device clock specifications            | 5.1 KV5x Signal Multiplexing and Pin Assignments      | 53           |
|       | 2.3.2 General switching specifications17             | 5.2 KV5x Pinouts                                      | 62           |
| 2.4   | Thermal specifications                               | 6 Ordering parts                                      | 64           |
|       | 2.4.1 Thermal operating requirements18               | 6.1 Determining valid orderable parts                 | 64           |
|       | 2.4.2 Thermal attributes                             | 7 Part identification                                 | 65           |
| 3 Per | ipheral operating requirements and behaviors19       | 7.1 Description                                       | 65           |
| 3.1   | Core modules                                         | 7.2 Format                                            | 65           |
|       | 3.1.1 SWD Electricals                                | 7.3 Fields                                            | 65           |
|       | 3.1.2 Debug trace timing specifications21            | 7.4 Example                                           | 66           |
|       | 3.1.3 JTAG electricals22                             | 8 Terminology and guidelines                          | 66           |
| 3.2   | System modules                                       | 8.1 Definition: Operating requirement                 | 66           |
| 3.3   | Clock modules                                        | 8.2 Definition: Operating behavior                    | 66           |
|       | 3.3.1 MCG specifications25                           | 8.3 Definition: Attribute                             |              |
|       | 3.3.2 Oscillator electrical specifications           | 8.4 Definition: Rating                                |              |
| 3.4   | Memories and memory interfaces                       | 8.5 Result of exceeding a rating                      | 67           |
|       | 3.4.1 Flash (FTFE) electrical specifications29       | 8.6 Relationship between ratings and operating        |              |
| 3.5   | Flexbus switching specifications31                   | requirements                                          | 68           |
| 3.6   | Security and integrity modules34                     | 8.7 Guidelines for ratings and operating requirements |              |
| 3.7   | Analog34                                             | 8.8 Definition: Typical value                         |              |
|       | 3.7.1 12-bit SAR High Speed Analog-to-Digital        | 8.9 Typical Value Conditions                          | 70           |
|       | Converter (HSADC) parameters35                       | 9 Revision History                                    | 70           |

## 1 Ratings

## 1.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

#### 1.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

#### 1.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human-body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C     | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-up Test.

## 1.4 Voltage and current operating ratings

| Symbol          | Description                                                               | Min.                  | Max.                   | Unit |
|-----------------|---------------------------------------------------------------------------|-----------------------|------------------------|------|
| $V_{DD}$        | Digital supply voltage                                                    | -0.3                  | 3.6                    | V    |
| I <sub>DD</sub> | Digital supply current                                                    | _                     | 220 <sup>1</sup>       | mA   |
| V <sub>IO</sub> | Digital pin input voltage (except open drain pins)                        | -0.3                  | VDD + 0.3 <sup>2</sup> | V    |
| I <sub>D</sub>  | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                     | mA   |
| $V_{DDA}$       | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3  | V    |

- 1. All  $V_{DD}/V_{SS}$  pins must be utilized for this value to be valid.
- 2. Maximum value of  $V_{IO}$  must be 3.8 V.

#### 2 General

#### 2.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 2. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume:

- 1. output pins
  - have C<sub>L</sub>=30pF loads,
  - are slew rate disabled, and
  - are normal drive strength

## 2.2 Nonswitching electrical specifications

#### 2.2.1 Operating Requirements

This section includes information about recommended operating conditions.

#### **NOTE**

Recommended V<sub>DD</sub> ramp rate is between 1 ms and 200 ms.

Table 1. Operating Requirements (V<sub>REFLx</sub>=0V, V<sub>SSA</sub>=0V, V<sub>SS</sub>=0V)

| Symbol             | Description                                                                             | Notes <sup>1</sup> | Min                   | Max                    | Unit |
|--------------------|-----------------------------------------------------------------------------------------|--------------------|-----------------------|------------------------|------|
| $V_{DD}$           | Digital supply voltage                                                                  |                    | 1.71                  | 3.6                    | V    |
| $V_{DDA}$          | Analog supply voltage                                                                   |                    | $V_{DD}$              | 3.6                    | V    |
| V <sub>REFHx</sub> | ADC Reference Voltage High                                                              |                    | 1.8                   | $V_{DDA}$              | V    |
| ΔVDD               | Voltage difference $V_{DD}$ to $V_{DDA}$                                                |                    | -0.1                  | 0.1                    | V    |
| ΔVSS               | Voltage difference V <sub>SS</sub> to V <sub>SSA</sub>                                  |                    | -0.1                  | 0.1                    | V    |
| F_MCGOU<br>T       | Device Clock Frequency     using internal RC oscillator     using external clock source |                    | 0.04                  | 100<br>240             | MHz  |
| V <sub>IH</sub>    | Input Voltage High (digital inputs)                                                     |                    | 0.7 x V <sub>DD</sub> | _                      | V    |
| V <sub>IL</sub>    | Input Voltage Low (digital inputs)                                                      |                    |                       | 0.35 x V <sub>DD</sub> | V    |
| T <sub>A</sub>     | Ambient Operating Temperature                                                           |                    | -40                   | 105                    | °C   |

#### 1. Default Mode

- Pin Group 1: GPIO, TDI, TDO, TMS, TCK
- Pin Group 2: RESET
- Pin Group 3: ADC and Comparator Analog Inputs
- Pin Group 4: XTAL, EXTAL
- Pin Group 5: DAC analog output
- Pin Group 6: PTB0, PTB1, PTD4, PTD5, PTD6, PTD7, PTC3, and PTC4. have high output current capability

#### 2.2.2 HVD, LVD, and POR operating requirements

Table 2. V<sub>DD</sub> supply HVD, LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling V <sub>DD</sub> POR detect voltage                  | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$        | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$        | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |

Table 2. V<sub>DD</sub> supply HVD, LVD and POR operating requirements (continued)

| Symbol             | Description                                                | Min. | Тур.   | Max. | Unit | Notes |
|--------------------|------------------------------------------------------------|------|--------|------|------|-------|
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00) | 1.54 | 1.60   | 1.66 | V    |       |
| V <sub>HVDH</sub>  | High Voltage Detect (High Trip Point)                      | _    | 3.7202 | _    | V    |       |
| V <sub>HVDL</sub>  | High Voltage Detect (Low Trip Point)                       | _    | 3.4582 | _    | V    |       |
|                    | Low-voltage warning thresholds — low range                 |      |        |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                  | 1.74 | 1.80   | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                  | 1.84 | 1.90   | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                  | 1.94 | 2.00   | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                  | 2.04 | 2.10   | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range   | _    | ±60    | _    | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                  | 0.97 | 1.00   | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed     | 900  | 1000   | 1100 | μs   |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

## 2.2.3 PORT Voltage and current operating behaviors

Table 3. Voltage and current operating behaviors

| Symbol           | Description                                                                          | Min.                  | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------|-----------------------|------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad except RESET_B                                |                       |      |      |      |       |
|                  | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -10 \text{ mA}$  | V <sub>DD</sub> - 0.5 | _    | _    | V    | 1     |
|                  | $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -5 \text{ mA}$  | V <sub>DD</sub> – 0.5 | _    | _    | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad except RESET_B                                  |                       |      |      |      |       |
|                  | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -20 \text{ mA}$  | V <sub>DD</sub> - 0.5 | _    | _    | V    | 1     |
|                  | $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -10 \text{ mA}$ | V <sub>DD</sub> - 0.5 | _    | _    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                              | _                     | _    | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad except RESET_B                                 |                       |      |      |      |       |
|                  | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{ I}_{OL} = 5 \text{ mA}$   | _                     | _    | 0.5  | V    | 1     |
|                  | $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 2.5 \text{ mA}$ | _                     | _    | 0.5  | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad except RESET_B                                   |                       |      |      |      |       |
|                  | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 20 \text{ mA}$   | _                     | _    | 0.5  | V    | 1     |
|                  | $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 10 \text{ mA}$  | _                     | _    | 0.5  | V    |       |
| V <sub>OL</sub>  | Output low voltage — RESET_B                                                         |                       |      |      |      |       |

Table 3. Voltage and current operating behaviors (continued)

| Symbol              | Description                                                                                                             | Min.            | Тур.  | Max.     | Unit | Notes |
|---------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|-------|----------|------|-------|
|                     | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 3 \text{ mA}$                                       | _               | _     | 0.5      | V    |       |
|                     | $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 1.5 \text{ mA}$                                    | _               | —     | 0.5      | V    |       |
| I <sub>OLT</sub>    | Output low current total for all ports                                                                                  | _               | _     | 100      | mA   |       |
| I <sub>IN</sub>     | Input leakage current (per pin) for full temperature range                                                              |                 |       |          |      |       |
|                     | All pins other than high drive port pins                                                                                | _               | 0.002 | 0.5      | μA   | 1, 2  |
|                     | High drive port pins                                                                                                    | _               | 0.004 | 0.5      | μA   |       |
| I <sub>ICIO</sub>   | IO pin negative DC injection current – single pin.                                                                      | -3              | _     | _        | mA   | 3     |
|                     | $V_{IN} < V_{SS} - 0.3V$                                                                                                |                 |       |          |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current – regional limit, includes sum of negative injection currents of 16 contiguous pins | -25             | _     | _        | mA   |       |
| V <sub>ODPU</sub>   | Open drain pullup voltage level                                                                                         | V <sub>DD</sub> | _     | $V_{DD}$ | mA   | 4     |
| R <sub>PU</sub>     | Internal pullup resistors                                                                                               | 20              | _     | 50       | kΩ   | 5     |
| R <sub>PD</sub>     | Internal pulldown resistors                                                                                             | 20              | _     | 50       | kΩ   | 6     |

<sup>1.</sup> PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.

#### 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 100 MHz
- Bus and flash clock = 25 MHz
- FEI clock mode

Table 4. Power mode transition operating behaviors

| Symbol           | Description                                              | Min. | Тур. | Max. | Unit | Notes |
|------------------|----------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the               | _    | _    | 300  | μs   |       |
|                  | point V <sub>DD</sub> reaches 1.71 V to execution of the |      |      |      |      |       |

<sup>2.</sup> Measured at VDD=3.6V

<sup>3.</sup> All I/O pins are internally clamped to  $V_{SS}$  through an ESD protection diode. There is no diode connection to  $V_{DD}$ . If  $V_{IN}$  is greater than  $V_{IO\_MIN}$  (=  $V_{SS}$ -0.3 V), then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R =  $(V_{IO\_MIN} - V_{IN})/II_{ICIO}I$ .

<sup>4.</sup> Open drain outputs must be pulled to  $V_{DD}$ .

<sup>5.</sup> Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

<sup>6.</sup> Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{DD}$ 

Table 4. Power mode transition operating behaviors (continued)

| Symbol | Description                                                           | Min. | Тур. | Max. | Unit | Notes |
|--------|-----------------------------------------------------------------------|------|------|------|------|-------|
|        | first instruction across the operating temperature range of the chip. |      |      |      |      |       |
|        | • VLLS0 → RUN                                                         | _    | _    | 149  | μs   |       |
|        | • VLLS1 → RUN                                                         | _    | _    | 149  | μs   |       |
|        | • VLLS3 → RUN                                                         | _    | _    | 79   | μs   |       |
|        | VLPS → RUN                                                            | _    | _    | 5.7  | μs   |       |
|        | • STOP → RUN                                                          | _    | _    | 5.7  | μs   |       |

# 2.2.5 Power consumption operating behaviors

#### **NOTE**

In the following table, the maximum values represent characterized results equivalent to the mean plus three times the standard deviation (mean  $+ 3\sigma$ ).

Table 5. Power consumption operating behaviors

| Symbol              | Description                                                                                                                        | Min.   | Тур.       | Max.     | Unit     | Notes                                                                         |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------|--------|------------|----------|----------|-------------------------------------------------------------------------------|
| I <sub>DDA</sub>    | Analog supply current                                                                                                              | Ι      | 5          | 8        | mA       | HSADC0 and<br>HSADC1 with<br>66.6 MHz<br>clock, ADC0<br>with 25 MHz<br>clock. |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash, while(1) loop, excludes ADC IDDA  • @ 1.8V  • @ 3.0V | _<br>_ | 7.5<br>7.6 | 36<br>39 | mA<br>mA | Core frequency<br>of 25 MHz                                                   |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash, while(1) loop, excludes ADC IDDA  • @ 1.8V           | _      | 10.8       | _        | mA       | Core frequency<br>of 50 MHz                                                   |
|                     | • @ 3.0V                                                                                                                           | _      | 10.8       | _        | mA       |                                                                               |

Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                                                                            | Min. | Тур.         | Max. | Unit     | Notes                                                                                                                                                                                                                                                                                   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|--------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks disabled, code executing from flash, while(1) loop, excludes ADC IDDA                         |      |              |      |          | Core frequency<br>of 160 MHz.                                                                                                                                                                                                                                                           |
|                       | • @ 3.0V                                                                                                                               |      |              |      |          |                                                                                                                                                                                                                                                                                         |
|                       | • @25°C                                                                                                                                | _    | 27.9         | 30.0 | mA       |                                                                                                                                                                                                                                                                                         |
|                       | • @105°C                                                                                                                               | _    | 44.3         | 55.7 | mA       |                                                                                                                                                                                                                                                                                         |
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks disabled, running benchmark code from flash, excludes ADC IDDA  • @ 3.0V  • @ 25°C  • @ 105°C | _    | 70.0<br>79.9 |      | mA<br>mA | CoreMark benchmark compiled using IAR 7.50 with optimization level set to High for Speed with no size constraints option selected. Clock frequencies configured as follows: Core clock is 160 MHz Fast Peripher al clock is 80 MHz Flexbus clock is 26.67 MHz Bus/ Flash clock is 26.67 |
|                       |                                                                                                                                        |      |              |      |          | MHz                                                                                                                                                                                                                                                                                     |
| I <sub>DD_HSRUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash, while(1) loop, excludes ADC IDDA                         |      |              |      |          | Core frequency<br>of 240 MHz.                                                                                                                                                                                                                                                           |
|                       | • @ 3.0V                                                                                                                               |      | 46.6         | 4= . |          |                                                                                                                                                                                                                                                                                         |
|                       | • @25°C                                                                                                                                | _    | 43.8         | 47.1 | mA       |                                                                                                                                                                                                                                                                                         |
|                       | • @105°C                                                                                                                               | _    | 62.5         | 80.8 | mA       |                                                                                                                                                                                                                                                                                         |
| I <sub>DD_HSRUN</sub> | Run mode current — all peripheral clocks enabled, code executing from flash, while(1) loop, excludes ADC IDDA  • @ 3.0V                |      |              |      |          | Core frequency<br>of 240 MHz.<br>Nanoedge<br>module at 120<br>MHz.                                                                                                                                                                                                                      |

Table 5. Power consumption operating behaviors (continued)

| Symbol                 | Description                                                                                                                   | Min. | Тур.  | Max.  | Unit | Notes                                                                                                                                                                                                         |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | • @ 25°C                                                                                                                      | _    | 70.8  | 74.1  | mA   |                                                                                                                                                                                                               |
|                        | • @ 105°C                                                                                                                     | _    | 92.3  | 107.9 | mA   |                                                                                                                                                                                                               |
| I <sub>DD_</sub> HSRUN | HSRun mode current — all peripheral clocks disabled, running benchmark code from flash, excludes ADC IDDA  • @ 3.0V  • @ 25°C | _    | 116   | _     | mA   | CoreMark<br>benchmark<br>compiled using<br>IAR 7.50 with<br>optimization<br>level set to                                                                                                                      |
|                        | • @ 105°C                                                                                                                     |      | 132.9 |       | mA   | High for Speed with no size constraints option selected. Clock frequencies configured as follows:  Core clock is 240 MHz Fast Peripher al clock is 120 MHz Flexbus clock is 30 MHz Bus/ Flash clock is 24 MHz |
| I <sub>DD_WAIT</sub>   | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled                                                    | _    | 16.3  | _     | mA   | 160 MHz PEE<br>mode, Fast<br>Peripheral<br>clock = 80<br>MHz, Flexbus<br>clock = 80<br>MHz, Bus/<br>Flash clock =<br>20 MHz                                                                                   |
| I <sub>DD_VLPR</sub>   | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled                                                     | _    | 0.729 | 7.6   | mA   | CPU frequency<br>4 MHz                                                                                                                                                                                        |
| I <sub>DD_VLPR</sub>   | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled                                                      | _    | 1.2   | 9.4   | mA   | CPU frequency<br>4 MHz                                                                                                                                                                                        |
| I <sub>DD_VLPW</sub>   | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled                                                    | _    | 0.33  | 0.43  | mA   | 4 MHz System/<br>Core clock,<br>Fast peripheral<br>clock, and<br>Flexbus clock.                                                                                                                               |

Table 5. Power consumption operating behaviors (continued)

| Symbol                 | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes                                                                               |
|------------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------|
|                        |                                                                                |      |       |      |      | 1 MHz bus/<br>flash clock. All<br>peripheral<br>clocks<br>disabled. Temp<br>= 25°C. |
| I <sub>DD_STOP</sub>   | Stop mode current at 3.0 V                                                     |      |       |      |      |                                                                                     |
|                        | • @ –40 to 25°C                                                                | _    | 0.55  | 0.91 | mA   |                                                                                     |
|                        | • @ 105°C                                                                      | _    | 11.1  | 18.3 | mA   |                                                                                     |
| I <sub>DD_VLPS</sub>   | Very-low-power stop mode current at 3.0 V                                      |      |       |      |      |                                                                                     |
|                        | • @ –40 to 25°C                                                                | _    | 0.107 | 0.33 | mA   |                                                                                     |
|                        | • @ 105°C                                                                      | _    | 4.0   | 7.6  | mA   |                                                                                     |
| I <sub>DD_VLLS3</sub>  | Very low-leakage stop mode 3 current at 3.0 V                                  |      |       |      |      |                                                                                     |
|                        | • @ –40 to 25°C                                                                | _    | 5.2   | 8.6  | μA   |                                                                                     |
|                        | • @ 70°C                                                                       | _    | 29.8  | 85   | μΑ   |                                                                                     |
|                        | • @ 105°C                                                                      | _    | 122.4 | 185  | μΑ   |                                                                                     |
| I <sub>DD_VLLS2</sub>  | Very low-leakage stop mode 2 current at 3.0 V                                  |      |       |      |      |                                                                                     |
|                        | • @ –40 to 25°C                                                                | _    | 3.2   | 4.8  | μA   |                                                                                     |
|                        | • @ 70°C                                                                       | _    | 11.6  | 45   | μA   |                                                                                     |
|                        | • @ 105°C                                                                      | _    | 47.2  | 71   | μΑ   |                                                                                     |
| I <sub>DD_VLLS1</sub>  | Very low-leakage stop mode 1 current at 3.0 V                                  |      |       |      |      |                                                                                     |
|                        | • @ –40 to 25°C                                                                | _    | 0.778 | 2.6  | μA   |                                                                                     |
|                        | • @ 70°C                                                                       | _    | 3.9   | 21   | μΑ   |                                                                                     |
|                        | • @ 105°C                                                                      | _    | 18.8  | 36   | μΑ   |                                                                                     |
| I <sub>DD_VLLS0B</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  |      |       |      |      |                                                                                     |
|                        | • @ –40 to 25°C                                                                | _    | 0.5   | 2.1  | μΑ   |                                                                                     |
|                        | • @ 70°C                                                                       | _    | 3.4   | 21   | μΑ   |                                                                                     |
|                        | • @ 105°C                                                                      | _    | 18.2  | 36   | μA   |                                                                                     |
| I <sub>DD_VLLS0A</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |      |       |      |      |                                                                                     |
|                        | • @ -40 to 25°C                                                                | _    | 0.147 | 1.69 | μΑ   |                                                                                     |
|                        | • @ 70°C                                                                       | _    | 3.0   | 16.8 | μΑ   |                                                                                     |
|                        | 1                                                                              |      | 17.6  | 29.2 | 1    |                                                                                     |

Table 6. Low power mode peripheral adders — typical value

| Symbol                     | Description                                                                                                                                                                                     |     |     | Tempe | rature (° | C)  |     | Unit |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-----------|-----|-----|------|
|                            |                                                                                                                                                                                                 | -40 | 25  | 50    | 70        | 85  | 105 |      |
| I <sub>IREFSTEN4MHz</sub>  | 4 MHz internal reference clock (IRC) adder.<br>Measured by entering STOP or VLPS<br>mode with 4 MHz IRC enabled.                                                                                | 56  | 56  | 56    | 56        | 56  | 56  | μА   |
| I <sub>IREFSTEN32KHz</sub> | 32 kHz internal reference clock (IRC) adder. Measured by entering STOP mode with the 32 kHz IRC enabled.                                                                                        | 52  | 52  | 52    | 52        | 52  | 52  | μА   |
| I <sub>EREFSTEN4MHz</sub>  | External 4 MHz crystal clock adder. Measured by entering STOP or VLPS mode with the crystal enabled.                                                                                            | 206 | 228 | 237   | 245       | 251 | 258 | uA   |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by entering all modes with the crystal enabled.                                               |     |     |       |           |     |     | nA   |
|                            | VLLS1                                                                                                                                                                                           |     |     |       |           |     |     |      |
|                            | VLLS3                                                                                                                                                                                           | 440 | 490 | 540   | 560       | 570 | 580 |      |
|                            | LLS                                                                                                                                                                                             | 440 | 490 | 540   | 560       | 570 | 580 |      |
|                            | VLPS                                                                                                                                                                                            | 490 | 490 | 540   | 560       | 570 | 680 |      |
|                            | STOP                                                                                                                                                                                            | 510 | 560 | 560   | 560       | 610 | 680 |      |
|                            |                                                                                                                                                                                                 | 510 | 560 | 560   | 560       | 610 | 680 |      |
| І <sub>СМР</sub>           | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.           | 22  | 22  | 22    | 22        | 22  | 22  | μА   |
| I <sub>UART</sub>          | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption. |     |     |       |           |     |     | μА   |
|                            | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                       | 66  | 66  | 66    | 66        | 66  | 66  |      |
|                            | OSCERCLK (4 MHz external crystal)                                                                                                                                                               | 214 | 234 | 246   | 254       | 260 | 268 |      |
| I <sub>BG</sub>            | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode.                                                                                                            | 45  | 45  | 45    | 45        | 45  | 45  | μА   |

#### 2.2.6 EMC radiated emissions operating behaviors

Table 7. EMC radiated emissions operating behaviors

| Symbol           | Conditions                                          | Clocks                  | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|------------------|-----------------------------------------------------|-------------------------|-------------------------|------|------|-------|
| V <sub>EME</sub> | Device configuration, test                          | • f <sub>OSC</sub> = 20 | 0.15–50                 | 14   | dΒμV | 1     |
|                  | conditions and EM testing per standard IEC 61967-2. | MHz<br>(crystal)        | 50–150                  | 25   | dΒμV |       |
|                  | • Supply voltage VDD = 3.3                          |                         | 150–500                 | 23   | dΒμV |       |
|                  | V Townsoreture OF 90                                | MHz                     | 500–1000                | 16   | dΒμV |       |
|                  | Temperature = 25 °C                                 |                         | 0.15–1000               | K    | _    | 2     |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 2. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

#### 2.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.nxp.com.
- 2. Perform a keyword search for "EMC design."

#### 2.2.8 Capacitance attributes

Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## 2.3 Switching specifications

## 2.3.1 Typical device clock specifications

#### Table 9. Device clock specifications

| Symbol                      | Description                                 | Min.          | Max.           | Unit  | Notes |
|-----------------------------|---------------------------------------------|---------------|----------------|-------|-------|
|                             | High Speed run mo                           | ode           | •              |       |       |
| f <sub>sys</sub>            | System (CPU) clock                          | _             | 240            | MHz   |       |
|                             | Normal run mode (and High Speed run mode ur | nless otherwi | se specified a | bove) | •     |
| f <sub>sys</sub>            | System (CPU) clock                          | _             | 160            | MHz   |       |
| f <sub>FastPeripheral</sub> | Fast Peripheral Clock                       | _             | 120            | MHz   | 1     |
| FB_CLK                      | FlexBus clock                               | _             | 60             | MHz   |       |
| f <sub>Bus_Flash</sub>      | Bus / Flash clock                           | _             | 27.5           | MHz   |       |
| f <sub>LPTMR</sub>          | LPTMR clock                                 | _             | 24             | MHz   |       |
|                             | VLPR mode                                   |               | •              | •     | •     |
| f <sub>sys</sub>            | System (CPU) clock                          | _             | 4              | MHz   |       |
| f <sub>FastPeripheral</sub> | Fast Peripheral Clock                       | _             | 4              | MHz   |       |
| FB_CLK                      | FlexBus clock                               | _             | 4              | MHz   |       |
| f <sub>Bus_Flash</sub>      | Bus / Flash Clock                           | _             | 500            | kHz   |       |
| f <sub>ERCLK</sub>          | External reference clock                    | _             | 16             | MHz   |       |
| f <sub>LPTMR</sub>          | LPTMR clock                                 | _             | 24             | MHz   | 2     |

<sup>1.</sup> When using this clock to supply the nano-edge module, this clock must be 1/2 of the system clock.

## 2.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, FlexCAN, and I<sup>2</sup>C signals.

Table 10. General switching specifications

| Description                                                                                                 | Min. | Max. | Unit                | Notes |
|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
| GPIO pin interrupt pulse width (digital glitch filter disabled)  — Synchronous path                         | 1.5  | _    | Bus clock<br>cycles | 1     |
| GPIO pin interrupt pulse width (digital glitch filter enabled, analog filter disabled) — Asynchronous path  | 80   | _    | ns                  | 2     |
| GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns                  | 2     |
| External RESET and NMI pin interrupt pulse width — Asynchronous path                                        | 100  | _    | ns                  | 2     |
| GPIO pin interrupt pulse width — Asynchronous path                                                          | 10   | _    | ns                  | 2     |
| Normal drive fast pins                                                                                      |      |      |                     | 3, 4  |
| • 2.7≤ VDD ≤ 3.6 V                                                                                          |      |      |                     |       |

<sup>2.</sup> The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is a clock input connected to the EXTAL pin with the OSC configured for bypass (external clock) operation.

Table 10. General switching specifications (continued)

| Description                                                      | Min. | Max.  | Unit | Notes |
|------------------------------------------------------------------|------|-------|------|-------|
| Fast slew rate                                                   | _    | 0.7   | ns   |       |
| <ul> <li>Slow slew rate</li> <li>1.71≤ VDD &lt; 2.7 V</li> </ul> | _    | 16    | ns   |       |
| Fast slew rate                                                   |      | 2.15  |      |       |
| Slow slew rate                                                   |      | 16    |      |       |
| High drive fast pins (normal/low drive enabled)                  |      |       |      | 3, 5  |
| <ul> <li>2.7≤ VDD ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>     | _    | 0.7   | ns   |       |
| <ul> <li>Slow slew rate</li> <li>1.71≤ VDD &lt; 2.7 V</li> </ul> | _    | 15.65 | ns   |       |
| Fast slew rate                                                   |      | 2.35  |      |       |
| <ul> <li>Slow slew rate</li> </ul>                               |      | 35.3  |      |       |
| High drive fast pins (high drive enabled)                        |      |       |      |       |
| <ul> <li>2.7≤ VDD ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>     | _    | 3     | ns   |       |
| <ul> <li>Slow slew rate</li> <li>1.71≤ VDD &lt; 2.7 V</li> </ul> | _    | 16.5  | ns   |       |
| <ul> <li>Fast slew rate</li> </ul>                               |      | 6.5   |      |       |
| Slow slew rate                                                   |      | 36.3  |      |       |

- 1. The synchronous and asynchronous timing must be met.
- 2. This is the shortest pulse that is guaranteed to be recognized.
- 3. For high drive pins with high drive enabled, load is 75pF; other pins load (normal/low drive) is 25pF. Fast slew rate is enabled by clearing PORTx\_PCRn[SRE].
- 4. Normal drive fast pins: All other GPIO pins that are not high drive fast pins.
- 5. High drive fast pins: PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6, and PTD7. High drive capability is enabled by setting PORTx\_PCRn[DSE]

## 2.4 Thermal specifications

### 2.4.1 Thermal operating requirements

Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit | Notes |
|----------------|--------------------------|------|------|------|-------|
| T <sub>J</sub> | Die junction temperature | -40  | 125  | °C   |       |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   | 1     |

<sup>1.</sup> Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed maximum  $T_J$ . The simplest method to determine  $T_J$  is:

 $T_J = T_A + R_{\theta JA} x$  chip power dissipation

#### 2.4.2 Thermal attributes

Table 12. Thermal attributes

| Board type        | Symbol           | Description                                                                                     | 144<br>MAPBG<br>A <sup>1</sup> | 144<br>LQFP | 100<br>LQFP | Unit | Notes |
|-------------------|------------------|-------------------------------------------------------------------------------------------------|--------------------------------|-------------|-------------|------|-------|
| Single-layer (1S) | $R_{\theta JA}$  | Thermal resistance, junction to ambient (natural convection)                                    | _                              | 51          | 51          | °C/W | 2     |
| Four-layer (2s2p) | R <sub>0JA</sub> | Thermal resistance, junction to ambient (natural convection)                                    | _                              | 42          | 38          | °C/W |       |
| Single-layer (1S) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | _                              | 42          | 41          | °C/W |       |
| Four-layer (2s2p) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | _                              | 36          | 32          | °C/W |       |
| _                 | R <sub>θJB</sub> | Thermal resistance, junction to board                                                           | _                              | 30          | 23          | °C/W | 3     |
| _                 | R <sub>eJC</sub> | Thermal resistance, junction to case                                                            | _                              | 11          | 10          | °C/W | 4     |
| _                 | $\Psi_{ m JT}$   | Thermal characterization parameter, junction to package top outside center (natural convection) | _                              | 2           | 2           | °C/W | 5     |

- 1. Package Your Way
- 2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 3. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*.
- 4. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 5. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

## 3 Peripheral operating requirements and behaviors

## 3.1 Core modules

#### 3.1.1 SWD Electricals

Table 13. SWD full voltage range electricals

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation                  |      |      |      |
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 | _    | ns   |
| J3     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | _    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 3. Serial wire clock input timing



Figure 4. Serial wire data timing

## 3.1.2 Debug trace timing specifications

Table 14. Debug trace operating behaviors

| Symbol           | Description              | Min.      | Max. | Unit |
|------------------|--------------------------|-----------|------|------|
| T <sub>cyc</sub> | Clock period             | Frequency | MHz  |      |
| T <sub>wl</sub>  | Low pulse width          | 2         | _    | ns   |
| T <sub>wh</sub>  | High pulse width         | 2         | _    | ns   |
| T <sub>r</sub>   | Clock and data rise time | _         | 3    | ns   |
| Tf               | Clock and data fall time | _         | 3    | ns   |
| T <sub>s</sub>   | Data setup               | 3         | 1.5  | ns   |
| T <sub>h</sub>   | Data hold                | 2         | 1.0  | ns   |



Figure 5. TRACE\_CLKOUT specifications



Figure 6. Trace data specifications

#### 3.1.3 JTAG electricals

Table 15. JTAG limited voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 25   |      |
|        | Serial Wire Debug                                  | 0    | 50   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 20   | _    | ns   |
|        | Serial Wire Debug                                  | 10   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 2.0  | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 28   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |

Table 15. JTAG limited voltage range electricals (continued)

| Symbol | Description                             | Min. | Max. | Unit |
|--------|-----------------------------------------|------|------|------|
| J11    | TCLK low to TDO data valid              | _    | 19   | ns   |
| J12    | TCLK low to TDO high-Z                  | _    | 17   | ns   |
| J13    | TRST assert time                        | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high | 8    | _    | ns   |

Table 16. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 25   | _    | ns   |
|        | Serial Wire Debug                                  | 12.5 | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 2.0  | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 30.6 | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.0  | _    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 19.0 | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 17.0 | ns   |
| J13    | TRST assert time                                   | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |



Figure 7. Test clock input timing



Figure 8. Boundary scan (JTAG) timing



**Figure 9. Test Access Port timing** 



Figure 10. TRST timing

## 3.2 System modules

There are no specifications necessary for the device's system modules.

#### 3.3 Clock modules

## 3.3.1 MCG specifications

Table 17. MCG specifications

| Symbol                   | Description                                                                                                    | Min.                           | Тур.   | Max.    | Unit              | Notes |
|--------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------|--------|---------|-------------------|-------|
| f <sub>ints_ft</sub>     | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C                           | _                              | 32.768 | _       | kHz               |       |
| f <sub>ints_t</sub>      | Internal reference frequency (slow clock) — user trimmed                                                       | 31.25                          | _      | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$  | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM | _                              | ± 0.3  | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM only        | _                              | ± 0.2  | ± 0.5   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over voltage and temperature                           | _                              | ± 0.5  | ± 2     | %f <sub>dco</sub> | 1,    |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C     | _                              |        | ± 1     | %f <sub>dco</sub> | 1     |
| f <sub>intf_ft</sub>     | Internal reference frequency (fast clock) — factory trimmed at nominal VDD and 25°C                            | _                              | 4      | _       | MHz               |       |
| f <sub>intf_t</sub>      | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                              | 3                              | _      | 5       | MHz               |       |
| f <sub>loc_low</sub>     | Loss of external clock minimum frequency — RANGE = 00                                                          | (3/5) x<br>f <sub>ints_t</sub> | _      | _       | kHz               |       |

Table 17. MCG specifications (continued)

| Symbol                   | Description                                                                                                                 |                                                                             | Min.                            | Тур.  | Max.    | Unit    | Notes |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------|-------|---------|---------|-------|
| f <sub>loc_high</sub>    | Loss of external clock minimum frequency — RANGE = 01, 10, or 11                                                            |                                                                             | (16/5) x<br>f <sub>ints_t</sub> | _     | _       | kHz     |       |
|                          |                                                                                                                             |                                                                             | LL                              |       |         |         | ļ     |
| f <sub>fII_ref</sub>     | FLL reference free                                                                                                          |                                                                             | 31.25                           |       | 39.0625 | kHz     |       |
| f <sub>dco</sub>         | DCO output                                                                                                                  | Low range (DRS=00)                                                          | 20                              | 20.97 | 25      | MHz     | 2, 3  |
| idco                     | frequency range                                                                                                             | $640 \times f_{\text{fil\_ref}}$                                            | 20                              | 20.07 | 20      | 1411 12 | 2,0   |
|                          |                                                                                                                             | Mid range (DRS=01)                                                          | 40                              | 41.94 | 50      | MHz     |       |
|                          |                                                                                                                             | $1280 \times f_{fll\_ref}$                                                  |                                 |       |         |         |       |
|                          |                                                                                                                             | Mid-high range (DRS=10)                                                     | 60                              | 62.91 | 75      | MHz     | -     |
|                          |                                                                                                                             | $1920 \times f_{fll ref}$                                                   |                                 |       |         |         |       |
|                          |                                                                                                                             | High range (DRS=11)                                                         | 80                              | 83.89 | 100     | MHz     | -     |
|                          |                                                                                                                             | 2560 × f <sub>fll ref</sub>                                                 |                                 |       |         |         |       |
| dco_t_DMX3               | DCO output                                                                                                                  | Low range (DRS=00)                                                          | _                               | 23.99 |         | MHz     | 4, 5  |
| 2                        | frequency                                                                                                                   | $732 \times f_{fll\_ref}$                                                   |                                 |       |         |         |       |
|                          |                                                                                                                             | Mid range (DRS=01)                                                          | _                               | 47.97 | _       | MHz     | 1     |
|                          |                                                                                                                             | $1464 \times f_{fll\_ref}$                                                  |                                 |       |         |         |       |
|                          |                                                                                                                             | Mid-high range (DRS=10)                                                     | _                               | 71.99 |         | MHz     | 1     |
|                          |                                                                                                                             | 2197 × f <sub>fll ref</sub>                                                 |                                 |       |         |         |       |
|                          |                                                                                                                             | High range (DRS=11)                                                         | _                               | 95.98 |         | MHz     | 1     |
|                          |                                                                                                                             | $2929 \times f_{fll ref}$                                                   |                                 |       |         |         |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                           |                                                                             |                                 | 180   |         | ps      |       |
| , –                      | • f <sub>DCO</sub> = 48 MHz<br>• f <sub>DCO</sub> = 98 MHz                                                                  |                                                                             | _                               | 150   |         |         |       |
|                          |                                                                                                                             |                                                                             | _                               | 150   | _       |         |       |
| t <sub>fll_acquire</sub> | FLL target freque                                                                                                           | ncy acquisition time                                                        | _                               | _     | 1       | ms      | 6     |
|                          |                                                                                                                             | Р                                                                           | LL                              |       |         |         |       |
| f <sub>pll_ref</sub>     | PLL reference fre                                                                                                           | quency range                                                                | 8                               |       | 16      | MHz     |       |
| f <sub>vcoclk_2x</sub>   | VCO output frequ                                                                                                            |                                                                             | 220                             |       | 480     | MHz     |       |
| f <sub>vcoclk</sub>      | PLL output freque                                                                                                           | ency                                                                        | 110                             | _     | 240     | MHz     |       |
| f <sub>vcoclk_90</sub>   | PLL quadrature o                                                                                                            | utput frequency                                                             | 110                             | _     | 240     | MHz     |       |
| I <sub>pll</sub>         | PLL operating cur  • VCO @ 176  f <sub>pll_ref</sub> = 8 M                                                                  | rent<br>6 MHz (f <sub>osc_hi_1</sub> = 32 MHz,<br>Hz, VDIV multiplier = 22) | _                               | 2.8   | _       | mA      | 7     |
| I <sub>pll</sub>         | PLL operating current  • VCO @ 360 MHz (f <sub>osc_hi_1</sub> = 32 MHz, f <sub>pll ref</sub> = 8 MHz, VDIV multiplier = 45) |                                                                             | _                               | 4.7   | _       | mA      | 7     |
| J <sub>cyc_pll</sub>     | PLL period jitter (I                                                                                                        |                                                                             |                                 |       |         |         | 8     |
| , —                      | • f <sub>vco</sub> = 48 MH                                                                                                  | •                                                                           | _                               | 120   |         | ps      |       |
|                          | • f <sub>vco</sub> = 120 MHz                                                                                                |                                                                             | _                               | 75    | _       | ps      |       |
| J <sub>acc_pll</sub>     | DIL -                                                                                                                       | jitter over 1µs (RMS)                                                       |                                 |       |         |         | 8     |

| Symbol                | Description                   | Min.   | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|-------------------------------|--------|------|---------------------------------------------------------------|------|-------|
|                       | • f <sub>vco</sub> = 48 MHz   | _      | 1350 | _                                                             | ps   |       |
|                       | • f <sub>vco</sub> = 120 MHz  | _      | 600  | _                                                             | ps   |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance | ± 4.47 | _    | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time  | _      | _    | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco</sub> t) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a NXP developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

#### 3.3.2 Oscillator electrical specifications

# 3.3.2.1 Oscillator DC electrical specifications Table 18. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| $V_{DD}$           | Supply voltage                          | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μA   |       |
|                    | • 8 MHz                                 | _    | 300  | _    | μA   |       |
|                    | • 16 MHz                                | _    | 950  | _    | μΑ   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) |      |      |      |      | 1     |
|                    | • 4 MHz                                 | _    | 400  | _    | μΑ   |       |

Table 18. Oscillator DC electrical specifications (continued)

| Symbol                       | Description                                                                                      | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
|                              | • 8 MHz                                                                                          | _    | 500             | _    | μΑ   |       |
|                              | • 16 MHz                                                                                         | _    | 2.5             | _    | mA   |       |
|                              | • 24 MHz                                                                                         | _    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                         | _    | 4               | _    | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                           | _    | _               | _    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                            | _    | _               | _    |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                        | _    | _               | _    | ΜΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                        | _    | 10              | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                       | _    | _               | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                       | _    | 1               | _    | ΜΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                          | _    | _               | _    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                          | _    | 200             | _    | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                         | _    | _               | _    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain mode (HGO=1)                                         |      |                 |      |      |       |
|                              |                                                                                                  | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

<sup>1.</sup>  $V_{DD}$ =3.3 V, Temperature =25 °C

<sup>2.</sup> See crystal or resonator manufacturer's recommendation

<sup>3.</sup>  $C_x$ ,  $C_y$  can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used.

<sup>4.</sup> When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.

<sup>5.</sup> The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 3.3.2.2 Oscillator frequency specifications Table 19. Oscillator frequency specifications

| Symbol                | Description                                                                       | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00) | 32   | _    | 40   | kHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                       | _    | _    | 48   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                      | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)               | _    | 1000 | _    | ms   | 3, 4  |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

#### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 3.4 Memories and memory interfaces

#### 3.4.1 Flash (FTFE) electrical specifications

This section describes the electrical characteristics of the FTFE module.

#### NOTE

All flash programerase functions can only be performed when the MCU is in Normal Run mode. Programming or erasing the flash in HSRUN mode is not allowed.

#### 3.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

Table 20. NVM program/erase timing specifications

| Symbol                | Description                          | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|--------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm8</sub>   | Program Phrase high-voltage time     | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub> | Erase Flash Sector high-voltage time | _    | 13   | 113  | ms   | 1     |

Table 20. NVM program/erase timing specifications (continued)

| Symbol                  | Description                                 | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|---------------------------------------------|------|------|------|------|-------|
| t <sub>hversall1m</sub> | Erase All Blocks high-voltage time for 1 MB | _    | 832  | 7232 | ms   | 1     |

1. Maximum time based on expectations at cycling end-of-life.

# 3.4.1.2 Flash timing specifications — commands Table 21. Flash command timing specifications

| Symbol                | Description                                 | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|---------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec8k</sub> | Read 1s Section execution time (8 KB flash) | _    | _    | 200  | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                | _    | _    | 95   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                | _    | _    | 40   | μs   | 1     |
| t <sub>pgm8</sub>     | Program Phrase execution time               | _    | 90   | 150  | μs   |       |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time           | _    | 15   | 115  | ms   | 2     |
| t <sub>pgmsec1k</sub> | Program Section execution time (1KB flash)  | _    | 5    | _    | ms   |       |
| t <sub>rd1allx</sub>  | Read 1s All Blocks execution time           | _    | _    | 1.8  | ms   |       |
| t <sub>rdonce</sub>   | Read Once execution time                    | _    | _    | 30   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                 | _    | 90   | _    | μs   |       |
| t <sub>ersall</sub>   | Erase All Blocks execution time             | _    | 870  | 7400 | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time   | _    | _    | 30   | μs   | 1     |
| t <sub>ersallu</sub>  | Erase All Blocks Unsecure execution time    | _    | 870  | 7400 | ms   | 2     |

<sup>1.</sup> Assumes 25MHz or greater flash clock frequency.

# 3.4.1.3 Flash high voltage current behaviors Table 22. Flash high voltage current behaviors

| Symbol              | Description                                                                       | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current<br>adder during high<br>voltage flash<br>programming<br>operation | _    | 3.5  | 7.5  | mA   |
| I <sub>DD_ERS</sub> | Average current<br>adder during high<br>voltage flash erase<br>operation          | _    | 1.5  | 4.0  | mA   |

<sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life.

# 3.4.1.4 Reliability specifications Table 23. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|
|                         | Program FI                             | ash  |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | _    | years  |       |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | _    | years  |       |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              | _    | cycles | 2     |

- 1. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- 2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.

## 3.5 Flexbus switching specifications

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

Table 24. Flexbus limited voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 2.7      | 3.6    | V    |       |
|     | Frequency of operation                  | _        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | _        | 11.8   | ns   |       |
| FB3 | Address, data, and control output hold  | 1.0      | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 11.9     | _      | ns   |       |
| FB5 | Data and FB_TA input hold               | 0.0      | _      | ns   | 2     |

- 1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W,FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.
- 2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

Table 25. Flexbus full voltage range switching specifications

| Num | Description       | Min. | Max. | Unit | Notes |
|-----|-------------------|------|------|------|-------|
|     | Operating voltage | 1.71 | 3.6  | V    |       |

Table 25. Flexbus full voltage range switching specifications (continued)

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Frequency of operation                  | _        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | _        | 12.6   | ns   |       |
| FB3 | Address, data, and control output hold  | 1.0      | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 12.5     | _      | ns   |       |
| FB5 | Data and FB_TA input hold               | 0        | _      | ns   | 2     |

<sup>1.</sup> Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W,FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

<sup>2.</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA.



Figure 11. FlexBus read timing diagram



Figure 12. FlexBus write timing diagram

## 3.6 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

## 3.7 Analog

# 3.7.1 12-bit SAR High Speed Analog-to-Digital Converter (HSADC) parameters

Table 26. 12-bit HSADC electrical specifications

| Characteristic                                                    | Symbol            | Min               | Тур                                      | Max               | Unit |
|-------------------------------------------------------------------|-------------------|-------------------|------------------------------------------|-------------------|------|
| Recommended Operating Conditions                                  |                   |                   |                                          |                   |      |
| Analog supply voltage                                             | V <sub>DDA</sub>  | 1.71              | _                                        | 3.6               | V    |
| V <sub>refh</sub> Supply Voltage  • V <sub>DDA</sub> ≥ 2V         | V <sub>refh</sub> | 2.0               | $V_{DDA}$                                | $V_{DDA}$         | V    |
| • V <sub>DDA</sub> < 2V                                           |                   | V <sub>DDA</sub>  |                                          |                   |      |
| V <sub>refl</sub> Supply Voltage                                  | V <sub>refl</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub>                         | 0.1               | V    |
| Analog Input                                                      | -                 |                   |                                          |                   |      |
| Full-scale input range (single-ended mode)                        |                   | V <sub>refl</sub> |                                          | V <sub>refh</sub> | V    |
| Full-scale input range (differential mode)                        |                   | <b>.</b>          | 2*(V <sub>refh</sub> - V <sub>ref</sub>  | fi)               | V    |
| Input signal common mode (only for differential mode)             |                   | -                 | V <sub>refh</sub> + V <sub>refl</sub> )/ |                   | V    |
| Input sampling capacitance (no parasitic capacitances included)   | C <sub>s</sub>    |                   | 5                                        |                   | pF   |
| <b>Current Consumption</b>                                        |                   |                   |                                          |                   |      |
| Fs=5MSPS (Conversion in progress, differential mode) <sup>1</sup> |                   | _                 | 1150                                     |                   | μА   |
| • I <sub>DDA</sub>                                                |                   |                   | 85                                       |                   |      |
| • I <sub>DD</sub>                                                 |                   | _                 | 00                                       | _                 |      |
| Fs=1MSPS (Conversion in progress,                                 |                   |                   |                                          |                   | μΑ   |
| differential mode) <sup>1</sup>                                   |                   | _                 | 260                                      | _                 |      |
| • I <sub>DDA</sub>                                                |                   | _                 | 19                                       | _                 |      |
| • I <sub>DD</sub>                                                 |                   |                   |                                          |                   |      |
| Fs=10kSPS (Conversion in progress,                                |                   |                   |                                          |                   | μА   |
| differential mode) <sup>1</sup> • I <sub>DDA</sub>                |                   | _                 | 19                                       | _                 |      |
| - IDDA                                                            |                   | _                 | 2.9                                      | _                 |      |
| • I <sub>DD</sub>                                                 |                   |                   |                                          |                   |      |
| Fs=5MSPS (Conversion in progress, single-                         |                   |                   |                                          |                   | μΑ   |
| ended mode) <sup>1</sup> • I <sub>DDA</sub>                       |                   | _                 | 1030                                     | _                 |      |
| -DDA                                                              |                   | _                 | 85                                       | _                 |      |
| • I <sub>DD</sub>                                                 |                   |                   |                                          |                   |      |
| Fs=1MSPS (Conversion in progress, single-                         |                   |                   |                                          |                   | μΑ   |
| ended mode) <sup>1</sup> • I <sub>DDA</sub>                       |                   | _                 | 230                                      | -                 |      |
|                                                                   |                   | _                 | 18                                       | _                 |      |
| • I <sub>DD</sub>                                                 |                   |                   |                                          |                   |      |
| Fs=10kSPS (Conversion in progress, single-                        |                   |                   |                                          |                   | μΑ   |
| ended mode) <sup>1</sup>                                          |                   |                   | [                                        | I                 |      |

Table 26. 12-bit HSADC electrical specifications (continued)

| Characteristic                               | Symbol           | Min      | Тур  | Max      | Unit         |
|----------------------------------------------|------------------|----------|------|----------|--------------|
| • I <sub>DDA</sub>                           |                  | <u> </u> | 19   | _        |              |
| • I <sub>DD</sub>                            |                  | _        | 2.9  | _        |              |
| Fs=5MSPS (Conversion not in progress)        |                  |          |      |          | μA           |
| • I <sub>DDA</sub>                           |                  | _        | 38   | _        |              |
| • I <sub>DD</sub>                            |                  | _        | 57   | _        |              |
| Fs=1MSPS (Conversion not in progress)        |                  |          |      |          | μΑ           |
| • I <sub>DDA</sub>                           |                  | _        | 22   | _        |              |
| • I <sub>DD</sub>                            |                  | _        | 14   | _        |              |
| Fs=10kSPS (Conversion not in progress)       |                  |          |      |          | μA           |
| • I <sub>DDA</sub>                           |                  | _        | 19   | _        |              |
| • I <sub>DD</sub>                            |                  | _        | 2.7  | _        |              |
| Timing Characteristics                       |                  | '        |      | <b>'</b> |              |
| Input clock frequency                        | f <sub>clk</sub> | 0.14     | 70   | 80       | MHz          |
| Input clock frequency during calibration     | f <sub>clk</sub> | 0.14     | _    | 60       | MHz          |
| Sampling rate <sup>2</sup>                   | Fs               |          |      |          | MSPS         |
| ADCRES=11 (12 bits conversion result)        |                  | 0.01     | 5    | 5.71     |              |
| ADCRES=10 (10 bits conversion result)        |                  | 0.012    | 5.83 | 6.66     |              |
| ADCRES=01 (8 bits conversion result)         |                  | 0.014    | 7    | 8        |              |
| ADCRES=00 (6 bits conversion result)         |                  | 0.0175   | 8.75 | 10       |              |
| Conversion cycle <sup>2</sup> (back to back) |                  |          |      |          | Clock cycles |
| ADCRES=11 (12 bits conversion result)        |                  | 14       |      |          |              |
| ADCRES=10 (10 bits conversion result)        |                  | 12       |      |          |              |
| ADCRES=01 (8 bits conversion result)         |                  | 10       |      |          |              |
| ADCRES=00 (6 bits conversion result)         |                  | 8        |      |          |              |
| Data latency <sup>2</sup>                    |                  |          |      |          | Clock cycles |
| ADCRES=11 (12 bits conversion result)        |                  |          | 12.5 |          |              |
| ADCRES=10 (10 bits conversion result)        |                  |          | 10.5 |          |              |
| ADCRES=01 (8 bits conversion result)         |                  |          | 8.5  |          |              |
| ADCRES=00 (6 bits conversion result)         |                  |          | 6.5  |          |              |
| Accuracy (DC or Absolute)                    |                  |          |      |          |              |
| Integral non-Linearity                       | INL              |          |      | +/- 3.0  | LSB          |
| Differential non-Linearity                   | DNL              |          |      | +/- 1.0  | LSB          |

Table 26. 12-bit HSADC electrical specifications (continued)

| Characteristic                                    | Symbol | Min | Тур | Max     | Unit |
|---------------------------------------------------|--------|-----|-----|---------|------|
| Signal-to-noise and distortion ratio <sup>3</sup> | SINAD  |     | 65  |         | dBFS |
| Offset error (calibration enabled)                |        |     |     | +/- 2.0 | LSB  |
| Offset error (calibration disabled)               |        |     |     | +/- 64  | LSB  |
| Total unadjusted error (calibration enabled)      | TUE    |     |     | +/- 5   | LSB  |

- 1. Successive conversion mode
- 2. "ADCRES" refers to the resolution selection control signal
- 3. Value measured with a -0.5dBFS input signal and then extrapolated to full scale.

#### 3.7.2 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 1 and Table 28 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

3.7.2.1 16-bit ADC operating conditions

Table 27. 16-bit ADC operating conditions

| Symbol            | Description                         | Conditions                                                     | Min.              | Typ. <sup>1</sup> | Max.              | Unit | Notes |
|-------------------|-------------------------------------|----------------------------------------------------------------|-------------------|-------------------|-------------------|------|-------|
| $V_{DDA}$         | Supply voltage                      | Absolute                                                       | 1.71              | _                 | 3.6               | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                      | Delta to $V_{DD}$ ( $V_{DD}$ – $V_{DDA}$ )                     | -100              | 0                 | +100              | mV   | 2     |
| ΔV <sub>SSA</sub> | Ground voltage                      | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100              | 0                 | +100              | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high          |                                                                | 1.13              | $V_{DDA}$         | $V_{DDA}$         | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low           |                                                                | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V    |       |
| V <sub>ADIN</sub> | Input voltage                       |                                                                | V <sub>REFL</sub> | _                 | V <sub>REFH</sub> | V    |       |
| C <sub>ADIN</sub> | Input capacitance                   | 16-bit mode                                                    | _                 | 8                 | 10                | pF   |       |
|                   |                                     | 8-bit / 10-bit / 12-bit modes                                  | _                 | 4                 | 5                 |      |       |
| R <sub>ADIN</sub> | Input series resistance             |                                                                | _                 | 2                 | 5                 | kΩ   |       |
| R <sub>AS</sub>   | Analog source resistance (external) | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz             | _                 | _                 | 5                 | kΩ   | 3     |

Table 27. 16-bit ADC operating conditions (continued)

| Symbol            | Description                    | Conditions                                                          | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|--------------------------------|---------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 13-bit mode                                                       | 1.0    | _                 | 24.0    | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode                                                         | 2.0    | _                 | 12.0    | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion rate            | ≤ 13-bit modes                                                      |        |                   |         |      | 5     |
|                   |                                | No ADC hardware averaging                                           | 20.000 | _                 | 818.330 | ksps |       |
|                   |                                | Continuous<br>conversions<br>enabled, subsequent<br>conversion time |        |                   |         |      |       |
| C <sub>rate</sub> | ADC conversion rate            | 16-bit mode                                                         |        |                   |         |      | 5     |
|                   |                                | No ADC hardware averaging                                           | 37.037 | _                 | 461.467 | ksps |       |
|                   |                                | Continuous<br>conversions<br>enabled, subsequent<br>conversion time |        |                   |         |      |       |

<sup>1.</sup> Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

<sup>2.</sup> DC potential difference.

<sup>3.</sup> This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8  $\Omega$  analog source resistance. The  $R_{AS}/C_{AS}$  time constant should be kept to < 1 ns.

<sup>4.</sup> To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.

<sup>5.</sup> For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 13. ADC input impedance equivalency diagram

#### 3.7.2.2 16-bit ADC electrical characteristics

Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Symbol               | Description            | Conditions <sup>1</sup>      | Min.       | Typ. <sup>2</sup> | Max.                   | Unit             | Notes                   |
|----------------------|------------------------|------------------------------|------------|-------------------|------------------------|------------------|-------------------------|
| I <sub>DDA_ADC</sub> | Supply current         |                              | 0.215      | _                 | 1.7                    | mA               | 3                       |
|                      | ADC asynchronous       | • ADLPC = 1, ADHSC = 0       | 1.2        | 2.4               | 3.9                    | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | clock source           | • ADLPC = 1, ADHSC = 1       | 2.4        | 4.0               | 6.1                    | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub>   |                        | • ADLPC = 0, ADHSC = 0       | 3.0        | 5.2               | 7.3                    | MHz              |                         |
|                      |                        | • ADLPC = 0, ADHSC = 1       | 4.4        | 6.2               | 9.5                    | MHz              |                         |
|                      | Sample Time            | See Reference Manual chapter | for sample | times             |                        |                  |                         |
| TUE                  | Total unadjusted       | 12-bit modes                 | _          | ±4                | ±6.8                   | LSB <sup>4</sup> | 5                       |
|                      | error                  | • <12-bit modes              | _          | ±1.4              | ±2.1                   |                  |                         |
| DNL                  | Differential non-      | 12-bit modes                 | _          | ±0.7              | -1.1 to                | LSB <sup>4</sup> | 5                       |
|                      | linearity              | • <12-bit modes              | _          | ±0.2              | +1.9<br>-0.3 to<br>0.5 |                  |                         |
| INL                  | Integral non-linearity | 12-bit modes                 | _          | ±1.0              | –2.7 to<br>+1.9        | LSB <sup>4</sup> | 5                       |

Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description                     | Conditions <sup>1</sup>                         | Min.   | Typ. <sup>2</sup>      | Max.            | Unit             | Notes                                                      |
|---------------------|---------------------------------|-------------------------------------------------|--------|------------------------|-----------------|------------------|------------------------------------------------------------|
|                     |                                 | • <12-bit modes                                 | _      | ±0.5                   | -0.7 to<br>+0.5 |                  |                                                            |
| E <sub>FS</sub>     | Full-scale error                | 12-bit modes                                    | _      | -4                     | -5.4            | LSB <sup>4</sup> | $V_{ADIN} = V_{DDA}^{5}$                                   |
|                     |                                 | • <12-bit modes                                 | _      | -1.4                   | -1.8            |                  |                                                            |
| EQ                  | Quantization error              | 16-bit modes                                    | _      | -1 to 0                | _               | LSB <sup>4</sup> |                                                            |
|                     |                                 | • ≤13-bit modes                                 | _      | _                      | ±0.5            |                  |                                                            |
| ENOB                | Effective number of             | 16-bit differential mode                        |        |                        |                 |                  | 6                                                          |
|                     | bits                            | • Avg = 32                                      | 12.8   | 14.5                   | _               | bits             |                                                            |
|                     |                                 | • Avg = 4                                       | 11.9   | 13.8                   | _               | bits             |                                                            |
|                     |                                 | 16-bit single-ended mode                        |        |                        |                 |                  |                                                            |
|                     |                                 | • Avg = 32                                      | 12.2   | 13.9                   | _               | bits             |                                                            |
|                     |                                 | • Avg = 4                                       | 11.4   | 13.1                   |                 | DitS             |                                                            |
|                     |                                 |                                                 |        |                        | _               | bits             |                                                            |
| SINAD               | Signal-to-noise plus distortion | See ENOB                                        | 6.02 × | ENOB +                 | 1.76            | dB               |                                                            |
| THD                 | Total harmonic                  | 16-bit differential mode                        |        |                        |                 | dB               | 7                                                          |
|                     | distortion                      | • Avg = 32                                      | _      | -94                    | _               |                  |                                                            |
|                     |                                 | 4017                                            |        |                        |                 | dB               |                                                            |
|                     |                                 | 16-bit single-ended mode                        | _      | -85                    | _               |                  |                                                            |
|                     |                                 | • Avg = 32                                      |        |                        |                 |                  |                                                            |
| SFDR                | Spurious free                   | 16-bit differential mode                        | 00     | 0.5                    | _               | dB               | 7                                                          |
|                     | dynamic range                   | • Avg = 32                                      | 82     | 95                     |                 | -ID              |                                                            |
|                     |                                 | 10 bit single anded made                        | 70     |                        | _               | dB               |                                                            |
|                     |                                 | 16-bit single-ended mode                        | 78     | 90                     |                 |                  |                                                            |
|                     |                                 | • Avg = 32                                      |        |                        |                 |                  |                                                            |
| E <sub>IL</sub>     | Input leakage error             |                                                 |        | $I_{ln} \times R_{AS}$ |                 | mV               | I <sub>In</sub> = leakage<br>current                       |
|                     |                                 |                                                 |        |                        |                 |                  | (refer to the MCU's voltage and current operating ratings) |
|                     | Temp sensor slope               | Across the full temperature range of the device | 1.55   | 1.62                   | 1.69            | mV/°C            | 8                                                          |
| V <sub>TEMP25</sub> | Temp sensor voltage             | 25 °C                                           | 706    | 716                    | 726             | mV               | 8                                                          |

<sup>1.</sup> All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$ 2. Typical values assume  $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C,  $f_{ADCK} = 2.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

- 3. The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4.  $1 LSB = (V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz



Figure 14. Typical ENOB vs. ADC\_CLK for 16-bit differential mode



Figure 15. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

## 3.7.3 CMP and 6-bit DAC electrical specifications

#### Table 29. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                            | Min.                  | Тур. | Max.            | Unit             |
|--------------------|--------------------------------------------------------|-----------------------|------|-----------------|------------------|
| $V_{DD}$           | Supply voltage                                         | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, high-speed mode (EN = 1, PMODE = 1)    | _                     | _    | 200             | μА               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN = 1, PMODE = 0)     | _                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                   | V <sub>SS</sub>       | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                            | -                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>              |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                    | _                     | 5    | _               | mV               |
|                    | • CR0[HYSTCTR] = 01                                    | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                    | _                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 11                                    | _                     | 30   | _               | mV               |
| $V_{CMPOh}$        | Output high                                            | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                             | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1, PMODE = 1) | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0)  | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>    | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                      | _                     | 7    | _               | μA               |
| INL                | 6-bit DAC integral non-linearity                       | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                   | -0.3                  | _    | 0.3             | LSB              |

<sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD}$  – 0.7 V.

<sup>2.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

<sup>3.</sup>  $1 LSB = V_{reference}/64$ 



Figure 16. Typical hysteresis vs. Vin level ( $V_{DD} = 3.3 \text{ V}$ , PMODE = 0)



Figure 17. Typical hysteresis vs. Vin level ( $V_{DD} = 3.3 \text{ V}$ , PMODE = 1)

#### 3.7.4 12-bit DAC electrical characteristics

# 3.7.4.1 12-bit DAC operating requirements Table 30. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min. | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| $V_{DDA}$         | Supply voltage          |      | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| C <sub>L</sub>    | Output load capacitance | _    | 100  | pF   | 2     |
| ΙL                | Output load current     | _    | 1    | mA   |       |

- 1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}$ .
- 2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.

# 3.7.4.2 12-bit DAC operating behaviors Table 31. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                      | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|----------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub><br>P | Supply current — low-power mode                                                  | _                         | _        | 150               | μΑ     |       |
| I <sub>DDA_DACH</sub>      | Supply current — high-speed mode                                                 | _                         | _        | 700               | μΑ     |       |
| t <sub>DACLP</sub>         | Full-scale settling time (0x080 to 0xF7F) — low-power mode                       | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                      | _                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)  • High-speed mode  • Low speed mode | _                         | 1        | 5                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000    | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF   | V <sub>DACR</sub><br>-100 | _        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                   | _                         | _        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                    | _                         | _        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                  | _                         | _        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                     | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                       | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V                           | 60                        | _        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                           | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                               | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance (load = $3 \text{ k}\Omega$ )                                  | _                         | _        | 250               | Ω      |       |
| SR                         | Slew rate -80h→ F7Fh→ 80h                                                        |                           |          |                   | V/µs   |       |

Table 31. 12-bit DAC operating behaviors (continued)

| Symbol | Description                                      | Min. | Тур. | Max. | Unit | Notes |
|--------|--------------------------------------------------|------|------|------|------|-------|
|        | High power (SP <sub>HP</sub> )                   | 1.2  | 1.7  | _    |      |       |
|        | • Low power (SP <sub>LP</sub> )                  | 0.05 | 0.12 | _    |      |       |
| BW     | 3dB bandwidth                                    |      |      |      | kHz  |       |
|        | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul> | 550  | _    | _    |      |       |
|        | Low power (SP <sub>LP</sub> )                    | 40   | _    | _    |      |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  100 mV
- 6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 18. Typical INL error vs. digital code



Figure 19. Offset at half scale vs. temperature

## 3.8 Timers

See General switching specifications.

## 3.8.1 Enhanced NanoEdge PWM characteristics

Table 32. NanoEdge PWM timing parameters

| Characteristic                                             | Symbol          | Min | Тур | Max | Unit |
|------------------------------------------------------------|-----------------|-----|-----|-----|------|
| PWM clock frequency                                        |                 | 80  |     | 120 | MHz  |
| NanoEdge Placement (NEP) Step Size <sup>1</sup> • @ 80 MHz | pwmp            | _   | 390 | _   | ps   |
| • @ 120 MHz                                                |                 | _   | 260 | _   |      |
| Power-up Time <sup>2</sup>                                 | t <sub>pu</sub> |     | 25  |     | μs   |

- 1. Temperature and voltage variations do not affect NanoEdge Placement step size.
- 2. Powerdown to NanoEdge mode transition.

#### 3.9 Communication interfaces

#### 3.9.1 CAN switching specifications

See General switching specifications.

#### 3.9.2 Ethernet switching specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

#### 3.9.2.1 MII signal switching specifications

The following timing specs meet the requirements for MII style interfaces for a range of transceiver devices.

Table 33. MII signal switching specifications

| Symbol | Description                           | Min. | Max. | Unit   |
|--------|---------------------------------------|------|------|--------|
| _      | Operating Voltage                     | 1.71 | 3.6  | V      |
| _      | RXCLK frequency                       | _    | 25   | MHz    |
| MII1   | RXCLK pulse width high                | 35%  | 65%  | RXCLK  |
|        |                                       |      |      | period |
| MII2   | RXCLK pulse width low                 | 35%  | 65%  | RXCLK  |
|        |                                       |      |      | period |
| MII3   | RXD[3:0], RXDV, RXER to RXCLK setup   | 5    | _    | ns     |
| MII4   | RXCLK to RXD[3:0], RXDV, RXER hold    | 5    | _    | ns     |
| _      | TXCLK frequency                       | _    | 25   | MHz    |
| MII5   | TXCLK pulse width high                | 35%  | 65%  | TXCLK  |
|        |                                       |      |      | period |
| MII6   | TXCLK pulse width low                 | 35%  | 65%  | TXCLK  |
|        |                                       |      |      | period |
| MII7   | TXCLK to TXD[3:0], TXEN, TXER invalid | 2    | _    | ns     |
| MII8   | TXCLK to TXD[3:0], TXEN, TXER valid   | _    | 25   | ns     |



Figure 20. RMII/MII transmit signal timing diagram



Figure 21. RMII/MII receive signal timing diagram

#### 3.9.2.2 RMII signal switching specifications

The following timing specs meet the requirements for RMII style interfaces for a range of transceiver devices.

Table 34. RMII signal switching specifications

| Num   | Description                                 | Min. | Max. | Unit            |
|-------|---------------------------------------------|------|------|-----------------|
| _     | Operating Voltage                           | 1.71 | 3.6  |                 |
| _     | EXTAL frequency (RMII input clock RMII_CLK) | _    | 50   | MHz             |
| RMII1 | RMII_CLK pulse width high                   | 35%  | 65%  | RMII_CLK period |
| RMII2 | RMII_CLK pulse width low                    | 35%  | 65%  | RMII_CLK period |
| RMII3 | RXD[1:0], CRS_DV, RXER to RMII_CLK setup    | 4    | _    | ns              |
| RMII4 | RMII_CLK to RXD[1:0], CRS_DV, RXER hold     | 2    | _    | ns              |

Table 34. RMII signal switching specifications (continued)

| Num   | Description                        | Min. | Max. | Unit |
|-------|------------------------------------|------|------|------|
| RMII7 | RMII_CLK to TXD[1:0], TXEN invalid | 4    | _    | ns   |
| RMII8 | RMII_CLK to TXD[1:0], TXEN valid   | _    | 15.4 | ns   |

## 3.9.3 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

Table 35. Master mode DSPI timing (limited voltage range)

| Num | Description                        | Min.                      | Max.              | Unit | Notes |
|-----|------------------------------------|---------------------------|-------------------|------|-------|
|     | Operating voltage                  | 2.7                       | 3.6               | V    |       |
|     | Frequency of operation             | _                         | 30                | MHz  |       |
| DS1 | DSPI_SCK output cycle time         | 2 x t <sub>BUS</sub>      | _                 | ns   |       |
| DS2 | DSPI_SCK output high/low time      | (t <sub>SCK</sub> /2) - 2 | $(t_{SCK}/2) + 2$ | ns   |       |
| DS3 | DSPI_PCSn to DSPI_SCK output valid | (t <sub>BUS</sub> x 2) –  | _                 | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn output hold  | (t <sub>BUS</sub> x 2) –  | _                 | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid        | _                         | 8.5               | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid      | -2                        | _                 | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup   | 17                        | _                 | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold    | 0                         | _                 | ns   |       |

<sup>1.</sup> The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

<sup>2.</sup> The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 22. DSPI classic SPI timing — master mode

Table 36. Slave mode DSPI timing (limited voltage range)

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
|      | Operating voltage                        | 2.7                       | 3.6                       | V    |
|      | Frequency of operation                   |                           | 15                        | MHz  |
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 21                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 15                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 15                        | ns   |



Figure 23. DSPI classic SPI timing — slave mode

## 3.9.4 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                         | Min.                          | Max.                     | Unit | Notes |
|-----|-------------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                   | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation              | _                             | 25                       | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –      | _                        | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                             | 10                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -7.8                          | _                        | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 24                            | _                        | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | _                        | ns   |       |

Table 37. Master mode DSPI timing (full voltage range)

<sup>3.</sup> The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 24. DSPI classic SPI timing — master mode

Table 38. Slave mode DSPI timing (full voltage range)

| Num | Description       | Min. | Max. | Unit |
|-----|-------------------|------|------|------|
|     | Operating voltage | 1.71 | 3.6  | V    |

<sup>1.</sup> The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

<sup>2.</sup> The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

Table 38. Slave mode DSPI timing (full voltage range) (continued)

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Frequency of operation                   | _                         | 12.5                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 27.5                     | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2.5                       | _                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 22                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 22                       | ns   |



Figure 25. DSPI classic SPI timing — slave mode

## 3.9.5 I<sup>2</sup>C

See General switching specifications.

#### 3.9.6 **UART**

See General switching specifications.

## 4 Dimensions

## 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to www.nxp.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 144-pin MAPBGA                           | 98ASA00222D                   |
| 144-pin LQFP                             | 98ASS23177W                   |
| 100-pin LQFP                             | 98ASS23308W                   |

## 5 Pinouts and Packaging

#### 5.1 KV5x Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name         | Default                              | ALT0                                 | ALT1             | ALT2          | ALT3            | ALT4         | ALT5    | ALT6     | ALT7 | ALT8             | ALT9 |
|-------------------|-------------|-------------|------------------|--------------------------------------|--------------------------------------|------------------|---------------|-----------------|--------------|---------|----------|------|------------------|------|
| D3                | 1           | 1           | PTE0             | HSADC0B<br>_CH16/<br>HSADC1A<br>_CH0 | HSADC0B<br>_CH16/<br>HSADC1A<br>_CH0 | PTE0             | SPI1_<br>PCS1 | UART1_<br>TX    | XB_<br>OUT10 | XB_IN11 | I2C1_SDA |      | TRACE_<br>CLKOUT |      |
| D2                | 2           | 2           | PTE1/<br>LLWU_P0 | HSADC0B<br>_CH17/<br>HSADC1A<br>_CH1 | HSADC0B<br>_CH17/<br>HSADC1A<br>_CH1 | PTE1/<br>LLWU_P0 | SPI1_<br>SOUT | UART1_<br>RX    | XB_<br>OUT11 | XB_IN7  | I2C1_SCL |      | TRACE_<br>D3     |      |
| D1                | 3           | 3           | PTE2/<br>LLWU_P1 | HSADC0B<br>_CH10/<br>HSADC1B<br>_CH0 | HSADC0B<br>_CH10/<br>HSADC1B<br>_CH0 | PTE2/<br>LLWU_P1 | SPI1_SCK      | UART1_<br>CTS_b |              |         |          |      | TRACE_<br>D2     |      |
| E4                | 4           | 4           | PTE3             | HSADC0B<br>_CH11/<br>HSADC1B<br>_CH1 | HSADC0B<br>_CH11/<br>HSADC1B<br>_CH1 | PTE3             | SPI1_SIN      | UART1_<br>RTS_b |              |         |          |      | TRACE_<br>D1     |      |
| E5                | 5           | -           | VDD              | VDD                                  | VDD                                  |                  |               |                 |              |         |          |      |                  |      |
| F6                | 6           | _           | VSS              | VSS                                  | VSS                                  |                  |               |                 |              |         |          |      |                  |      |
| E3                | 7           | 5           | PTE4/<br>LLWU_P2 | HSADC1A<br>_CH4/<br>ADC0_            | HSADC1A<br>_CH4/<br>ADC0_            | PTE4/<br>LLWU_P2 | SPI1_<br>PCS0 | UART3_<br>TX    |              |         |          |      | TRACE_<br>D0     |      |

#### **Pinouts and Packaging**

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name               | Default                                            | ALT0                                               | ALT1                   | ALT2          | ALT3            | ALT4           | ALT5            | ALT6            | ALT7 | ALT8 | ALT9 |
|-------------------|-------------|-------------|------------------------|----------------------------------------------------|----------------------------------------------------|------------------------|---------------|-----------------|----------------|-----------------|-----------------|------|------|------|
|                   |             |             |                        | SE2/<br>ADC0_<br>DP2                               | SE2/<br>ADC0_<br>DP2                               |                        |               |                 |                |                 |                 |      |      |      |
| E2                | 8           | 6           | PTE5                   | HSADC1A<br>_CH5/<br>ADC0_<br>SE10/<br>ADC0_<br>DM2 | HSADC1A<br>_CH5/<br>ADC0_<br>SE10/<br>ADC0_<br>DM2 | PTE5                   | SPI1_<br>PCS2 | UART3_<br>RX    |                | FLEXPWM<br>1_A0 | FTM3_<br>CH0    |      |      |      |
| E1                | 9           | 7           | PTE6/<br>LLWU_<br>P16  | HSADC1B<br>_CH7/<br>ADC0_<br>SE4a                  | HSADC1B<br>_CH7/<br>ADC0_<br>SE4a                  | PTE6/<br>LLWU_<br>P16  | SPI1_<br>PCS3 | UART3_<br>CTS_b |                | FLEXPWM<br>1_B0 | FTM3_<br>CH1    |      |      |      |
| F4                | 10          | 1           | PTE7                   | DISABLED                                           |                                                    | PTE7                   |               | UART3_<br>RTS_b |                | FLEXPWM<br>1_A1 | FTM3_<br>CH2    |      |      |      |
| F3                | 11          | 1           | PTE8                   | DISABLED                                           |                                                    | PTE8                   |               | UART5_<br>TX    |                | FLEXPWM<br>1_B1 | FTM3_<br>CH3    |      |      |      |
| F2                | 12          | -           | PTE9/<br>LLWU_<br>P17  | DISABLED                                           |                                                    | PTE9/<br>LLWU_<br>P17  |               | UART5_<br>RX    |                | FLEXPWM<br>1_A2 | FTM3_<br>CH4    |      |      |      |
| F1                | 13          | -           | PTE10/<br>LLWU_<br>P18 | DISABLED                                           |                                                    | PTE10/<br>LLWU_<br>P18 |               | UART5_<br>CTS_b |                | FLEXPWM<br>1_B2 | FTM3_<br>CH5    |      |      |      |
| G4                | 14          |             | PTE11                  | HSADC1A<br>_CH6/<br>ADC0_<br>SE3/<br>ADC0_<br>DP3  | HSADC1A<br>_CH6/<br>ADC0_<br>SE3/<br>ADC0_<br>DP3  | PTE11                  |               | UART5_<br>RTS_b |                | FLEXPWM<br>1_A3 | FTM3_<br>CH6    |      |      |      |
| G3                | 15          |             | PTE12                  | HSADC1B<br>_CH6/<br>ADC0_<br>SE11/<br>ADC0_<br>DM3 | HSADC1B<br>_CH6/<br>ADC0_<br>SE11/<br>ADC0_<br>DM3 | PTE12                  |               |                 |                | FLEXPWM<br>1_B3 | FTM3_<br>CH7    |      |      |      |
| E6                | 16          | 8           | VDD                    | VDD                                                | VDD                                                |                        |               |                 |                |                 |                 |      |      |      |
| F7                | 17          | 9           | VSS                    | VSS                                                | VSS                                                |                        |               |                 |                |                 |                 |      |      |      |
| H1                | 18          | 10          | PTE16                  | HSADCOA<br>_CH0/<br>ADCO_<br>SE1/<br>ADCO_<br>DP1  | HSADC0A<br>_CH0/<br>ADC0_<br>SE1/<br>ADC0_<br>DP1  | PTE16                  | SPIO_<br>PCS0 | UART2_<br>TX    | FTM_<br>CLKIN0 |                 | FTM0_<br>FLT3   |      |      |      |
| H2                | 19          | 11          | PTE17/<br>LLWU_<br>P19 | HSADC0A<br>_CH1/<br>ADC0_<br>SE9/<br>ADC0_<br>DM1  | HSADC0A<br>_CH1/<br>ADC0_<br>SE9/<br>ADC0_<br>DM1  | PTE17/<br>LLWU_<br>P19 | SPI0_SCK      | UART2_<br>RX    | FTM_<br>CLKIN1 |                 | LPTMR0_<br>ALT3 |      |      |      |

| 144        | 144  | 100  | Pin Name                             | Default                              | ALT0                                 | ALT1                   | ALT2          | ALT3            | ALT4         | ALT5            | ALT6         | ALT7 | ALT8 | ALT9 |
|------------|------|------|--------------------------------------|--------------------------------------|--------------------------------------|------------------------|---------------|-----------------|--------------|-----------------|--------------|------|------|------|
| MAP<br>BGA | LQFP | LQFP |                                      |                                      |                                      |                        |               |                 |              |                 |              |      |      |      |
| G1         | 20   | 12   | PTE18/<br>LLWU_<br>P20               | HSADC0B<br>_CH0/<br>ADC0_<br>SE5a    | HSADC0B<br>_CH0/<br>ADC0_<br>SE5a    | PTE18/<br>LLWU_<br>P20 | SPI0_<br>SOUT | UART2_<br>CTS_b | I2CO_SDA     |                 |              |      |      |      |
| G2         | 21   | 13   | PTE19                                | HSADC0B<br>_CH1/<br>ADC0_<br>SE6a    | HSADCOB<br>_CH1/<br>ADCO_<br>SE6a    | PTE19                  | SPI0_SIN      | UART2_<br>RTS_b | I2C0_SCL     |                 | CMP3_<br>OUT |      |      |      |
| Н3         | 22   | -    | VSS                                  | VSS                                  | VSS                                  |                        |               |                 |              |                 |              |      |      |      |
| J1         | 23   | 14   | HSADC0A<br>_CH6                      | HSADC0A<br>_CH6/<br>ADC0_<br>SE7a    | HSADC0A<br>_CH6/<br>ADC0_<br>SE7a    |                        |               |                 |              |                 |              |      |      |      |
| J2         | 24   | 15   | HSADCOA<br>_CH7/<br>ADCO_<br>SE4b    | HSADC0A<br>_CH7/<br>ADC0_<br>SE4b    | HSADC0A<br>_CH7/<br>ADC0_<br>SE4b    |                        |               |                 |              |                 |              |      |      |      |
| K1         | 25   | 16   | PTE20                                | HSADC0A<br>_CH8/<br>ADC0_<br>SE5b    | HSADC0A<br>_CH8/<br>ADC0_<br>SE5b    | PTE20                  |               | FTM1_<br>CH0    | UARTO_<br>TX | FTM1_<br>QD_PHA |              |      |      |      |
| K2         | 26   | 17   | PTE21                                | HSADC0A<br>_CH9/<br>HSADC1A<br>_CH7  | HSADC0A<br>_CH9/<br>HSADC1A<br>_CH7  | PTE21                  | XB_IN9        | FTM1_<br>CH1    | UARTO_<br>RX | FTM1_<br>QD_PHB |              |      |      |      |
| L1         | 27   | 18   | HSADC0A<br>_CH2/<br>HSADC1A<br>_CH2  | HSADC0A<br>_CH2/<br>HSADC1A<br>_CH2  | HSADC0A<br>_CH2/<br>HSADC1A<br>_CH2  |                        |               |                 |              |                 |              |      |      |      |
| L2         | 28   | 19   | HSADC0A<br>_CH3/<br>HSADC1A<br>_CH3  | HSADC0A<br>_CH3/<br>HSADC1A<br>_CH3  | HSADC0A<br>_CH3/<br>HSADC1A<br>_CH3  |                        |               |                 |              |                 |              |      |      |      |
| M1         | 29   | 20   | HSADC0A<br>_CH10/<br>HSADC1B<br>_CH2 | HSADC0A<br>_CH10/<br>HSADC1B<br>_CH2 | HSADC0A<br>_CH10/<br>HSADC1B<br>_CH2 |                        |               |                 |              |                 |              |      |      |      |
| M2         | 30   | 21   | HSADC0A<br>_CH11/<br>HSADC1B<br>_CH3 | HSADC0A<br>_CH11/<br>HSADC1B<br>_CH3 | HSADC0A<br>_CH11/<br>HSADC1B<br>_CH3 |                        |               |                 |              |                 |              |      |      |      |
| H5         | 31   | 22   | VDDA                                 | VDDA                                 | VDDA                                 |                        |               |                 |              |                 |              |      |      |      |
| G5         | 32   | 23   | VREFH                                | VREFH                                | VREFH                                |                        |               |                 |              |                 |              |      |      |      |
| G6         | 33   | 24   | VREFL                                | VREFL                                | VREFL                                |                        |               |                 |              |                 |              |      |      |      |
| H6         | 34   | 25   | VSSA                                 | VSSA                                 | VSSA                                 |                        |               |                 |              |                 |              |      |      |      |
| K3         | 35   | -    | ADC0_<br>SE0/<br>ADC0_               | ADC0_<br>SE0/<br>ADC0_               | ADC0_<br>SE0/<br>ADC0_               |                        |               |                 |              |                 |              |      |      |      |

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name                                       | Default                                           | ALT0                                              | ALT1                   | ALT2                    | ALT3         | ALT4   | ALT5            | ALT6          | ALT7                      | ALT8            | ALT9 |
|-------------------|-------------|-------------|------------------------------------------------|---------------------------------------------------|---------------------------------------------------|------------------------|-------------------------|--------------|--------|-----------------|---------------|---------------------------|-----------------|------|
|                   |             |             | DP0/<br>CMP2_IN5                               | DP0/<br>CMP2_IN5                                  | DP0/<br>CMP2_IN5                                  |                        |                         |              |        |                 |               |                           |                 |      |
| J3                | 36          | -           | ADC0_<br>SE8/<br>ADC0_<br>DM0/<br>CMP1_IN2     | ADC0_<br>SE8/<br>ADC0_<br>DM0/<br>CMP1_IN2        | ADC0_<br>SE8/<br>ADC0_<br>DM0/<br>CMP1_IN2        |                        |                         |              |        |                 |               |                           |                 |      |
| M3                | 37          | 26          | PTE29                                          | HSADC0A<br>_CH4/<br>CMP1_<br>IN5/<br>CMP0_IN5     | HSADC0A<br>_CH4/<br>CMP1_<br>IN5/<br>CMP0_IN5     | PTE29                  |                         | FTM0_<br>CH2 |        | FTM_<br>CLKIN0  |               |                           |                 |      |
| L3                | 38          | 27          | PTE30                                          | DAC0_<br>OUT/<br>CMP1_<br>IN3/<br>HSADC0A<br>_CH5 | DAC0_<br>OUT/<br>CMP1_<br>IN3/<br>HSADC0A<br>_CH5 | PTE30                  |                         | FTM0_<br>CH3 |        | FTM_<br>CLKIN1  |               |                           |                 |      |
| L4                | 39          | 28          | HSADC0A<br>_CH12/<br>CMP0_<br>IN4/<br>CMP2_IN3 | HSADC0A<br>_CH12/<br>CMP0_<br>IN4/<br>CMP2_IN3    | HSADC0A<br>_CH12/<br>CMP0_<br>IN4/<br>CMP2_IN3    |                        |                         |              |        |                 |               |                           |                 |      |
| L5                | 40          | _           | PTE13                                          | DISABLED                                          |                                                   | PTE13                  |                         |              |        |                 |               |                           |                 |      |
| M7                | 41          | ı           | PTE22                                          | DISABLED                                          |                                                   | PTE22                  |                         | FTM2_<br>CH0 | XB_IN2 | FTM2_<br>QD_PHA |               |                           |                 |      |
| M6                | 42          | -           | PTE23                                          | DISABLED                                          |                                                   | PTE23                  |                         | FTM2_<br>CH1 | XB_IN3 | FTM2_<br>QD_PHB |               |                           |                 |      |
| _                 | _           | 29          | VSS                                            | VSS                                               | VSS                                               |                        |                         |              |        |                 |               |                           |                 |      |
| L6                | 43          | 30          | VDD                                            | VDD                                               | VDD                                               |                        |                         |              |        |                 |               |                           |                 |      |
| _                 | 44          | _           | VSS                                            | VSS                                               | VSS                                               |                        |                         |              |        |                 |               |                           |                 |      |
| M4                | 45          | 31          | PTE24                                          | HSADC0B<br>_CH4/<br>HSADC1B<br>_CH4               | HSADC0B<br>_CH4/<br>HSADC1B<br>_CH4               | PTE24                  | CAN1_TX                 | FTM0_<br>CH0 | XB_IN2 | I2C0_SCL        | EWM_<br>OUT_b | XB_OUT4                   | UART4_<br>TX    |      |
| K5                | 46          | 32          | PTE25/<br>LLWU_<br>P21                         | HSADC0B<br>_CH5/<br>HSADC1B<br>_CH5               | HSADC0B<br>_CH5/<br>HSADC1B<br>_CH5               | PTE25/<br>LLWU_<br>P21 | CAN1_RX                 | FTM0_<br>CH1 | XB_IN3 | I2C0_SDA        | EWM_IN        | XB_OUT5                   | UART4_<br>RX    |      |
| K4                | 47          | 33          | PTE26                                          | DISABLED                                          |                                                   | PTE26                  | ENET_<br>1588_<br>CLKIN | FTM0_<br>CH4 |        |                 |               |                           | UART4_<br>CTS_b |      |
| J4                | 48          | -           | PTE27                                          | DISABLED                                          |                                                   | PTE27                  | CAN2_TX                 |              |        |                 |               |                           | UART4_<br>RTS_b |      |
| H4                | 49          | 1           | PTE28                                          | DISABLED                                          |                                                   | PTE28                  | CAN2_RX                 |              |        |                 |               |                           |                 |      |
| J5                | 50          | 34          | PTA0                                           | JTAG_<br>TCLK/<br>SWD_CLK                         |                                                   | PTA0                   | UARTO_<br>CTS_b/        | FTM0_<br>CH5 | XB_IN4 | EWM_IN          |               | JTAG_<br>TCLK/<br>SWD_CLK |                 |      |

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name               | Default                        | ALT0            | ALT1                   | ALT2            | ALT3         | ALT4                             | ALT5                               | ALT6            | ALT7                           | ALT8     | ALT9 |
|-------------------|-------------|-------------|------------------------|--------------------------------|-----------------|------------------------|-----------------|--------------|----------------------------------|------------------------------------|-----------------|--------------------------------|----------|------|
|                   |             |             |                        |                                |                 |                        | UARTO_<br>COL_b |              |                                  |                                    |                 |                                |          |      |
| J6                | 51          | 35          | PTA1                   | JTAG_TDI                       |                 | PTA1                   | UARTO_<br>RX    | FTM0_<br>CH6 | CMP0_<br>OUT                     | FTM2_<br>QD_PHA                    | FTM1_<br>CH1    | JTAG_TDI                       |          |      |
| K6                | 52          | 36          | PTA2                   | JTAG_<br>TDO/<br>TRACE_<br>SWO |                 | PTA2                   | UARTO_<br>TX    | FTM0_<br>CH7 | CMP1_<br>OUT                     | FTM2_<br>QD_PHB                    | FTM1_<br>CH0    | JTAG_<br>TDO/<br>TRACE_<br>SWO |          |      |
| K7                | 53          | 37          | PTA3                   | JTAG_<br>TMS/<br>SWD_DIO       |                 | PTA3                   | UARTO_<br>RTS_b | FTM0_<br>CH0 | XB_IN9                           | EWM_<br>OUT_b                      | FLEXPWM<br>0_A0 | JTAG_<br>TMS/<br>SWD_DIO       |          |      |
| L7                | 54          | 38          | PTA4/<br>LLWU_P3       | NMI_b                          |                 | PTA4/<br>LLWU_P3       |                 | FTM0_<br>CH1 | XB_IN10                          | FTM0_<br>FLT3                      | FLEXPWM<br>0_B0 | NMI_b                          |          |      |
| M8                | 55          | 39          | PTA5                   | DISABLED                       |                 | PTA5                   |                 | FTM0_<br>CH2 | RMIIO_<br>RXER/<br>MIIO_<br>RXER | CMP2_<br>OUT                       |                 | JTAG_<br>TRST_b                |          |      |
| E7                | 56          | 40          | VDD                    | VDD                            | VDD             |                        |                 |              |                                  |                                    |                 |                                |          |      |
| G7                | 57          | 41          | VSS                    | VSS                            | VSS             |                        |                 |              |                                  |                                    |                 |                                |          |      |
| J7                | 58          | _           | PTA6                   | DISABLED                       |                 | PTA6                   |                 | FTM0_<br>CH3 |                                  | CLKOUT                             |                 | TRACE_<br>CLKOUT               |          |      |
| J8                | 59          | _           | PTA7                   | HSADC1B<br>_CH8                | HSADC1B<br>_CH8 | PTA7                   |                 | FTM0_<br>CH4 |                                  | RMIIO_<br>MDIO/<br>MIIO_<br>MDIO   |                 | TRACE_<br>D3                   |          |      |
| K8                | 60          | _           | PTA8                   | HSADC1B<br>_CH9                | HSADC1B<br>_CH9 | PTA8                   |                 | FTM1_<br>CH0 |                                  | RMIIO_<br>MDC/<br>MIIO_MDC         |                 | TRACE_<br>D2                   |          |      |
| L8                | 61          | -           | PTA9                   | DISABLED                       |                 | PTA9                   |                 | FTM1_<br>CH1 |                                  | MIIO_<br>RXD3                      |                 | TRACE_<br>D1                   |          |      |
| M9                | 62          | _           | PTA10/<br>LLWU_<br>P22 | DISABLED                       |                 | PTA10/<br>LLWU_<br>P22 |                 | FTM2_<br>CH0 |                                  | MIIO_<br>RXD2                      | FTM2_<br>QD_PHA | TRACE_<br>D0                   |          |      |
| L9                | 63          | -           | PTA11/<br>LLWU_<br>P23 | DISABLED                       |                 | PTA11/<br>LLWU_<br>P23 |                 | FTM2_<br>CH1 |                                  | MIIO_<br>RXCLK                     | FTM2_<br>QD_PHB |                                | I2C0_SDA |      |
| K9                | 64          | 42          | PTA12                  | CMP2_IN0                       | CMP2_IN0        | PTA12                  | CAN0_TX         | FTM1_<br>CH0 |                                  | RMII0_<br>RXD1/<br>MII0_<br>RXD1   |                 | FTM1_<br>QD_PHA                | I2C0_SCL |      |
| J9                | 65          | 43          | PTA13/<br>LLWU_P4      | CMP2_IN1                       | CMP2_IN1        | PTA13/<br>LLWU_P4      | CANO_RX         | FTM1_<br>CH1 |                                  | RMII0_<br>RXD0/<br>MII0_<br>RXD0   |                 | FTM1_<br>QD_PHB                | I2C1_SDA |      |
| L10               | 66          | 44          | PTA14                  | CMP3_IN0                       | CMP3_IN0        | PTA14                  | SPIO_<br>PCS0   | UARTO_<br>TX | CAN2_TX                          | RMIIO_<br>CRS_DV/<br>MIIO_<br>RXDV |                 |                                | I2C1_SCL |      |

#### **Pinouts and Packaging**

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name         | Default                       | ALT0                          | ALT1             | ALT2          | ALT3                                | ALT4            | ALT5                             | ALT6            | ALT7         | ALT8                             | ALT9 |
|-------------------|-------------|-------------|------------------|-------------------------------|-------------------------------|------------------|---------------|-------------------------------------|-----------------|----------------------------------|-----------------|--------------|----------------------------------|------|
| L11               | 67          | 45          | PTA15            | CMP3_IN1                      | CMP3_IN1                      | PTA15            | SPI0_SCK      | UARTO_<br>RX                        | CAN2_RX         | RMIIO_<br>TXEN/<br>MIIO_<br>TXEN |                 |              |                                  |      |
| K10               | 68          | 46          | PTA16            | CMP3_IN2                      | CMP3_IN2                      | PTA16            | SPI0_<br>SOUT | UARTO_<br>CTS_b/<br>UARTO_<br>COL_b |                 | RMII0_<br>TXD0/<br>MII0_TXD0     |                 |              |                                  |      |
| K11               | 69          | 47          | PTA17            | HSADC0A<br>_CH15              | HSADCOA<br>_CH15              | PTA17            | SPI0_SIN      | UARTO_<br>RTS_b                     |                 | RMIIO_<br>TXD1/<br>MIIO_TXD1     |                 |              |                                  |      |
| E8                | 70          | 48          | VDD              | VDD                           | VDD                           |                  |               |                                     |                 |                                  |                 |              |                                  |      |
| G8                | 71          | 49          | VSS              | VSS                           | VSS                           |                  |               |                                     |                 |                                  |                 |              |                                  |      |
| M12               | 72          | 50          | PTA18            | EXTAL0                        | EXTAL0                        | PTA18            | XB_IN7        | FTM0_<br>FLT2                       | FTM_<br>CLKIN0  | XB_OUT8                          | FTM3_<br>CH2    |              |                                  |      |
| M11               | 73          | 51          | PTA19            | XTAL0                         | XTAL0                         | PTA19            | XB_IN8        | FTM1_<br>FLT0                       | FTM_<br>CLKIN1  | XB_OUT9                          | LPTMR0_<br>ALT1 |              |                                  |      |
| L12               | 74          | 52          | RESET_b          | RESET_b                       | RESET_b                       |                  |               |                                     |                 |                                  |                 |              |                                  |      |
| K12               | 75          | ı           | PTA24            | DISABLED                      |                               | PTA24            | XB_IN4        |                                     |                 | MII0_TXD2                        |                 |              | FB_A29                           |      |
| J12               | 76          | _           | PTA25            | DISABLED                      |                               | PTA25            | XB_IN5        |                                     |                 | MIIO_<br>TXCLK                   |                 |              | FB_A28                           |      |
| J11               | 77          | _           | PTA26            | DISABLED                      |                               | PTA26            |               |                                     |                 | MII0_TXD3                        |                 |              | FB_A27                           |      |
| J10               | 78          | _           | PTA27            | DISABLED                      |                               | PTA27            |               |                                     |                 | MII0_CRS                         |                 |              | FB_A26                           |      |
| H12               | 79          | 1           | PTA28            | DISABLED                      |                               | PTA28            |               |                                     |                 | MIIO_<br>TXER                    |                 |              | FB_A25                           |      |
| H11               | 80          | -           | PTA29            | DISABLED                      |                               | PTA29            |               |                                     |                 | MII0_COL                         |                 |              | FB_A24                           |      |
| H10               | 81          | 53          | PTB0/<br>LLWU_P5 | HSADC0B<br>_CH2               | HSADC0B<br>_CH2               | PTB0/<br>LLWU_P5 | I2C0_SCL      | FTM1_<br>CH0                        |                 |                                  | FTM1_<br>QD_PHA | UARTO_<br>RX | RMIIO_<br>MDIO/<br>MIIO_<br>MDIO |      |
| H9                | 82          | 54          | PTB1             | HSADC0B<br>_CH3               | HSADC0B<br>_CH3               | PTB1             | I2C0_SDA      | FTM1_<br>CH1                        | FTM0_<br>FLT2   | EWM_IN                           | FTM1_<br>QD_PHB | UARTO_<br>TX | RMII0_<br>MDC/<br>MII0_MDC       |      |
| G12               | 83          | 55          | PTB2             | HSADC0A<br>_CH14/<br>CMP2_IN2 | HSADC0A<br>_CH14/<br>CMP2_IN2 | PTB2             | I2C0_SCL      | UARTO_<br>RTS_b                     | FTM0_<br>FLT1   | ENET0_<br>1588_<br>TMR0          | FTM0_<br>FLT3   |              |                                  |      |
| G11               | 84          | 56          | PTB3             | HSADC0B<br>_CH15/<br>CMP3_IN5 | HSADC0B<br>_CH15/<br>CMP3_IN5 | PTB3             | I2CO_SDA      | UARTO_<br>CTS_b/<br>UARTO_<br>COL_b |                 | ENET0_<br>1588_<br>TMR1          | FTM0_<br>FLT0   |              |                                  |      |
| G10               | 85          | ı           | PTB4             | ADC0_<br>SE6b                 | ADC0_<br>SE6b                 | PTB4             |               |                                     | FLEXPWM<br>1_X0 | ENET0_<br>1588_<br>TMR2          | FTM1_<br>FLT0   |              |                                  |      |
| G9                | 86          | ı           | PTB5             | ADC0_<br>SE7b                 | ADC0_<br>SE7b                 | PTB5             |               |                                     | FLEXPWM<br>1_X1 | ENET0_<br>1588_<br>TMR3          | FTM2_<br>FLT0   |              |                                  |      |

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name         | Default                       | ALT0                          | ALT1             | ALT2          | ALT3            | ALT4            | ALT5                    | ALT6            | ALT7          | ALT8    | ALT9 |
|-------------------|-------------|-------------|------------------|-------------------------------|-------------------------------|------------------|---------------|-----------------|-----------------|-------------------------|-----------------|---------------|---------|------|
| F12               | 87          | -           | PTB6             | HSADC1A<br>_CH12              | HSADC1A<br>_CH12              | PTB6             | CAN2_TX       |                 | FLEXPWM<br>1_X2 |                         |                 |               | FB_AD23 |      |
| F11               | 88          | ı           | PTB7             | HSADC1A<br>_CH13              | HSADC1A<br>_CH13              | PTB7             | CAN2_RX       |                 | FLEXPWM<br>1_X3 |                         |                 |               | FB_AD22 |      |
| F10               | 89          | 1           | PTB8             | DISABLED                      |                               | PTB8             |               | UART3_<br>RTS_b |                 |                         |                 |               | FB_AD21 |      |
| F9                | 90          | 57          | PTB9             | DISABLED                      |                               | PTB9             | SPI1_<br>PCS1 | UART3_<br>CTS_b |                 | ENET0_<br>1588_<br>TMR2 |                 |               | FB_AD20 |      |
| E12               | 91          | 58          | PTB10            | HSADC0B<br>_CH6               | HSADC0B<br>_CH6               | PTB10            | SPI1_<br>PCS0 | UART3_<br>RX    |                 | ENET0_<br>1588_<br>TMR3 | FTM0_<br>FLT1   |               | FB_AD19 |      |
| E11               | 92          | 59          | PTB11            | HSADC0B<br>_CH7               | HSADC0B<br>_CH7               | PTB11            | SPI1_SCK      | UART3_<br>TX    |                 |                         | FTM0_<br>FLT2   |               | FB_AD18 |      |
| H7                | 93          | 60          | VSS              | VSS                           | VSS                           |                  |               |                 |                 |                         |                 |               |         |      |
| F5                | 94          | 61          | VDD              | VDD                           | VDD                           |                  |               |                 |                 |                         |                 |               |         |      |
| E10               | 95          | 62          | PTB16            | DISABLED                      |                               | PTB16            | SPI1_<br>SOUT | UARTO_<br>RX    | FTM_<br>CLKIN2  | CAN0_TX                 | EWM_IN          | XB_IN5        | FB_AD17 |      |
| E9                | 96          | 63          | PTB17            | DISABLED                      |                               | PTB17            | SPI1_SIN      | UARTO_<br>TX    | FTM_<br>CLKIN1  | CANO_RX                 | EWM_<br>OUT_b   |               | FB_AD16 |      |
| D12               | 97          | 64          | PTB18            | DISABLED                      |                               | PTB18            | CAN0_TX       | FTM2_<br>CH0    | FTM3_<br>CH2    | FLEXPWM<br>1_A1         | FTM2_<br>QD_PHA |               | FB_AD15 |      |
| D11               | 98          | 65          | PTB19            | DISABLED                      |                               | PTB19            | CANO_RX       | FTM2_<br>CH1    | FTM3_<br>CH3    | FLEXPWM<br>1_B1         | FTM2_<br>QD_PHB |               | FB_OE_b |      |
| D10               | 99          | 66          | PTB20            | DISABLED                      |                               | PTB20            | SPI2_<br>PCS0 |                 |                 | FLEXPWM<br>0_X0         | CMP0_<br>OUT    |               | FB_AD31 |      |
| D9                | 100         | 67          | PTB21            | DISABLED                      |                               | PTB21            | SPI2_SCK      |                 |                 | FLEXPWM<br>0_X1         | CMP1_<br>OUT    |               | FB_AD30 |      |
| C12               | 101         | 68          | PTB22            | DISABLED                      |                               | PTB22            | SPI2_<br>SOUT |                 |                 | FLEXPWM<br>0_X2         | CMP2_<br>OUT    |               | FB_AD29 |      |
| C11               | 102         | 69          | PTB23            | DISABLED                      |                               | PTB23            | SPI2_SIN      | SPI0_<br>PCS5   |                 | FLEXPWM<br>0_X3         | CMP3_<br>OUT    |               | FB_AD28 |      |
| B12               | 103         | 70          | PTC0             | HSADC0B<br>_CH8               | HSADC0B<br>_CH8               | PTC0             | SPI0_<br>PCS4 | PDB0_<br>EXTRG  |                 |                         | FTM0_<br>FLT1   | SPIO_<br>PCS0 | FB_AD14 |      |
| B11               | 104         | 71          | PTC1/<br>LLWU_P6 | HSADC0B<br>_CH9               | HSADC0B<br>_CH9               | PTC1/<br>LLWU_P6 | SPI0_<br>PCS3 | UART1_<br>RTS_b | FTM0_<br>CH0    | FLEXPWM<br>0_A3         | XB_IN11         |               | FB_AD13 |      |
| A12               | 105         | 72          | PTC2             | HSADC1B<br>_CH10/<br>CMP1_IN0 | HSADC1B<br>_CH10/<br>CMP1_IN0 | PTC2             | SPI0_<br>PCS2 | UART1_<br>CTS_b | FTM0_<br>CH1    | FLEXPWM<br>0_B3         | XB_IN6          |               | FB_AD12 |      |
| A11               | 106         | 73          | PTC3/<br>LLWU_P7 | CMP1_IN1                      | CMP1_IN1                      | PTC3/<br>LLWU_P7 | SPI0_<br>PCS1 | UART1_<br>RX    | FTM0_<br>CH2    | CLKOUT                  | FTM3_<br>FLT0   |               |         |      |
| H8                | 107         | 74          | VSS              | VSS                           | VSS                           |                  |               |                 |                 |                         |                 |               |         |      |
| 1                 | 108         | 75          | VDD              | VDD                           | VDD                           |                  |               |                 |                 |                         |                 |               |         |      |
| A9                | 109         | 76          | PTC4/<br>LLWU_P8 | DISABLED                      |                               | PTC4/<br>LLWU_P8 | SPI0_<br>PCS0 | UART1_<br>TX    | FTM0_<br>CH3    |                         | CMP1_<br>OUT    |               | FB_AD11 |      |

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name               | Default                       | ALT0                          | ALT1                   | ALT2          | ALT3            | ALT4                    | ALT5            | ALT6          | ALT7          | ALT8                                               | ALT9            |
|-------------------|-------------|-------------|------------------------|-------------------------------|-------------------------------|------------------------|---------------|-----------------|-------------------------|-----------------|---------------|---------------|----------------------------------------------------|-----------------|
| D8                | 110         | 77          | PTC5/<br>LLWU_P9       | DISABLED                      |                               | PTC5/<br>LLWU_P9       | SPI0_SCK      | LPTMR0_<br>ALT2 | XB_IN2                  |                 | CMP0_<br>OUT  | FTM0_<br>CH2  | FB_AD10                                            |                 |
| C8                | 111         | 78          | PTC6/<br>LLWU_<br>P10  | CMP2_<br>IN4/<br>CMP0_IN0     | CMP2_<br>IN4/<br>CMP0_IN0     | PTC6/<br>LLWU_<br>P10  | SPI0_<br>SOUT | PDB0_<br>EXTRG  | XB_IN3                  | UARTO_<br>RX    | XB_OUT6       | I2C0_SCL      | FB_AD9                                             |                 |
| B8                | 112         | 79          | PTC7                   | CMP3_<br>IN4/<br>CMP0_IN1     | CMP3_<br>IN4/<br>CMP0_IN1     | PTC7                   | SPI0_SIN      |                 | XB_IN4                  | UARTO_<br>TX    | XB_OUT7       | I2CO_SDA      | FB_AD8                                             |                 |
| A8                | 113         | 80          | PTC8                   | HSADC1B<br>_CH11/<br>CMP0_IN2 | HSADC1B<br>_CH11/<br>CMP0_IN2 | PTC8                   |               | FTM3_<br>CH4    | FLEXPWM<br>1_A2         |                 |               |               | FB_AD7                                             |                 |
| D7                | 114         | 81          | PTC9                   | HSADC1B<br>_CH12/<br>CMP0_IN3 | HSADC1B<br>_CH12/<br>CMP0_IN3 | PTC9                   |               | FTM3_<br>CH5    | FLEXPWM<br>1_B2         |                 |               |               | FB_AD6                                             |                 |
| C7                | 115         | 82          | PTC10                  | HSADC1B<br>_CH13              | HSADC1B<br>_CH13              | PTC10                  | I2C1_SCL      | FTM3_<br>CH6    | FLEXPWM<br>1_A3         |                 |               |               | FB_AD5                                             |                 |
| B7                | 116         | 83          | PTC11/<br>LLWU_<br>P11 | HSADC1B<br>_CH14              | HSADC1B<br>_CH14              | PTC11/<br>LLWU_<br>P11 | I2C1_SDA      | FTM3_<br>CH7    | FLEXPWM<br>1_B3         |                 |               |               | FB_RW_b                                            |                 |
| A7                | 117         | 84          | PTC12                  | DISABLED                      |                               | PTC12                  | CAN2_TX       |                 | FTM_<br>CLKIN0          | FLEXPWM<br>1_A1 | FTM3_<br>FLT0 | SPI2_<br>PCS1 | FB_AD27                                            | UART4_<br>RTS_b |
| D6                | 118         | 85          | PTC13                  | DISABLED                      |                               | PTC13                  | CAN2_RX       |                 | FTM_<br>CLKIN1          | FLEXPWM<br>1_B1 |               |               | FB_AD26                                            | UART4_<br>CTS_b |
| C6                | 119         | 86          | PTC14                  | DISABLED                      |                               | PTC14                  | I2C1_SCL      | I2C0_SCL        |                         | FLEXPWM<br>1_A0 |               |               | FB_AD25                                            | UART4_<br>RX    |
| В6                | 120         | 87          | PTC15                  | DISABLED                      |                               | PTC15                  | I2C1_SDA      | I2C0_SDA        |                         | FLEXPWM<br>1_B0 |               |               | FB_AD24                                            | UART4_<br>TX    |
| -                 | 121         | 88          | VSS                    | VSS                           | VSS                           |                        |               |                 |                         |                 |               |               |                                                    |                 |
| -                 | 122         | 89          | VDD                    | VDD                           | VDD                           |                        |               |                 |                         |                 |               |               |                                                    |                 |
| A6                | 123         | 90          | PTC16                  | DISABLED                      |                               | PTC16                  | CAN1_RX       | UART3_<br>RX    | ENET0_<br>1588_<br>TMR0 | FLEXPWM<br>1_A2 |               |               | FB_CS5_<br>b/<br>FB_TSIZ1/<br>FB_BE23_<br>16_b     |                 |
| D5                | 124         | 91          | PTC17                  | DISABLED                      |                               | PTC17                  | CAN1_TX       | UART3_<br>TX    | ENET0_<br>1588_<br>TMR1 | FLEXPWM<br>1_B2 |               |               | FB_CS4_<br>b/<br>FB_TSIZ0/<br>FB_BE31_<br>24_b     |                 |
| C5                | 125         | 92          | PTC18                  | DISABLED                      |                               | PTC18                  |               | UART3_<br>RTS_b | ENET0_<br>1588_<br>TMR2 | FLEXPWM<br>1_A3 |               |               | FB_TBST_<br>b/<br>FB_CS2_<br>b/<br>FB_BE15_<br>8_b |                 |
| B5                | 126         | -           | PTC19                  | DISABLED                      |                               | PTC19                  |               | UART3_<br>CTS_b | ENET0_<br>1588_<br>TMR3 | FLEXPWM<br>1_B3 |               |               | FB_CS3_<br>b/                                      | FB_TA_b         |

| 144<br>MAP<br>BGA | 144<br>LQFP | 100<br>LQFP | Pin Name               | Default          | ALT0             | ALT1                   | ALT2          | ALT3                                | ALT4         | ALT5            | ALT6            | ALT7          | ALT8                                | ALT9            |
|-------------------|-------------|-------------|------------------------|------------------|------------------|------------------------|---------------|-------------------------------------|--------------|-----------------|-----------------|---------------|-------------------------------------|-----------------|
|                   |             |             |                        |                  |                  |                        |               |                                     |              |                 |                 |               | FB_BE7_<br>0_b                      |                 |
| A5                | 127         | 93          | PTD0/<br>LLWU_<br>P12  | DISABLED         |                  | PTD0/<br>LLWU_<br>P12  | SPIO_<br>PCS0 | UART2_<br>RTS_b                     | FTM3_<br>CH0 | FTM0_<br>CH0    | FLEXPWM<br>0_A0 |               | FB_ALE/<br>FB_CS1_<br>b/<br>FB_TS_b | FLEXPWM<br>1_A0 |
| D4                | 128         | 94          | PTD1                   | HSADC1A<br>_CH11 | HSADC1A<br>_CH11 | PTD1                   | SPI0_SCK      | UART2_<br>CTS_b                     | FTM3_<br>CH1 | FTM0_<br>CH1    | FLEXPWM<br>0_B0 |               | FB_CS0_b                            | FLEXPWM<br>1_B0 |
| C4                | 129         | 95          | PTD2/<br>LLWU_<br>P13  | DISABLED         |                  | PTD2/<br>LLWU_<br>P13  | SPI0_<br>SOUT | UART2_<br>RX                        | FTM3_<br>CH2 | FTM0_<br>CH2    | FLEXPWM<br>0_A1 | I2CO_SCL      | FB_AD4                              | FLEXPWM<br>1_A1 |
| B4                | 130         | 96          | PTD3                   | DISABLED         |                  | PTD3                   | SPI0_SIN      | UART2_<br>TX                        | FTM3_<br>CH3 | FTM0_<br>CH3    | FLEXPWM<br>0_B1 | I2C0_SDA      | FB_AD3                              | FLEXPWM<br>1_B1 |
| A4                | 131         | 97          | PTD4/<br>LLWU_<br>P14  | DISABLED         |                  | PTD4/<br>LLWU_<br>P14  | SPIO_<br>PCS1 | UARTO_<br>RTS_b                     | FTM0_<br>CH4 | FLEXPWM<br>0_A2 | EWM_IN          | SPI1_<br>PCS0 | FB_AD2                              |                 |
| A3                | 132         | 98          | PTD5                   | HSADC1A<br>_CH8  | HSADC1A<br>_CH8  | PTD5                   | SPIO_<br>PCS2 | UARTO_<br>CTS_b/<br>UARTO_<br>COL_b | FTM0_<br>CH5 | FLEXPWM<br>0_B2 | EWM_<br>OUT_b   | SPI1_SCK      | FB_AD1                              |                 |
| A2                | 133         | 99          | PTD6/<br>LLWU_<br>P15  | HSADC1A<br>_CH9  | HSADC1A<br>_CH9  | PTD6/<br>LLWU_<br>P15  | SPIO_<br>PCS3 | UARTO_<br>RX                        | FTM0_<br>CH6 | FTM1_<br>CH0    | FTM0_<br>FLT0   | SPI1_<br>SOUT | FB_AD0                              |                 |
| M10               | 134         | 1           | VSS                    | VSS              | VSS              |                        |               |                                     |              |                 |                 |               |                                     |                 |
| F8                | 135         | -           | VDD                    | VDD              | VDD              |                        |               |                                     |              |                 |                 |               |                                     |                 |
| A1                | 136         | 100         | PTD7                   | DISABLED         |                  | PTD7                   |               | UARTO_<br>TX                        | FTM0_<br>CH7 | FTM1_<br>CH1    | FTM0_<br>FLT1   | SPI1_SIN      |                                     |                 |
| C9                | 137         |             | PTD8/<br>LLWU_<br>P24  | DISABLED         |                  | PTD8/<br>LLWU_<br>P24  | I2C1_SCL      | UART5_<br>RX                        |              |                 | FLEXPWM<br>0_A3 |               | FB_A16                              |                 |
| В9                | 138         | 1           | PTD9                   | DISABLED         |                  | PTD9                   | I2C1_SDA      | UART5_<br>TX                        |              |                 | FLEXPWM<br>0_B3 |               | FB_A17                              |                 |
| В3                | 139         | ı           | PTD10                  | DISABLED         |                  | PTD10                  |               | UART5_<br>RTS_b                     |              |                 | FLEXPWM<br>0_A2 |               | FB_A18                              |                 |
| B2                | 140         | ı           | PTD11/<br>LLWU_<br>P25 | DISABLED         |                  | PTD11/<br>LLWU_<br>P25 | SPI2_<br>PCS0 | UART5_<br>CTS_b                     |              |                 | FLEXPWM<br>0_B2 |               | FB_A19                              |                 |
| B1                | 141         | ı           | PTD12                  | DISABLED         |                  | PTD12                  | SPI2_SCK      | FTM3_<br>FLT0                       | XB_IN5       | XB_OUT5         | FLEXPWM<br>0_A1 |               | FB_A20                              |                 |
| C3                | 142         | 1           | PTD13                  | DISABLED         |                  | PTD13                  | SPI2_<br>SOUT |                                     | XB_IN7       | XB_OUT7         | FLEXPWM<br>0_B1 |               | FB_A21                              |                 |
| C2                | 143         | -           | PTD14                  | DISABLED         |                  | PTD14                  | SPI2_SIN      |                                     | XB_IN11      | XB_<br>OUT11    | FLEXPWM<br>0_A0 |               | FB_A22                              |                 |
| C1                | 144         | -           | PTD15                  | DISABLED         |                  | PTD15                  | SPI2_<br>PCS1 |                                     |              |                 | FLEXPWM<br>0_B0 |               | FB_A23                              |                 |

#### 5.2 KV5x Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

|   | 1                                    | 2                                    | 3                                  | 4                                          | 5                  | 6     | 7                  | 8                 | 9                  | 10               | 11               | 12      |   |
|---|--------------------------------------|--------------------------------------|------------------------------------|--------------------------------------------|--------------------|-------|--------------------|-------------------|--------------------|------------------|------------------|---------|---|
| A | PTD7                                 | PTD6/<br>LLWU_P15                    | PTD5                               | PTD4/<br>LLWU_P14                          | PTD0/<br>LLWU_P12  | PTC16 | PTC12              | PTC8              | PTC4/<br>LLWU_P8   |                  | PTC3/<br>LLWU_P7 | PTC2    | A |
| В | PTD12                                | PTD11/<br>LLWU_P25                   | PTD10                              | PTD3                                       | PTC19              | PTC15 | PTC11/<br>LLWU_P11 | PTC7              | PTD9               |                  | PTC1/<br>LLWU_P6 | PTC0    | В |
| С | PTD15                                | PTD14                                | PTD13                              | PTD2/<br>LLWU_P13                          | PTC18              | PTC14 | PTC10              | PTC6/<br>LLWU_P10 | PTD8/<br>LLWU_P24  |                  | PTB23            | PTB22   | С |
| D | PTE2/<br>LLWU_P1                     | PTE1/<br>LLWU_P0                     | PTE0                               | PTD1                                       | PTC17              | PTC13 | PTC9               | PTC5/<br>LLWU_P9  | PTB21              | PTB20            | PTB19            | PTB18   | D |
| E | PTE6/<br>LLWU_P16                    | PTE5                                 | PTE4/<br>LLWU_P2                   | PTE3                                       | VDD                | VDD   | VDD                | VDD               | PTB17              | PTB16            | PTB11            | PTB10   | E |
| F | PTE10/<br>LLWU_P18                   | PTE9/<br>LLWU_P17                    | PTE8                               | PTE7                                       | VDD                | VSS   | VSS                | VDD               | PTB9               | PTB8             | РТВ7             | PTB6    | F |
| G | PTE18/<br>LLWU_P20                   | PTE19                                | PTE12                              | PTE11                                      | VREFH              | VREFL | VSS                | VSS               | PTB5               | PTB4             | PTB3             | PTB2    | G |
| н | PTE16                                | PTE17/<br>LLWU_P19                   | VSS                                | PTE28                                      | VDDA               | VSSA  | VSS                | VSS               | PTB1               | PTB0/<br>LLWU_P5 | PTA29            | PTA28   | н |
| J | HSADC0A_<br>CH6                      | HSADC0A_<br>CH7/<br>ADC0_SE4b        | ADC0_SE8/<br>ADC0_DM0/<br>CMP1_IN2 | PTE27                                      | РТА0               | PTA1  | РТА6               | РТА7              | PTA13/<br>LLWU_P4  | PTA27            | PTA26            | PTA25   | J |
| к | PTE20                                | PTE21                                | ADC0_SE0/<br>ADC0_DP0/<br>CMP2_IN5 | PTE26                                      | PTE25/<br>LLWU_P21 | PTA2  | РТАЗ               | PTA8              | PTA12              | PTA16            | PTA17            | PTA24   | к |
| L | HSADC0A_<br>CH2/<br>HSADC1A_<br>CH2  | HSADC0A_<br>CH3/<br>HSADC1A_<br>CH3  | PTE30                              | HSADC0A_<br>CH12/<br>CMP0_IN4/<br>CMP2_IN3 | PTE13              | VDD   | PTA4/<br>LLWU_P3   | РТА9              | PTA11/<br>LLWU_P23 | PTA14            | PTA15            | RESET_b | L |
| М | HSADC0A_<br>CH10/<br>HSADC1B_<br>CH2 | HSADC0A_<br>CH11/<br>HSADC1B_<br>CH3 | PTE29                              | PTE24                                      |                    | PTE23 | PTE22              | PTA5              | PTA10/<br>LLWU_P22 | VSS              | PTA19            | PTA18   | м |
|   | 1                                    | 2                                    | 3                                  | 4                                          | 5                  | 6     | 7                  | 8                 | 9                  | 10               | 11               | 12      | - |

Figure 26. 144 MAPBGA Pinout Diagram



Figure 27. 144 LQFP Pinout Diagram



Figure 28. 100 LQFP Pinout Diagram

# 6 Ordering parts

## 6.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.nxp.com and perform a part number search for the MKV5x device numbers.

#### 7 Part identification

#### 7.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 7.2 Format

Part numbers for this device have the following format:

Q KV## A FFF T PP CC N

#### 7.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                 | Values                                                                                                                            |
|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul>                                        |
| KV##  | Kinetis family              | • KV58<br>• KV56                                                                                                                  |
| Α     | Key attribute               | • F = Cortex-M7                                                                                                                   |
| FFF   | Program flash memory size   | <ul><li>1M0 = 1 MB</li><li>512 = 512 KB</li></ul>                                                                                 |
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                                                                  |
| PP    | Package identifier          | <ul> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | • 24 = 240 MHz                                                                                                                    |
| N     | Packaging type              | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                                                       |

#### 7.4 Example

This is an example part number:

MKV58F1M0VLQ24

MKV56F512VLL24

## 8 Terminology and guidelines

#### 8.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

#### 8.1.1 Example

This is an example of an operating requirement:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

#### 8.2 Definition: Operating behavior

Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 8.2.1 Example

This is an example of an operating behavior:

| Symbol | Description                                  | Min. | Max. | Unit |
|--------|----------------------------------------------|------|------|------|
| 1      | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 8.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

#### 8.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

## 8.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

#### 8.4.1 Example

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 8.5 Result of exceeding a rating



## 8.6 Relationship between ratings and operating requirements



# 8.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

#### 8.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 8.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

#### 8.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:

#### **Revision History**



# 8.9 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

# 9 Revision History

The following table provides a revision history for this document.

**Table 39. Revision History** 

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 02/2015 | Initial release                                                                                                                                                                                                                                                      |
| 1        | 06/2015 | <ul> <li>Updated the features list to include FlexBus, TRNG, MMCAU, Advanced WatchDog<br/>Timer and JTAG modules</li> <li>Updated the ordering information table to highlight differences in the parts in terms of<br/>flash, SRAM, modules or instances.</li> </ul> |

Table 39. Revision History (continued)

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |         | <ul> <li>Added KV5x block diagram</li> <li>Editorial changes in the table "Recommended Operating Conditions."</li> <li>Removed the Typical values column from the table "Recommended Operating Conditions."</li> <li>Removed the following parameters from the table "Recommended Operating Conditions."</li> <li>Output Source Current High (I<sub>OH</sub>)</li> <li>Output Source Current Low (I<sub>OL</sub>)</li> <li>Oscillator Input Voltage High(V<sub>IHOSC</sub>)</li> <li>Oscillator Input Voltage Low (V<sub>ILOSC</sub>)</li> <li>DAC Output Current Drive Strength (C<sub>out</sub>)</li> <li>Added HVD characteristics to the table "LVD, and POR operating requirements" and changed the title to HVD, LVD, and POR operating requirements."</li> <li>Added the following parameters to the table "Voltage and current operating behaviors"</li> <li>Output high current total for all ports (I<sub>OHT</sub>)</li> <li>Output low current total for all Ports (I<sub>OHL</sub>)</li> <li>Internal pull-down resistance (R<sub>PD</sub>)</li> <li>Removed the footnote "PTC6 and PTC7 are true open drain so have no high drive output transistor so there is no VOH spec for them. These pins must be terminated with a pull-up resistor to VDD" from the table "Voltage and current operating behaviors"</li> <li>Added a note above the table "Low power mode peripheral adders — typical value" suggesting that the values are preliminary data.</li> <li>Updated the notes in the table "Power consumption operating behaviors" for run mode currents with all peripherals disabled.</li> <li>Updated the table "EMC radiated emissions operating behaviors" by splitting description column into Conditions and Clocks columns.</li> <li>Changed Typ. values to TBDs in the table "EMC radiated emissions operating behaviors."</li> <li>Updated the table "Typical device clock specifications"</li> <li>Added a footnote to the ambient temperature entry in the table "Thermal operating requirements"</li> <li>Updated the table "Thermal attributes"</li> <li>Changed ADC to HSADC in the title of the section "12-bit SAR High Speed Analog-to-Digital Converter (ADC) par</li></ul> |
| 2        | 10/2015 | signal switching specifications" and RMII signal switching specifications."  • Updated the part numbers in the table Orderable part numbers summary and the front page  • In the features list:  • Updated the instances of UART and SPI modules  • Added Ether module to the list of communication interfaces  • Remove Micro Trace Buffer from the list of System peripherals  • In table Operating Requirements, removed rows for N <sub>F</sub> , T <sub>R</sub> , and t <sub>FLRET</sub> • In table PORT Voltage and current operating behaviors, added I <sub>ICIO</sub> , I <sub>ICcont</sub> , and V <sub>ODPU</sub> rows  • Updated table Power mode transition operating behaviors  • Updated table Power consumption operating behaviors  • Updated table EMC radiated emissions operating behaviors  • Updated table General switching specifications  • In section DSPI switching specifications (limited voltage range)  • Removed table "Master mode DSPI timing for fast pads (limited voltage range)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Table 39. Revision History (continued)

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |         | <ul> <li>Removed the tbale "Master mode DSPI timing for open drain pads (limited voltage range)"</li> <li>Removed the table "Slave mode DSPI timing for fast pads (limited voltage range)"</li> <li>Removed the table "Slave mode DSPI timing for open drain pads (limited voltage range)"</li> <li>Removed the table "Master mode DSPI timing fast pads (full voltage range)"</li> <li>Removed the table "Master mode DSPI timing open drain pads (full voltage range)"</li> <li>Removed the table "Slave mode DSPI timing for fast pads (full voltage range)"</li> <li>Removed the table "Slave mode DSPI timing for open drain pads (full voltage range)"</li> <li>Updated the pinouts</li> <li>Updated table Device clock specifications</li> </ul> |
| 3        | 02/2016 | <ul> <li>Added new part numbers for 240 MHz and removed the 220 MHz and 200 MHz part numbers</li> <li>Updated the document number to reflect change from 220 MHz to 240 MHz</li> <li>Updated Voltage and current operating ratings</li> <li>Updated Operating Requirements</li> <li>Updated VLPS → RUN and STOP → RUN values in Power mode transition operating behaviors</li> <li>In section Power consumption operating behaviors : <ul> <li>Added a note at the beginning of the table</li> <li>Updated table to reflect 240 MHz values</li> </ul> </li> <li>Updated Typical device clock specifications</li> <li>In section MCG specifications, updated the values listed under "PLL"</li> </ul>                                                    |
| 4        | 06/2016 | <ul> <li>Updated PWM resolution in the introduction to 260 ps</li> <li>Added table Enhanced NanoEdge PWM characteristics</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### How to Reach Us:

Home Page:

nxp.com

Web Support: nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

©2016 NXP B.V.

Document Number KV5XP144M240 Revision 4, 06/2016



