



# Distance linear image sensor

S11961-01CR

# Measures the distance to an object by TOF (Time-Of-Flight) method

The distance image sensors are designed to measure the distance to an object by TOF method. When used in combination with a pulse modulated light source, this sensor outputs phase difference information on the timing that the light is emitted and received. The sensor output signals are arithmetically processed by an external signal processing circuit or a PC to obtain distance data.

#### Features

- → High-speed charge transfer structure
- Wide dynamic range, low noise by non-destructive readout
- Operates with minimal detection errors even under fluctuating (charge drain function)
- Real-time distance measurement

#### Applications

- **■** Obstacle detection (self-driving, robots, etc.)
- Security (intrusion detection, etc.)
- **■** Shape recognition (logistics, robots, etc.)
- Motion capture

#### Structure

| Parameter                  | Specification   | Unit   |
|----------------------------|-----------------|--------|
| Image size                 | 5.12 × 0.05     | mm     |
| Pixel pitch                | 20              | μm     |
| Pixel height               | 50              | μm     |
| Number of pixels           | 272             | pixels |
| Number of effective pixels | 256             | pixels |
| Package                    | 22-pin PWB      | -      |
| Window material            | AR-coated glass | -      |

Note: This product is not hermetically sealed.

#### **➡** Absolute maximum ratings

| Parameter                           |                                 | Symbol           | Condition       | Value                         | Unit |
|-------------------------------------|---------------------------------|------------------|-----------------|-------------------------------|------|
| Analog supply voltage               |                                 | Vdd(A)           | Ta=25 °C        | -0.3 to +6                    | V    |
| Digital supply voltage              |                                 | Vdd(D)           | Ta=25 °C        | -0.3 to +6                    | V    |
| Pixel amplifier                     |                                 | Vsf              |                 |                               |      |
| Analog input terminal voltage       | Pixel reset                     | Vr Ta=25 °C      |                 | -0.3 to Vdd(A) + 0.3          | V    |
| voitage                             | Photosensitive area             | Vpg              |                 |                               |      |
|                                     | Pixel reset pulse               | p_res            |                 |                               |      |
| Digital input terminal voltage      | Signal sampling pulse           | phis             |                 | -0.3 to Vdd(D) + 0.3          |      |
|                                     | Master clock pulse              | mclk             | Ta=25 °C        |                               | V    |
| voitage                             | Signal readout trigger pulse    | trig             |                 |                               |      |
|                                     | Output signal synchronous pulse | dclk             |                 |                               |      |
| Charge transfer clock pulse voltage |                                 | VTX1, VTX2, VTX3 | Ta=25 °C        | -0.3 to Vdd(A) + 0.3          | V    |
| Operating temperature               |                                 | Topr             | No condensation | -25 to +85                    | °C   |
| Storage temperature                 |                                 | Tstg             | No condensation | -40 to +100                   | °C   |
| Reflow soldering conditi            | ions*1                          | Tsol             |                 | 260 °C max. 2 times (see P.8) | -    |

<sup>\*1:</sup> JEDEC level 3

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

#### **₽** Recommended terminal voltage (Ta=25 °C)

| Parameter                       |                     | Symbol | Min.                | Тур. | Max.                | Unit |
|---------------------------------|---------------------|--------|---------------------|------|---------------------|------|
| Analog supply voltage           |                     | Vdd(A) | 4.75                | 5    | 5.25                | V    |
| Digital supply voltage          |                     | Vdd(D) | 4.75                | 5    | 5.25                | V    |
|                                 | Pixel amplifier     | Vsf    | 4.5                 | 5    | Vdd(A)              | V    |
| Bias voltage                    | Pixel reset         | Vr     | 4                   | 4.25 | 4.5                 | V    |
|                                 | Photosensitive area | Vpg    | 0.8                 | 1.0  | 1.2                 | V    |
| Pixel reset pulse voltage       | High level          | n roc  | $Vdd(D) \times 0.8$ | -    | -                   | V    |
|                                 | Low level           | p_res  | -                   | -    | $Vdd(D) \times 0.2$ | V    |
| Cianal compling pulse voltage   | High level          | nhia   | $Vdd(D) \times 0.8$ | -    | -                   | V    |
| Signal sampling pulse voltage   | Low level           | phis   | -                   | -    | $Vdd(D) \times 0.2$ |      |
| Master clock pulse voltage      | High level          |        | $Vdd(D) \times 0.8$ | -    | -                   | V    |
| Master clock pulse voltage      | Low level           | mclk   | -                   | -    | $Vdd(D) \times 0.2$ | V    |
| Signal readout trigger pulse    | High level          | tuia   | Vdd(D) × 0.8        | -    | -                   | V    |
| voltage                         | Low level           | trig   | -                   | -    | $Vdd(D) \times 0.2$ | V    |
| Output signal synchronous pulse | High level          | dclk   | $Vdd(D) \times 0.8$ | -    | -                   | V    |
| voltage Low level               |                     | ucik   | -                   | -    | $Vdd(D) \times 0.2$ | V    |

#### **=** Electrical characteristics [Ta=25 °C, Vdd(A)=Vdd(D)=5 V]

| Parameter             | Symbol  | Condition  | Min. | Тур.    | Max. | Unit |
|-----------------------|---------|------------|------|---------|------|------|
| Clock pulse frequency | f(mclk) |            | 1 M  | -       | 5 M  | Hz   |
| Video data rate       | VR      |            | -    | f(mclk) | -    | Hz   |
| Current consumption   | Ic      | Dark state | -    | 15      | 30   | mA   |

### **■** Electrical and optical characteristics [Ta=25 °C, Vdd(A)=Vdd(D)=5 V, Vsf=5 V, Vr=4.25 V, MCLK=5 MHz]

| Parameter                     | Symbol | Min.                  | Тур.                 | Max.                 | Unit   |
|-------------------------------|--------|-----------------------|----------------------|----------------------|--------|
| Spectral response range       | λ      |                       | 400 to 1100          |                      | nm     |
| Peak sensitivity wavelength   | λр     | -                     | 800                  | -                    | nm     |
| Photosensitivity*2            | S      | $1.05 \times 10^{12}$ | $2.1 \times 10^{12}$ | $4.2 \times 10^{12}$ | V/W·s  |
| Dark output                   | Vd     | -                     | 0.5                  | 10                   | V/s    |
| Random noise                  | RN     | -                     | 0.4                  | 0.8                  | mV rms |
| Dark output voltage*3         | Vor    | 2.95                  | 3.3                  | 4.35                 | V      |
| Saturation output voltage     | Vsat   | -                     | -                    | 2                    | V      |
| Sensitivity ratio*4           | SR     | 0.7                   | -                    | 1.43                 | -      |
| Photoresponse nonuniformity*5 | PRNU   | -                     | -                    | ±10                  | %      |

<sup>\*2:</sup> Monochromatic wavelength source (λ=805 nm)

PRNU =  $\Delta X/X \times 100$  [%]

X: average output of all pixels, ΔX: difference between X and maximum or minimum output



<sup>\*3:</sup> Output voltage right after reset in dark state

<sup>\*4:</sup> Sensitivity ratio of Vout1 (VTX1=3 V, VTX2=VTX3=0 V) to Vout2 (VTX2=3 V, VTX1=VTX3=0 V)

<sup>\*5:</sup> Photoresponse nonuniformity (PRNU) is the output nonuniformity that occurs when the entire photosensitive area is uniformly illuminated by light which is 50% of the saturation exposure level. PRNU is measured using 256 pixels excluding 8 pixels each at both ends, and is defined as follow:

#### Spectral response



#### **Block diagram**



#### **Basic connection example**



PHOTON IS OUR BUSINESS

#### Timing chart



KMPDC0431EB



KMPDC0432EA

#### - Calculation method of frame rate

Frame rate=1/(Time per frame) =1/(Integration time + Readout time)

Integration time:

It is necessary to be changed by the required distance accuracy and usage environment factors such as fluctuating background light.

$$\mbox{Readout time} = \frac{1}{\mbox{Clock pulse frequency}} \times \mbox{Number of horizontal pixels}$$

=Time per clock (Readout time per pixel) × Number of horizontal pixels

Calculation example of readout time (clock pulse frequency: 5 MHz, number of horizontal pixels: 272)

Readout time=
$$\frac{1}{5 \times 10^6 \, [\text{Hz}]} \times 272$$
  
=200 [ns] × 272  
=0.0544 [ms]

When operating in non-destructive readout mode:

Time per frame=Integration time + (Readout time  $\times$  Non-destructive readout count)



| Parameter                                                                                                                          | Symbol               | Min.            | Тур.                                   | Max.            | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|----------------------------------------|-----------------|------|
| Master clock pulse duty ratio                                                                                                      |                      | 45              | 50                                     | 55              | %    |
| Master clock pulse rise and fall times                                                                                             | tr(mclk), tf(mclk)   | 0               | -                                      | 20              | ns   |
| Pixel reset pulse high period                                                                                                      | thp(p_res)           | 10              | _                                      | -               | μs   |
| Pixel reset pulse rise and fall times                                                                                              | tr(p_res), tf(p_res) | 0               | -                                      | 20              | ns   |
| Signal sampling pulse high period                                                                                                  | thp(phic)            | 1               | -                                      | -               | μs   |
| Signal sampling pulse rise and fall times                                                                                          | tr(phic), tf(phic)   | 0               | -                                      | 20              | ns   |
| Signal readout trigger pulse rise and fall times                                                                                   | tr(trig), tf(trig)   | 0               | -                                      | 20              | ns   |
| Time from rising edge of master clock pulse to pixel reset pulse                                                                   | t0                   | 0               | -                                      | -               | ns   |
| Time from rising edge of pixel reset pulse to rising edge of signal sampling pulse                                                 | t1                   | 1               | -                                      | -               | μs   |
| Time from falling edge of signal sampling pulse to rising edge of signal readout trigger pulse                                     | t2                   | 1.2             | -                                      | -               | μs   |
| Time from rising edge of master clock pulse to rising edge of signal readout trigger pulse                                         | t3                   | 1/4 × 1/f(mclk) | -                                      | 1/2 × 1/f(mclk) | S    |
| Time from rising edge of signal readout trigger pulse to rising edge of master clock pulse                                         | t4                   | 1/4 × 1/f(mclk) | -                                      | 1/2 × 1/f(mclk) | S    |
| Time from rising edge of master clock pulse to falling edge of signal readout trigger pulse                                        | LS                   | 1/4 × 1/f(mclk) | -                                      | 1/2 × 1/f(mclk) | S    |
| Time from falling edge of signal readout trigger pulse to rising edge of master clock pulse                                        | t6                   | 1/4 × 1/f(mclk) | -                                      | 1/2 × 1/f(mclk) | S    |
| Time from rising edge of master clock pulse (after reading signals from all pixels) to rising edge of output signal sampling pulse | t7                   | 1/f(mclk)       | -                                      | -               | S    |
| Time from rising edge of master clock pulse (after reading signals from all pixels) to rising edge of pixel reset pulse            |                      | 1/f(mclk)       | -                                      | -               | S    |
| Time from rising edge of master clock pulse to falling edge of output signal synchronous pulse*6                                   | td(dclk)             | 0               | 25                                     | 50              | ns   |
| Output signal synchronous pulse output voltage rise time (10 to $90\%$ )*6                                                         | tr(dclk)             | -               | 20                                     | 40              | ns   |
| Output signal synchronous pulse output voltage fall time (10 to 90%)*6                                                             | tf(dclk)             | -               | 20                                     | 40              | ns   |
| Settling time of output signal 1, 2 (10 to 90%)*6 *7                                                                               | tr(Vout), tf(Vout)   | -               | 35                                     | 70              | ns   |
| Time from rising edge of master clock pulse to output signal 1, 2 (output 50%)*6                                                   | td(Vout)             | -               | 40                                     | 80              | ns   |
| Charge transfer clock pulse interval                                                                                               | tpi(VTX)             | 60              | -                                      | -               | ns   |
| Charge transfer clock pulse (VTX1) high period                                                                                     | thp(VTX1)            | 30              | -                                      | -               | ns   |
| Charge transfer clock pulse (VTX1) low period                                                                                      | tlp(VTX1)            | -               | tpi(VTX) -<br>thp(VTX2) -<br>thp(VTX3) | -               | ns   |
| Charge transfer clock pulse (VTX2) high period                                                                                     | thp(VTX2)            | 30              | -                                      | -               | ns   |
| Charge transfer clock pulse (VTX2) low period                                                                                      | tlp(VTX2)            | -               | tpi(VTX) -<br>thp(VTX1) -<br>thp(VTX3) | -               | ns   |
| Charge transfer clock pulse (VTX3) high period                                                                                     | thp(VTX3)            | 0               | -                                      | -               | ns   |
| Charge transfer clock pulse (VTX3) low period                                                                                      | tlp(VTX3)            | -               | tpi(VTX) -<br>thp(VTX1) -<br>thp(VTX2) | -               | ns   |
| Charge transfer clock pulse voltage rise time                                                                                      | tr(VTX)              | -               | 3                                      | -               | ns   |
| Charge transfer clock pulse voltage fall time                                                                                      | tf(VTX)              | -               | 3                                      | -               | ns   |
| Charge transfer clock pulse voltage High level Low level                                                                           | VTX1, VTX2, VTX3     | -               | 3<br>0                                 | -               | V    |
| Time from rising edge of signal readout trigger pulse to start VTX operation                                                       | t9                   | 1/f(mclk)       | -                                      | -               | S    |
| Time from finish VTX operation to rising edge of output signal synchronous pulse                                                   | t10                  | 1/f(mclk)       | -                                      | -               | S    |
| Time from finish VTX operation to rising edge of pixel reset pulse                                                                 | t11                  | 1/f(mclk)       | -                                      | -               | S    |
|                                                                                                                                    |                      |                 |                                        |                 |      |



<sup>\*6:</sup> CL=3 pF \*7: Output voltage=0.1 V

#### **Input terminal capacitance (Ta=25 °C, Vdd=5 V)**

| Parameter                                             | Symbol | Min. | Тур. | Max. | Unit |
|-------------------------------------------------------|--------|------|------|------|------|
| Charge transfer clock pulse internal load capacitance | CLTX   | -    | 25   | -    | pF   |

#### Dimensional outline (unit: mm)

# 

### Recommended land pattern (unit: mm)



KMPDC0437EA





Tolerance unless otherwise noted: ±0.2, ±2°

KMPDA0298EB

#### Pin connections

| Pin no. | Symbol | I/O | Description                        |
|---------|--------|-----|------------------------------------|
| 1       | Vr     | I   | Bias voltage (pixel reset)         |
| 2       | VTX3   | I   | Charge transfer clock pulse 3      |
| 3       | VTX2   | I   | Charge transfer clock pulse 2      |
| 4       | VTX1   | I   | Charge transfer clock pulse 1      |
| 5       | p_res  | I   | Pixel reset pulse                  |
| 6       | phis   | I   | Signal sampling pulse              |
| 7       | mclk   | I   | Master clock pulse                 |
| 8       | trig   | I   | Signal readout trigger pulse       |
| 9       | dclk   | 0   | Output signal synchronous pulse    |
| 10      | Vdd(D) | I   | Digital supply voltage             |
| 11      | GND    | I   | Ground                             |
| 12      | Vout2  | 0   | Output signal 1                    |
| 13      | Vout1  | 0   | Output signal 2                    |
| 14      | GND    | I   | Ground                             |
| 15      | Vdd(A) | I   | Analog supply voltage              |
| 16      | Vpg    | I   | Bias voltage (photosensitive area) |
| 17      | Vsf    | I   | Bias voltage (pixel amplifier)     |
| 18      | GND    | I   | Ground                             |
| 19      | GND    | I   | Ground                             |
| 20      | GND    | I   | Ground                             |
| 21      | GND    | I   | Ground                             |
| 22      | GND    | I   | Ground                             |

Note: Connect an impedance converting buffer amplifier to Vout1/Vout2 so as to minimize the current flow.

#### **►** Measured example of temperature profile with our hot-air reflow oven for product testing



Time

KMPDB0381EA

- This product supports lead-free soldering. After unpacking, store it in an environment at a temperature of 30 °C or less and a humidity of 60% or less, and perform soldering within 168 hours.
- The effect that the product receives during reflow soldering varies depending on the circuit board and reflow oven that are used. Before actual reflow soldering, check for any problems by testing out the reflow soldering methods in advance.



#### Distance linear image sensor

S11961-01CR

#### Related information

www.hamamatsu.com/sp/ssd/doc\_en.html

- Precautions
- · Notice
- · Surface mount type products / Precautions
- · Image sensors / Precautions

Information described in this material is current as of July, 2014.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

Type numbers of products listed in the delivery specification sheets or supplied as samples may have a suffix "(X)" which means preliminary specifications or a suffix "(Z)" which means developmental specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use.

Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

## **HAMAMATSU**

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81) 53-434-3311, Fax: (81) 53-434-5184

U.S.A.: Hamamatsu Corporation: 360 Foothill Road, Bridgewater, N.J. 08807, U.S.A., Telephone: (1) 908-231-0960, Fax: (1) 908-231-1218

Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49) 8152-375-0, Fax: (49) 8152-265-8

France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 1882 Massy Cedex, France, Telephone: 33-(1) 69 53 71 00, Fax: 33-(1) 69 53 71 00

United Kingdom: Hamamatsu Photonics UK Limited: 2 Howard Court, 10 Tewin Road, Welwyn Garden City, Hertfordshire AL7 1BW, United Kingdom, Telephone: (44) 1707-294888, Fax: (44) 1707-325777

North Europe: Hamamatsu Photonics North AB: Torshamnsgatan 35 16440 Kista, Sweden, Telephone: (49) 8-590-031-01

Italy: Hamamatsu Photonics Italia S.r.L: Strada della Moia, 1 Int. 6, 20020 Arese (Milano), Italy, Telephone: (39) 02-93581733, Fax: (39) 02-93581741

China: Hamamatsu Photonics (China) Co., Ltd.: B1201, Jiaming Center, No.27 Dongsanhuan Beilu, Chaoyang District, Beijing 100020, China, Telephone: (86) 10-6586-6006, Fax: (86) 10-6586-2866