#### Lab 2: Designing, simulating and implementing a 4-bit ALU

Due date: Wednesday, February 15th, 7pm

#### **Contents**

1. Part 1: Expected duration – 20 minutes Building the logic extender component.

- 5:20p 1/31/12
- Part 2: Expected duration 20 minutes
   Building the arithmetic extender component.
- 3. Part 3: Expected duration 20 minutes Building the ALU
- 4. Part 4: Expected duration 20 minutes The 4-bit–to–7-segment converter
- 5. Part 5: Expected duration 20 minutes Everything comes together
- 6. Part 6: Expected duration 5 minutes Generating the UCF file
- Part 7: Expected duration 5 minutes Programming the board

In the previous lab assignment you constructed an ALU that operated on 8-bits numbers. It was rather limited, though, in that it was only capable of performing two operations: addition and subtraction.

This time around, you will construct a 4-bit ALU that performs a total of 8 operations (4 logic operations and 4 arithmetic operations). Like the previous ALU, this one also builds upon the full-adder. If you remember last time, an XOR gate was used to switch between addition and subtraction, and a carry-in signal was also tweaked for that purpose – in effect, this was a way to prepare the inputs of the full adder for each of the supported operations. This time, in order to perform all 8 operations you will design 2 devices that will connect to the half-adder's inputs: a logic extender and an arithmetic extender.

Then, you will put it all together, along with a binary-to-7-segment module that you will also design. The finished ALU will have two inputs, X(3:0) and Y(3:0), 2 outputs, L(3:0) and the carry signal Cout, and 3 control signals, M, S0 and S1. The control signals specify the operation you would like to perform.

After simulating and making sure it all works in theory, you will synthesize your code into the Xilinx Pegasus board to see how well it does in practice.

#### Part 1 - Building a Logic Extender

First, you are going to build a logic extender (LE). The LE is a device that performs a logic operation on either one or both of its inputs, and outputs the result to the full-adder (FA) from the previous assignment. The other input of the full-adder is then set to 0, so that output of the LE is in reality forwarded to the output of the FA. The LE must therefore function as described on the following table:

| M | S1 | S0 | Fun. Name  | F       | Xi                              |
|---|----|----|------------|---------|---------------------------------|
| 0 | 0  | 0  | Complement | A'      | a <sub>i</sub> '                |
| 0 | 0  | 1  | AND        | A AND B | a <sub>i</sub> b <sub>i</sub>   |
| 0 | 1  | 0  | Identity   | Α       | a <sub>i</sub>                  |
| 0 | 1  | 1  | OR         | A OR B  | a <sub>i</sub> + b <sub>i</sub> |
| 1 |    |    |            |         | a <sub>i</sub>                  |

As you can see, the signal M controls whether the logic extender should be utilized or bypassed. The signals S0 and S1 are used to specify the operation that should performed on  $a_i$  and  $b_i$ . For example, when S0, S1 are 0, 0, the logic extender should output the complement of  $a_i$  (and ignore  $b_i$ ).

Here is how you will build it:

- Open the Xilinx ISE Project Navigator and create a New Source of type schematic. Call it logic\_ext.sch.
- 2. Draw the following schematic, which was derived in class:



- 3. Create a test bench called logic\_ext\_tbw.tbw.
- 4. Simulate and make sure your component functions as specified by the table above.
- 5. Close ModelSim. Then, back in the *Project Navigator*, create a symbol for your LE.



Note: To create a symbol, highlight the name of the schematic file and double-click Create Schematic Symbol from the Design Entry Utility in the Process View tab. This creates a black-box type symbol for the logic extender. The default name given to it by Project Manager is logic\_ext.sym. Or you can use the Symbol Wizard under Tools in schematic view of the component.

## Part 2 - Building an Arithmetic Extender

Now you are going to build the arithmetic extender (AE). The AE is a component similar to the LE, except it sets up the inputs of the full-adder for arithmetic calculations rather than logic ones. Its operation is described on the following table:

| M | S1 | S0 | Fun. Name | F          | <b>y</b> i       | C <sub>0</sub> |
|---|----|----|-----------|------------|------------------|----------------|
| 1 | 0  | 0  | Decrement | A – 1      | 1                | 0              |
| 1 | 0  | 1  | Add       | A + B      | b <sub>i</sub>   | 0              |
| 1 | 1  | 0  | Subtract  | A + B' + 1 | b <sub>i</sub> ' | 1              |
| 1 | 1  | 1  | Increment | A + 1      | 0                | 1              |
| 0 |    |    |           |            | 0                | 0              |

Note that the carry-in signal  $(c_0)$  is included here only for informative purposes. It is not part of the AE, but helps you understand the operations that are taking place.

From the table it is easy to see how this works:

- To decrement X, the Y input is set to -1 (all 1s in two's complement);
- To add X and Y there is no preparation required, so X and Y are merely forwarded to the output.
- To subtract Y from X, the two's complement representation of Y is accomplished by inverting Y and setting the carry to 1.

- To increment X, the carry is set to 1 while Y is 0 Now you are ready to begin building the AE:
  - 1. With *Project Manager* still open, create a **New Source** of type schematic. Call it **arith\_ext.sch**. It is going to be the arithmetic extender, a basic component of our ALU.
  - 2. Draw the following schematic:



arithmetic extender

- 3. Run "check schematic".
- 4. Create a test bench called arith\_ext\_tbw.tbw.
- 5. Simulate and make sure your component functions as specified by the table above.



A sample simulation result

6. Close ModelSim and create a symbol for the AE using Project Manager.

# Part 3: Building the ALU

At last, you are going to put everything together and build a 4-bit ALU. This is done by stacking the LE and AE onto the full-adder.

You should follow the same familiar steps:

- 1. Add a **New Source** of type schematic to the project. Name it **alu4bit\_sch.sch.**
- 2. Draw the schematic of a 4-bit ALU as shown on the next page.
- 3. Create a test bench called **alu4bit\_tbw.tbw** to test the functionality of our ALU. The result you get should verify the functionalities specified on the 2 tables above.
- 4. Simulate and make sure your ALU functions work as expected. Simulate interesting cases, such as the ones where there is a long carry-signal propagation.

Make sure you understand how the ALU works, and the parts played by the AE and LE.

```
2/07/12 5:34p
Figure out how ALU works and test
it.

144 min thus far
```

2/14/12 3:45p



Complete ALU Schematic

### Part 4 – The 4-bit-to-7-segment converter

In order to interface the ALU with the 7-segment displays on the FPGA board that we will be using, we need to design a circuit that converts 4-bit binary numbers to the appropriate signals to illuminate the seven segments of the display, as we discussed in class. The 7-segment display contains 7 "lines", one for each segment that it can display. Digits are constructed by illuminating the appropriate segments. For the number "1", for example, we just need to illuminate the 2 rightmost lines, as shown below:



The 7-segment display is operated by 7 inputs, each representing one of the possible "lines" of a decimal digit. They are mapped like this:



The inputs **a**, **b**, **c**, **d**, **e**, **f**, **g** are logic-low, that is, you illuminate them by sending a 0 and turn them off with a 1. Thus, you must make a converter that operates according to the following table:

| 4-Bit<br>Binary |               |   |   |   |   |   |   | nals |
|-----------------|---------------|---|---|---|---|---|---|------|
| Input           | 7-Seg Display | а | b | С | d | е | f | g    |
| 0000            | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 1    |
| 0001            | 1             | 1 | 0 | 0 | 1 | 1 | 1 | 1    |
| 0010            | 2             | 0 | 0 | 1 | 0 | 0 | 1 | 0    |
| 0011            | 3             | 0 | 0 | 0 | 0 | 1 | 1 | 0    |
| 0100            | 4             | 1 | 0 | 0 | 1 | 1 | 0 | 0    |
| 0101            | 5             | 0 | 1 | 0 | 0 | 1 | 0 | 0    |
| 0110            | 6             | 0 | 1 | 0 | 0 | 0 | 0 | 0    |
| 0111            | 7             | 0 | 0 | 0 | 1 | 1 | 1 | 1    |
| 1000            | 8             | 0 | 0 | 0 | 0 | 0 | 0 | 0    |
| 1001            | 9             | 0 | 0 | 0 | 1 | 1 | 0 | 0    |
| 1010            | A             | 0 | 0 | 0 | 1 | 0 | 0 | 0    |
| 1011            | В             | 1 | 1 | 0 | 0 | 0 | 0 | 0    |
| 1100            | С             | 0 | 1 | 1 | 0 | 0 | 0 | 1    |
| 1101            | D             | 1 | 0 | 0 | 0 | 0 | 1 | 0    |
| 1110            | Е             | 0 | 1 | 1 | 0 | 0 | 0 | 0    |
| 1111            | F             | 0 | 1 | 1 | 1 | 0 | 0 | 0    |

Build the converter schematic (this was done on the board in class), naming it "bin to 7seghex sch", then simulate it to make sure it works (use the table above to assess

that). You should understand and be able to explain how the converter works. When you are done, make a symbol for the converter.

#### Part 5 – Everything comes together

Now it's time to put everything together, but first you should download a component that we are providing from the class website, in the **Lab** section. Download the file called "seven\_seg\_controller.zip" and unzip its contents into your project folder. Then, open your project in the Xilinx ISE, click on the **Project** menu, then **Add Source**. Select the files that start with "mux4" and "seven\_seg\_control" (you can use the **Ctrl** key to select multiple files at once). Now press **Open** and then **OK**.

Connect all components as shown in the schematic below. Name the schematic "alu4bit\_board\_sch". Then, as usual, simulate it. Given the control signals M, S0 and S1 (of the LE and AE) you should be able to execute different logic and arithmetic functions on the inputs X and Y. The output should be in the format detailed in the truth table for the 4-bit-to-7-digit-converter.



Notice there is an input port here that we haven't mentioned yet: the CLK. We will connect (in Part 6) the CLK port to a clock signal that is provided by the Pegasus board.

Also notice that there are 4 output ports, signals EN\_L, EN\_ML, EN\_MR, and EN\_R. These signals enable each of the 4 seven-segment displays of the Pegasus board. As we explained in class, all 4 seven-segment displays are driven by the same 7 lines SS[6:0] and these 4 signals enable in a round-robin fashion each of the displays while sending the appropriate values on the SS[6:0] bus. In other words, all 4 seven-segment displays see the values to be displayed but only one is activated. By cycling through the 4 seven-segment displays fast enough, we create the illusion that they are continuously illuminated, while in reality they are not. This is what the seven\_seg\_control\_sch does.

#### Part 6 – Generating the UCF file

In the previous parts of this assignment you put together an ALU and it is now time to finally program it onto the Pegasus FPGA board. But this ALU is now a black box with input and output ports, and before you download it to the board you must tell very precisely where these ports must be connected. This is where the UCF (User Constraints File) comes in: it tells the FPGA which pins on the chip should be connected to which inputs and outputs of your schematic.

#### A few things to note:

- 1. You cannot assign one input/output port to multiple pins. To do that, you will have to duplicate the input/output signal on your schematic to go to the number of ports you want.
- 2. Two pages below on this document you will see an Excel sheet that helps generate a UCF file. This Excel sheet can be downloaded from the lab webpage. Once you have it, all you have to do is enter your signal names on the left column, and the UCF will be automatically generated on the right. If you didn't have this, you'd have to read the datasheet of the Pegasus board to find the pin names that you may utilize.
- 3. On the UCF file, you may insert comments using a hash (#) in the beginning of the line.
- 4. A pin on the Pegasus is denoted as PXX, where XX is the pin number (i.e. P13 for pin 13).

As shown in the figure below, you should use the 8 switches for the number inputs. Number A(3:0) will be specified via switches sw7—sw4. B(3:0) will be specified via switches sw3—sw0. The ALU operation will be specified by connecting Signals (M, S1, S0) to Push Buttons (BTN3, BTN2, and BTN1), respectively. A(3:0) should be displayed in hexadecimal format at the left 7–segment display, the ALU operation should be displayed in the middle left 7–segment display (it's a 3-bit entity, so we will connect the most significant bit to the GND), B(3:0) should be displayed at the middle right 7–segment display, and the result F(3:0) should be displayed at the right 7–segment display. Also, F(3:0) should be displayed in discrete LEDs (LD3:LD0) and the Cout signal should be displayed at discrete LED LD7. The following figure should clarify these assignments, which will be made through writing an appropriate UCF (user configuration) file.



After you are done modifying the Excel sheet, you should copy/paste the UCF file on the right column into a program like **notepad**. Then save the file under your project folder (probably c:\Xilinxworks\ToyProcessor) with the name "alu4bit\_board\_ucf.ucf".

Now you must go back to the **Xilinx ISE Project Navigator** and add the UCF file as a source in your project. This is done by going to the "Project" menu, clicking on "Add source" and choosing the "alu4bit\_board\_ucf.ucf" file.

#### Another route:

You could automatically assign the pins using the Xilinx ISE Project Navigator by double-clicking Create Timing Constraints under the User Constraints process. The tool is intuitive. A UCF file is then automatically generated. This is just like using the Excel sheet except that the Excel file indicates in plain English which pin (e.g. "middle digit of 7 segment LED") you are assigning.

# UCF Generator for Digilent FPGA Boards: Xilinx PEGASUS xc2s50

Last Update: September 26th, 2004

#### Instructions:

Step 1: Enter signal names in Column A (replicate name for bit vectors)
Step 2: Enter bit number in Column B (leave blank for single-bit signals)
Step 3: Copy auto-generated text from Column E and paste into UCF file

<u>Steps 1 and ... 2:</u> <u>Step 3:</u>

#### **OUTPUT DEVICES:**



## Part 7 - Programming the board

Now you are read to program the Pegasus board. To do this you must first generate a bitstream file and then download it into the FPGA. This is how you generate the bitstream:

First of all, you must inform the Xilinx ISE that the Xilinx Pegasus board that you will be programming has a SPARTAN XC2S50 FPGA. To do this, go to the Sources window, right-click on the second item (counting from top to bottom), and choose "Properties". Make sure you project is set like this:



Preferred language: verilog

Now, still on the Sources window, make sure "Sources for" is set to "Synthesis/Implementation", right click on the 4-bit ALU schematic file and choose "Set as top module". With the ALU schematic still selected, go to the "Process" window, right-click on "Generate Programming File" and choose "Properties". Click on the "Startup Options" category and make sure the FPGA Start-Up Clock is set to "JTAG Clock":



Press OK. Now expand the "Generate Programming File" tree in the processes window and double-click on "Configure Device (iMPACT)". This will take a while to complete. Check the console window in the bottom of the screen to see what is going on. If all goes well, a new program should open, called iMPACT, and the "Welcome to iMPACT" dialog will be shown, as below:

Takes a few minutes



Make sure your window looks like the one above, then press Finish. A new dialog will open, entitled "Assign New Configuration File". Choose your bitstream file there. It should be called "alu4bit\_board\_sch.bit".



If you get a warning message, just press OK. On the next window, press bypass:



Right-click on the xc2s50e icon and choose "Program":



Press OK on the next window, and if there were no errors, the device will have been programmed:



Now play with the buttons and flip switches to make sure everything is working correctly.

```
First 4 toggles is for A. Last 4 toggles are for B.
```