# The LC3 Datapath (Chapter 5, Appendix B,C)

Based on slides © McGraw-Hill Additional material © 2013 Farmer Additional material © 2020 Narahari

1

#### The LC-3 ISA: summary

- 16 bit instructions and data
  - 2's complement data type
- Operate/ALU instructions: ADD, NOT, AND
- Data movement Inst: Load and Store
  - · Addressing mode: PC-relative, Indirect, Register/Base+Offset
- · Transfer of control instructions
  - Branch using condition code registers
  - Jump unconditional branch
  - Traps, Subroutine calls discuss later
- LC3 Assembly Language and assembler
- Let' take a look at the LC3 datapath and control unit design

#### LC3 Datapath – from Logic to Processor Data Path

- •The data path of a computer is all the logic used to process information.
- Take all the devices we have discussed and use them to build a circuit that implements a von Neumann machine

#### Combinational Logic

- Decoders -- convert instructions into control signals
- Multiplexers -- select inputs and outputs
- ALU (Arithmetic and Logic Unit) -- operations on data

#### Sequential Logic

- State machine -- coordinate control signals and data movement
- Registers and latches -- storage elements

3

#### Implementation on LC3 datapath

- Components/paths of the LC3 datapath need to be activated to implement an instruction
  - our dataflow diagrams describe the devices and paths used to implement an instruction
- Key components:
  - · Global Bus tristate devices to control access to bus
  - Memory MAR, MDR
  - ALU outputs to bus, inputs from register/IR
  - Register file select Source registers, Dest registers, input bus
  - PC + PCMUX: determine address of next instruction
  - · MAR + MARMUX: where is memory address
  - Condition code logic: 1 bit registers
  - · SEXT: sign extension logic
  - · Control/Finite state machine?
  - Multiplexers: SR2MUX, ADDR1MUX, ADDR2MUX, PCMUX,...

Δ

# Copyright © McGraw-Hil Education. Permission required for reproduction or display. Copyright © McGraw-Hil Education. Permission required for reproduction or display. Data para executed a executed by the first is enabled a control. The first is enabled

Data path is used to execute LC-3 programs.

PC is initialized to point to the first instruction. Clock is enabled, and the control unit takes over.

Next slides will give a little more detail on various components.

5

5



#### **A Useful Analogy**

- The datapath corresponds to the tracks in a railway
   pathways that allow you to move information around the CPU
- The control signals control the switches that connect tracks
  - o Signals that setup the pathways so data can flow through CPU



7

#### **Data Path Components**

#### Global bus

- special set of wires that carry a 16-bit signal to many components
- inputs to the bus are "tri-state devices," that only place a signal on the bus when they are enabled
- only one (16-bit) signal should be enabled at any time
  - o control unit decides which signal "drives" the bus
- any number of components can read the bus
  - o register only captures bus data if it is write-enabled by the control unit

#### Memory

- · Control and data registers for memory and I/O devices
- memory: MAR, MDR (also control signal for read/write)

Ջ



LC-3 Data Path



#### **Data Path Components**

#### •ALU

- Accepts inputs from register file and from sign-extended bits from IR (immediate field).
  - o Bit 5 of LC3 instruction determines this
- · Output goes to bus.
  - o used by condition code logic, register file, memory
- Function to apply: determined by opcode need 2 bits ALUK

#### Register File

- Two read addresses (SR1, SR2), one write address (DR)
- Input from bus
  - o result of ALU operation or memory read
- Two 16-bit outputs
  - o used by ALU, PC, memory address
  - o data for store instructions passes through ALU

11

#### LC-3 Data Path Register File (R0-R7) Control signals specify two source register (SR1, SR2) and one destination (DR). ALU performs ADD, AND, NOT. Operand A always comes from register file. Operand B is from register file or IR. Output goes to bus, to be written into register file. Condition codes are set by looking at data placed on the bus by ALU or memory (MDR). OUTPUT 12

#### **Data Path Components**

- PC and PCMUX
  - Three inputs to PC, controlled by PCMUX
    - 1. PC+1 FETCH stage
    - 2. Address adder BR, JMP
    - 3. bus TRAP (discussed later)

#### MAR and MARMUX

- Two inputs to MAR, controlled by MARMUX
  - 1. Address adder LD/ST, LDR/STR
  - 2. Zero-extended IR[7:0] -- TRAP (discussed later)

13





#### **Data Path Components**

- Condition Code Logic
  - Looks at value on bus and generates N, Z, P signals
  - Registers set only when control unit enables them (LD.CC)
    - o only certain instructions set the codes (ADD, AND, NOT, LD, LDI, LDR, LEA)
- Control Unit Finite State Machine
  - On each machine cycle, changes control signals for next phase of instruction processing
    - o who drives the bus? (GatePC, GateALU, ...)
    - $_{\odot}\;$  which registers are write enabled? (LD.IR, LD.REG, ...)
    - o which operation should ALU perform? (ALUK)
    - o ...
  - · Logic includes decoder for opcode, etc.



## **Instruction Execution and Datapath & Control Signals**

- Examine the instruction execution process and the resulting dataflow
  - · What devices are used
  - What control signals are needed to execute the instruction
    - o These signals are generated by the Control Unit
      - Implemented (conceptually) as a Finite State Machine
- Recall: instruction execution in LC3 (and all von Neumann) goes through the 6 phase instruction processing cycle

### Instruction Processing Cycle – implementation of LC3 Datapath

Six phases of the complete Instruction Cycle

- 1. Fetch: load IR with instruction from memory
- 2. Decode: determine action to take (set up inputs for ALU, RAM, etc.)
- 3. Evaluate address: compute memory addr of operands, if any
- 4. Fetch operands: read operands from memory or registers
- 5. Execute: carry out instruction
- 6. Store results: write result to destination (register or memory)

19

#### **Instruction Processing Step 1: FETCH**

- •Load next instruction (at address stored in PC) from memory into Instruction Register (IR).
- 1.Copy contents of PC into MAR: MAR ← (PC)
- 2.Send "read" signal to mem and read: MDR ← (MAR)
- 3.Copy contents of MDR into IR: IR ← MDR
- 4. increment PC, so that it points to next inst in sequence: PC = PC+1

Step 4 and Step 1 can be done at the same cycle







#### **Instruction Processing Cycle- Remaining steps**

- After Instruction fetch and decode, the next cycles are evaluate address, operand fetch, execute, store.
- To design datapath and control unit:
  - What are the logic devices needed to execute instructions
  - · What control signals should be generated by the control unit
- Consider three examples:
  - 1. ADD instruction execution
  - 2. LD (evaluate address, operand fetch and store into register)
  - 3. LDR (evaluate address, operand fetch and store into register)

23

















#### **Finite State Machine for Control Unit?**

- The process of the instruction execution cycle can be modeled as a finite state machine
- •The control unit is a state machine
  - Transition from state to state based on the steps in the instruction cycle, the opcode, and outcome (for branches)
    - Determine the signals to be generated at each phase of the instruction cycle – these are the outputs to be generated by the FSM
  - · Appendix C has complete state diagram



The Instruction Cycle as FSM

A simplified state diagram



At each state generate the required control signals:

- Refer to datapath to determine which signals
- 1. gatePC, LD.MAR, LD.CC
- 2. MEM.EN.R
- 3. GateMDR, LD.IR

3



#### **Implementing the Control Logic**

- Given the state diagram one can implement the controller in many ways
  - 52 states
  - Each needs 39 control lines plus 10 to determine next state = 49 control lines
- What should controller do?
  - Generate the 49 control signals at each cycle
- Implement this as a Microprogram
  - Use 6 bit address to get the microinstruction
  - Start state and progress through states based on microinstruction





#### **Datapath Summary**

- Given an instruction set, we saw how each instruction's execution is carried out
  - · Requires setting control signals to "route the data"
- The control unit can be implemented as a FSM
  - At each state, it generates the value for the control signals
  - · Transitions from state to state in one cycle
  - For simpler implementation, the generation of the control signal by the FSM can be implemented using "microinstructions"
- Designing a processor from scratch?
  - · Example of a simple processor design

39

## **EXAMPLE: BASIC CPU DATAPATH & CONTROL**